![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
automotive ddr4 sdram mt40a1g8 mt40a512m16 features ?v dd = v ddq = 1.2v 60mv ?v pp = 2.5v C125mv/+250mv ? on-die, internal, adjustable v refdq generation ? 1.2v pseudo open-drain i/o ? refresh time of 8192-cycle at t c temperature range: C 64ms at C40c to 85c C 32ms at 85c to 95c C 16ms at 95c to 105c C 8ms at 105c to 125c ? 16 internal banks (x4, x8): 4 groups of 4 banks each ? 8 internal banks (x16): 2 groups of 4 banks each ?8 n -bit prefetch architecture ? programmable data strobe preambles ? data strobe preamble training ? command/address latency (cal) ? multipurpose register read and write capability ? write and read leveling ? self refresh mode ? low-power auto self refresh (lpasr) ? temperature controlled refresh (tcr) ? fine granularity refresh ? self refresh abort ? maximum power saving ? output driver calibration ? nominal, park, and dynamic on-die termination (odt) ? data bus inversion (dbi) for data bus ? command/address (ca) parity ? databus write cyclic redundancy check (crc) ? per-dram addressability ? connectivity test (x16) ? jedec jesd-79-4 compliant ? sppr and hppr capability ? aec-q100 ? ppap submission ? 8d response time options 1 marking ? configuration C 1 gig x 8 1g8 C 512 meg x 16 512m16 ? 78-ball fbga package (pb-free) C x8 C 8mm x 12mm C rev. b we ? 96-ball fbga package (pb-free) C x16 C 8mm x 14mm C rev. b jy ? timing C cycle time C 0.750ns @ cl = 18 (ddr4-2666) -075e C 0.833ns @ cl = 16 (ddr4-2400) -083e ? product certification C automotive a ? operating temperature C industrial (C40 ? t c ? 95c) it C automotive (C40 ? t c ? 105c) at C ultra-high (C40 ? t c ? 125c) 3 ut C revision :b notes: 1. not all options listed can be combined to define an offered product. use the part catalog search on http://www.micron.com for available offerings. 2. the data sheet does not support 4 mode even though 4 mode description exists in the following sections. 3. the ut option use based on automotive us- age model. please contact micron sales rep- resentative if you have questions. 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 1 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. products and specifications discussed herein are subject to change by micron without notice.
table 1: key timing parameters speed grade data rate (mt/s) target t rcd- t rp-cl t rcd (ns) t rp (ns) cl (ns) -075e 1 2666 18-18-18 13.5 13.5 13.5 -083e 2400 16-16-16 13.32 13.32 13.32 note: 1. backward compatible to 2400, cl = 16. table 2: addressing parameter 1024 meg x 8 512 meg x 16 number of bank groups 4 2 bank group address bg[1:0] bg0 bank count per group 4 4 bank address in bank group ba[1:0] ba[1:0] row addressing 64k (a[15:0]) 64k (a[15:0]) column addressing 1k (a[9:0]) 1k (a[9:0]) page size 1 1kb 2kb note: 1. page size is per bank, calculated as follows: page size = 2 colbits org/8, where colbit = the number of column address bits and org = the number of dq bits. figure 1: order part number example example part number: mt40a1g8we-083eaat:b configuration 1 gig x 8 512 meg x 16 1g8 512m16 - configuration mt40a package speed revision : { package mark mark 78-ball 8.0mm x 12.0mm fbga we 96-ball 8.0mm x 14.0mm fbga jy :b revision speed grade -083e -075e t ck = 0.833ns, cl = 16 t ck = 0.750ns, cl = 18 mark commercial industrial temperature automotive ultra-high none it at ut case temperature mark automotive a product certification mark 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 2 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. contents general notes and description ....................................................................................................................... 18 description ............................................................................................................................... ................. 18 industrial temperature ............................................................................................................................... 18 automotive temperature ............................................................................................................................ 18 ultra-high temperature .............................................................................................................................. 18 general notes ............................................................................................................................... ............. 18 definitions of the device-pin signal level ................................................................................................... 19 definitions of the bus signal level ............................................................................................................... 19 functional block diagrams ............................................................................................................................. 2 0 ball assignments ............................................................................................................................... ............. 21 ball descriptions ............................................................................................................................... ............. 23 package dimensions ............................................................................................................................... ........ 26 state diagram ............................................................................................................................... ................. 28 functional description ............................................................................................................................... .... 30 reset and initialization procedure ................................................................................................................. 31 power-up and initialization sequence ......................................................................................................... 31 reset initialization with stable power sequence ......................................................................................... 34 uncontrolled power-down sequence .......................................................................................................... 35 programming mode registers ......................................................................................................................... 36 mode register 0 ............................................................................................................................... ............... 39 burst length, type, and order ..................................................................................................................... 41 cas latency ............................................................................................................................... ................ 42 test mode ............................................................................................................................... ................... 42 write recovery(wr)/read-to-precharge ............................................................................................... 42 dll reset ............................................................................................................................... .................. 42 mode register 1 ............................................................................................................................... ............... 43 dll enable/dll disable ............................................................................................................................ 44 output driver impedance control ............................................................................................................... 45 odt r tt(nom) values ............................................................................................................................... ... 45 additive latency ............................................................................................................................... .......... 45 write leveling ............................................................................................................................... ............. 45 output disable ............................................................................................................................... ............ 46 termination data strobe ............................................................................................................................. 4 6 mode register 2 ............................................................................................................................... ............... 47 cas write latency ............................................................................................................................... ..... 49 low-power auto self refresh ....................................................................................................................... 49 dynamic odt ............................................................................................................................... ............. 49 write cyclic redundancy check data bus .................................................................................................... 49 mode register 3 ............................................................................................................................... ............... 50 multipurpose register ............................................................................................................................... . 51 write command latency when crc/dm is enabled ................................................................................. 52 fine granularity refresh mode .................................................................................................................... 52 temperature sensor status ......................................................................................................................... 52 per-dram addressability ........................................................................................................................... 52 gear-down mode ............................................................................................................................... ........ 52 mode register 4 ............................................................................................................................... ............... 53 hard post package repair mode .................................................................................................................. 54 soft post package repair mode .................................................................................................................... 55 write preamble ............................................................................................................................... ......... 55 read preamble ............................................................................................................................... ........... 55 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 3 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. read preamble training ............................................................................................................................ 55 temperature-controlled refresh ................................................................................................................. 55 command address latency ........................................................................................................................ 55 internal v ref monitor ............................................................................................................................... .. 55 maximum power savings mode ................................................................................................................... 56 mode register 5 ............................................................................................................................... ............... 57 data bus inversion ............................................................................................................................... ...... 58 data mask ............................................................................................................................... ................... 59 ca parity persistent error mode .................................................................................................................. 59 odt input buffer for power-down .............................................................................................................. 59 ca parity error status ............................................................................................................................... .. 59 crc error status ............................................................................................................................... .......... 59 ca parity latency mode .............................................................................................................................. 59 mode register 6 ............................................................................................................................... ............... 60 t ccd_l programming ............................................................................................................................... .. 61 v refdq calibration enable .......................................................................................................................... 61 v refdq calibration range ........................................................................................................................... 61 v refdq calibration value ............................................................................................................................ 61 truth tables ............................................................................................................................... .................... 62 nop command ............................................................................................................................... ............... 65 deselect command ............................................................................................................................... ..... 65 dll-off mode ............................................................................................................................... ................. 65 dll-on/off switching procedures .................................................................................................................. 67 dll switch sequence from dll-on to dll-off ........................................................................................... 67 dll-off to dll-on procedure .................................................................................................................... 68 input clock frequency change ....................................................................................................................... 69 write leveling ............................................................................................................................... ................. 70 dram setting for write leveling and dram termination function in that mode ..................................... 72 procedure description ............................................................................................................................... . 73 write leveling mode exit ............................................................................................................................ 74 command address latency ............................................................................................................................ 75 low-power auto self refresh mode ................................................................................................................. 80 manual self refresh mode .......................................................................................................................... 80 multipurpose register ............................................................................................................................... ..... 82 mpr reads ............................................................................................................................... .................. 83 mpr readout format ............................................................................................................................... .. 85 mpr readout serial format ........................................................................................................................ 85 mpr readout parallel format ..................................................................................................................... 86 mpr readout staggered format .................................................................................................................. 87 mpr read waveforms ............................................................................................................................... 88 mpr writes ............................................................................................................................... ................. 90 mpr write waveforms .............................................................................................................................. 91 mpr refresh waveforms ......................................................................................................................... 92 gear-down mode ............................................................................................................................... ............ 95 maximum power-saving mode ........................................................................................................................ 98 maximum power-saving mode entry ........................................................................................................... 98 maximum power-saving mode entry in pda ............................................................................................... 99 cke transition during maximum power-saving mode ................................................................................. 99 maximum power-saving mode exit ............................................................................................................. 99 command/address parity .............................................................................................................................. 101 per-dram addressability .............................................................................................................................. 109 v refdq calibration ............................................................................................................................... ......... 112 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 4 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. v refdq range and levels ........................................................................................................................... 113 v refdq step size ............................................................................................................................... ......... 113 v refdq increment and decrement timing .................................................................................................. 114 v refdq target settings ............................................................................................................................... 118 connectivity test mode ............................................................................................................................... .. 120 pin mapping ............................................................................................................................... .............. 120 minimum terms definition for logic equations ......................................................................................... 121 logic equations for a 4 device, when supported ...................................................................................... 121 logic equations for a 8 device, when supported ...................................................................................... 122 logic equations for a 16 device ................................................................................................................ 122 ct input timing requirements .................................................................................................................. 122 excessive row activation ............................................................................................................................... 124 post package repair ............................................................................................................................... ........ 125 post package repair ............................................................................................................................... .... 125 hard post package repair .............................................................................................................................. 126 hppr row repair - entry ............................................................................................................................ 12 6 hppr row repair C wra initiated (ref commands allowed) ...................................................................... 126 hppr row repair C wr initiated (ref commands not allowed) ................................................................. 128 sppr row repair ............................................................................................................................... ............ 130 hppr/sppr support identifier ........................................................................................................................ 133 activate command ............................................................................................................................... ..... 133 precharge command ............................................................................................................................... . 134 refresh command ............................................................................................................................... ...... 135 temperature-controlled refresh mode .......................................................................................................... 137 tcr mode C normal temperature range .................................................................................................... 137 tcr mode C extended temperature range ................................................................................................. 137 fine granularity refresh mode ....................................................................................................................... 139 mode register and command truth table .................................................................................................. 139 t refi and t rfc parameters ........................................................................................................................ 139 changing refresh rate ............................................................................................................................... 142 usage with tcr mode ............................................................................................................................... . 142 self refresh entry and exit ......................................................................................................................... 142 self refresh operation .............................................................................................................................. 144 self refresh abort ............................................................................................................................... ....... 146 self refresh exit with nop command ......................................................................................................... 147 power-down mode ............................................................................................................................... ......... 149 power-down clarifications C case 1 ........................................................................................................... 154 power-down entry, exit timing with cal ................................................................................................... 155 odt input buffer disable mode for power-down ............................................................................................ 157 crc write data feature ............................................................................................................................... .. 159 crc write data ............................................................................................................................... .......... 159 write crc data operation ...................................................................................................................... 159 dbi_n and crc both enabled .................................................................................................................... 160 dm_n and crc both enabled .................................................................................................................... 160 dm_n and dbi_n conflict during writes with crc enabled ........................................................................ 160 crc and write preamble restrictions ......................................................................................................... 160 crc simultaneous operation restrictions .................................................................................................. 160 crc polynomial ............................................................................................................................... ......... 160 crc combinatorial logic equations .......................................................................................................... 161 burst ordering for bl8 ............................................................................................................................... 162 crc data bit mapping ............................................................................................................................... 162 crc enabled with bc4 .............................................................................................................................. 163 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 5 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. crc with bc4 data bit mapping ................................................................................................................ 163 crc equations for x8 device in bc4 mode with a2 = 0 and a2 = 1 ................................................................ 166 crc error handling ............................................................................................................................... .... 168 crc write data flow diagram ................................................................................................................... 169 data bus inversion ............................................................................................................................... ......... 170 dbi during a write operation .................................................................................................................. 170 dbi during a read operation ................................................................................................................... 171 data mask ............................................................................................................................... ...................... 172 programmable preamble modes and dqs postambles .................................................................................... 174 write preamble mode .............................................................................................................................. 174 read preamble mode ............................................................................................................................... 177 read preamble training ........................................................................................................................... 177 write postamble ............................................................................................................................... ....... 178 read postamble ............................................................................................................................... ........ 178 bank access operation ............................................................................................................................... ... 180 read operation ............................................................................................................................... ............. 184 read timing definitions ............................................................................................................................ 18 4 read timing C clock-to-data strobe relationship ....................................................................................... 185 read timing C data strobe-to-data relationship ........................................................................................ 187 t lz(dqs), t lz(dq), t hz(dqs), and t hz(dq) calculations ............................................................................ 188 t rpre calculation ............................................................................................................................... ...... 189 t rpst calculation ............................................................................................................................... ....... 190 read burst operation ............................................................................................................................... 191 read operation followed by another read operation .............................................................................. 193 read operation followed by write operation .......................................................................................... 198 read operation followed by precharge operation ................................................................................ 204 read operation with read data bus inversion (dbi) .................................................................................. 207 read operation with command/address parity (ca parity) ........................................................................ 208 read followed by write with crc enabled .............................................................................................. 210 read operation with command/address latency (cal) enabled ............................................................... 211 write operation ............................................................................................................................... ........... 213 write timing definitions ........................................................................................................................... 213 write timing C clock-to-data strobe relationship ...................................................................................... 213 t wpre calculation ............................................................................................................................... ..... 215 t wpst calculation ............................................................................................................................... ...... 216 write timing C data strobe-to-data relationship ........................................................................................ 216 write burst operation ............................................................................................................................. 2 20 write operation followed by another write operation ........................................................................... 222 write operation followed by read operation .......................................................................................... 228 write operation followed by precharge operation ............................................................................... 232 write operation with write dbi enabled ................................................................................................ 235 write operation with ca parity enabled ................................................................................................... 237 write operation with write crc enabled ................................................................................................. 238 write timing violations ............................................................................................................................... .. 243 motivation ............................................................................................................................... ................. 243 data setup and hold violations ................................................................................................................. 243 strobe-to-strobe and strobe-to-clock violations ........................................................................................ 243 zq calibration commands ....................................................................................................................... 244 on-die termination ............................................................................................................................... ....... 246 odt mode register and odt state table ........................................................................................................ 246 odt read disable state table .................................................................................................................... 247 synchronous odt mode ............................................................................................................................... . 248 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 6 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. odt latency and posted odt .................................................................................................................... 248 timing parameters ............................................................................................................................... ..... 248 odt during reads ............................................................................................................................... ..... 250 dynamic odt ............................................................................................................................... ................ 251 functional description .............................................................................................................................. 251 asynchronous odt mode .............................................................................................................................. 254 electrical specifications ............................................................................................................................... .. 255 absolute ratings ............................................................................................................................... ......... 255 dram component operating temperature range ...................................................................................... 255 electrical characteristics C ac and dc operating conditions .......................................................................... 256 supply operating conditions ..................................................................................................................... 256 leakages ............................................................................................................................... .................... 257 v refca supply ............................................................................................................................... ............. 257 v refdq supply and calibration ranges ....................................................................................................... 258 v refdq ranges ............................................................................................................................... ............ 259 electrical characteristics C ac and dc single-ended input measurement levels .............................................. 260 reset_n input levels ............................................................................................................................... . 260 command/address input levels ................................................................................................................ 260 command, control, and address setup, hold, and derating ........................................................................ 262 data receiver input requirements ............................................................................................................. 264 connectivity test (ct) mode input levels .................................................................................................. 268 electrical characteristics C ac and dc differential input measurement levels ................................................. 272 differential inputs ............................................................................................................................... ...... 272 single-ended requirements for ck differential signals ............................................................................... 273 slew rate definitions for ck differential input signals ................................................................................ 274 ck differential input cross point voltage .................................................................................................... 275 dqs differential input signal definition and swing requirements .............................................................. 277 dqs differential input cross point voltage ................................................................................................. 279 slew rate definitions for dqs differential input signals .............................................................................. 280 electrical characteristics C overshoot and undershoot specifications ............................................................. 282 address, command, and control overshoot and undershoot specifications ................................................ 282 clock overshoot and undershoot specifications ......................................................................................... 282 data, strobe, and mask overshoot and undershoot specifications .............................................................. 283 electrical characteristics C ac and dc output measurement levels ................................................................ 284 single-ended outputs ............................................................................................................................... 284 differential outputs ............................................................................................................................... ... 285 reference load for ac timing and output slew rate ................................................................................... 287 connectivity test mode output levels ........................................................................................................ 287 electrical characteristics C ac and dc output driver characteristics ............................................................... 289 output driver electrical characteristics ..................................................................................................... 289 output driver temperature and voltage sensitivity ..................................................................................... 292 alert driver ............................................................................................................................... ................ 292 electrical characteristics C on-die termination characteristics ...................................................................... 294 odt levels and i-v characteristics ............................................................................................................ 294 odt temperature and voltage sensitivity ................................................................................................... 295 odt timing definitions ............................................................................................................................ 29 6 dram package electrical specifications ......................................................................................................... 299 thermal characteristics ............................................................................................................................... .. 303 current specifications C measurement conditions .......................................................................................... 304 i dd , i pp , and i ddq measurement conditions ................................................................................................ 304 i dd definitions ............................................................................................................................... ........... 305 current specifications C patterns and test conditions ..................................................................................... 309 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 7 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. current test definitions and patterns ......................................................................................................... 309 i dd specifications ............................................................................................................................... ....... 318 current specifications C limits ....................................................................................................................... 319 speed bin tables ............................................................................................................................... ............ 325 refresh parameters by device density ............................................................................................................ 333 electrical characteristics and ac timing parameters C ddr4-1600 through ddr4-2400 ................................... 334 electrical characteristics and ac timing parameters C ddr4-2666 through ddr4-3200 ................................... 346 revision history ............................................................................................................................... ............. 358 rev. c C 3/17 ............................................................................................................................... ............... 358 rev. b C 9/16 ............................................................................................................................... ............... 358 rev. a C 6/16 ............................................................................................................................... ............... 358 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 8 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. list of figures figure 1: order part number example .............................................................................................................. 2 figure 2: 1 gig 8 functional block diagram .................................................................................................. 20 figure 3: 512 meg 16 functional block diagram ........................................................................................... 20 figure 4: 78-ball x4, x8 ball assignments ........................................................................................................ 21 figure 5: 96-ball x16 ball assignments ............................................................................................................ 22 figure 6: 78-ball fbga C x4, x8 (we) ............................................................................................................... 26 figure 7: 96-ball fbga C x16 (jy) .................................................................................................................... 27 figure 8: simplified state diagram ................................................................................................................. 28 figure 9: reset and initialization sequence at power-on ramping ................................................................. 34 figure 10: reset procedure at power stable condition ................................................................................... 35 figure 11: t mrd timing ............................................................................................................................... . 37 figure 12: t mod timing ............................................................................................................................... . 37 figure 13: dll-off mode read timing operation ........................................................................................... 66 figure 14: dll switch sequence from dll-on to dll-off .............................................................................. 68 figure 15: dll switch sequence from dll-off to dll-on .............................................................................. 69 figure 16: write leveling concept, example 1 ................................................................................................ 71 figure 17: write leveling concept, example 2 ................................................................................................ 72 figure 18: write leveling sequence (dqs capturing ck low at t1 and ck high at t2) .................................. 73 figure 19: write leveling exit ......................................................................................................................... 74 figure 20: cal timing definition ................................................................................................................... 75 figure 21: cal timing example (consecutive cs_n = low) ............................................................................ 75 figure 22: cal enable timing C t mod_cal ................................................................................................... 76 figure 23: t mod_cal, mrs to valid command timing with cal enabled ....................................................... 76 figure 24: cal enabling mrs to next mrs command, t mrd_cal .................................................................. 77 figure 25: t mrd_cal, mode register cycle time with cal enabled ............................................................... 77 figure 26: consecutive read bl8, cal3, 1 t ck preamble, different bank group ............................................... 78 figure 27: consecutive read bl8, cal4, 1 t ck preamble, different bank group ............................................... 78 figure 28: auto self refresh ranges ................................................................................................................ 81 figure 29: mpr block diagram ....................................................................................................................... 82 figure 30: mpr read timing ........................................................................................................................ 89 figure 31: mpr back-to-back read timing ................................................................................................... 89 figure 32: mpr read-to-write timing ........................................................................................................ 90 figure 33: mpr write and write-to-read timing ...................................................................................... 91 figure 34: mpr back-to-back write timing .................................................................................................. 92 figure 35: refresh timing ........................................................................................................................... 92 figure 36: read-to-refresh timing ............................................................................................................ 93 figure 37: write-to-refresh timing .......................................................................................................... 93 figure 38: clock mode change from 1/2 rate to 1/4 rate (initialization) .......................................................... 96 figure 39: clock mode change after exiting self refresh ................................................................................. 96 figure 40: comparison between gear-down disable and gear-down enable .................................................. 97 figure 41: maximum power-saving mode entry .............................................................................................. 98 figure 42: maximum power-saving mode entry with pda ............................................................................... 99 figure 43: maintaining maximum power-saving mode with cke transition .................................................... 99 figure 44: maximum power-saving mode exit ............................................................................................... 100 figure 45: command/address parity operation ............................................................................................. 101 figure 46: command/address parity during normal operation ..................................................................... 103 figure 47: persistent ca parity error checking operation ............................................................................... 104 figure 48: ca parity error checking C sre attempt ........................................................................................ 104 figure 49: ca parity error checking C srx attempt ........................................................................................ 105 figure 50: ca parity error checking C pde/pdx ............................................................................................ 105 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 9 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. figure 51: parity entry timing example C t mrd_par ..................................................................................... 106 figure 52: parity entry timing example C t mod_par ..................................................................................... 106 figure 53: parity exit timing example C t mrd_par ....................................................................................... 107 figure 54: parity exit timing example C t mod_par ....................................................................................... 107 figure 55: ca parity flow diagram ................................................................................................................ 108 figure 56: pda operation enabled, bl8 ........................................................................................................ 110 figure 57: pda operation enabled, bc4 ........................................................................................................ 110 figure 58: mrs pda exit ............................................................................................................................... 111 figure 59: v refdq voltage range ................................................................................................................... 112 figure 60: example of v ref set tolerance and step size .................................................................................. 114 figure 61: v refdq timing diagram for v ref,time parameter .............................................................................. 115 figure 62: v refdq training mode entry and exit timing diagram ................................................................... 116 figure 63: v ref step: single step size increment case .................................................................................... 117 figure 64: v ref step: single step size decrement case ................................................................................... 117 figure 65: v ref full step: from v ref,min to v ref,max case .................................................................................. 118 figure 66: v ref full step: from v ref,max to v ref,min case .................................................................................. 118 figure 67: v refdq equivalent circuit ............................................................................................................. 119 figure 68: connectivity test mode entry ....................................................................................................... 123 figure 69: hppr wra C entry ........................................................................................................................ 128 figure 70: hppr wra C repair and exit ......................................................................................................... 128 figure 71: hppr wr C entry .......................................................................................................................... 129 figure 72: hppr wr C repair and exit ............................................................................................................ 130 figure 73: sppr C entry ............................................................................................................................... .. 132 figure 74: sppr C repair, and exit ................................................................................................................. 133 figure 75: t rrd timing ............................................................................................................................... . 134 figure 76: t faw timing ............................................................................................................................... .. 134 figure 77: refresh command timing ......................................................................................................... 136 figure 78: postponing refresh commands (example) ................................................................................. 136 figure 79: pulling in refresh commands (example) ................................................................................... 136 figure 80: tcr mode example 1 ..................................................................................................................... 138 figure 81: 4gb with fine granularity refresh mode example ......................................................................... 141 figure 82: otf refresh command timing ................................................................................................. 142 figure 83: self refresh entry/exit timing ...................................................................................................... 145 figure 84: self refresh entry/exit timing with cal mode ............................................................................... 146 figure 85: self refresh abort ......................................................................................................................... 147 figure 86: self refresh exit with nop command ............................................................................................ 148 figure 87: active power-down entry and exit ................................................................................................ 150 figure 88: power-down entry after read and read with auto precharge ......................................................... 151 figure 89: power-down entry after write and write with auto precharge ........................................................ 151 figure 90: power-down entry after write ...................................................................................................... 152 figure 91: precharge power-down entry and exit .......................................................................................... 152 figure 92: refresh command to power-down entry ................................................................................... 153 figure 93: active command to power-down entry ......................................................................................... 153 figure 94: precharge/precharge all command to power-down entry .................................................. 154 figure 95: mrs command to power-down entry ........................................................................................... 154 figure 96: power-down entry/exit clarifications C case 1 .............................................................................. 155 figure 97: active power-down entry and exit timing with cal ...................................................................... 155 figure 98: refresh command to power-down entry with cal ..................................................................... 156 figure 99: odt power-down entry with odt buffer disable mode ................................................................ 157 figure 100: odt power-down exit with odt buffer disable mode ................................................................. 158 figure 101: crc write data operation .......................................................................................................... 159 figure 102: crc error reporting ................................................................................................................... 168 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 10 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. figure 103: ca parity flow diagram .............................................................................................................. 169 figure 104: 1 t ck vs. 2 t ck write preamble mode ........................................................................................... 174 figure 105: 1 t ck vs. 2 t ck write preamble mode, t ccd = 4 ............................................................................ 175 figure 106: 1 t ck vs. 2 t ck write preamble mode, t ccd = 5 ............................................................................ 176 figure 107: 1 t ck vs. 2 t ck write preamble mode, t ccd = 6 ........................................................................... 176 figure 108: 1 t ck vs. 2 t ck read preamble mode ............................................................................................ 177 figure 109: read preamble training ............................................................................................................. 178 figure 110: write postamble ....................................................................................................................... 178 figure 111: read postamble ........................................................................................................................ 179 figure 112: bank group x4/x8 block diagram ................................................................................................ 180 figure 113: read burst t ccd_s and t ccd_l examples .................................................................................. 181 figure 114: write burst t ccd_s and t ccd_l examples ................................................................................... 181 figure 115: t rrd timing ............................................................................................................................... 182 figure 116: t wtr_s timing (write-to-read, different bank group, crc and dm disabled) ......................... 182 figure 117: t wtr_l timing (write-to-read, same bank group, crc and dm disabled) .............................. 183 figure 118: read timing definition ............................................................................................................... 185 figure 119: clock-to-data strobe relationship .............................................................................................. 186 figure 120: data strobe-to-data relationship ................................................................................................ 187 figure 121: t lz and t hz method for calculating transitions and endpoints .................................................... 188 figure 122: t rpre method for calculating transitions and endpoints ............................................................. 189 figure 123: t rpst method for calculating transitions and endpoints ............................................................. 190 figure 124: read burst operation, rl = 11 (al = 0, cl = 11, bl8) ................................................................... 191 figure 125: read burst operation, rl = 21 (al = 10, cl = 11, bl8) ................................................................. 192 figure 126: consecutive read (bl8) with 1 t ck preamble in different bank group .......................................... 193 figure 127: consecutive read (bl8) with 2 t ck preamble in different bank group .......................................... 193 figure 128: nonconsecutive read (bl8) with 1 t ck preamble in same or different bank group ....................... 194 figure 129: nonconsecutive read (bl8) with 2 t ck preamble in same or different bank group ....................... 194 figure 130: read (bc4) to read (bc4) with 1 t ck preamble in different bank group ...................................... 195 figure 131: read (bc4) to read (bc4) with 2 t ck preamble in different bank group ...................................... 195 figure 132: read (bl8) to read (bc4) otf with 1 t ck preamble in different bank group ............................... 196 figure 133: read (bl8) to read (bc4) otf with 2 t ck preamble in different bank group ............................... 196 figure 134: read (bc4) to read (bl8) otf with 1 t ck preamble in different bank group ............................... 197 figure 135: read (bc4) to read (bl8) otf with 2 t ck preamble in different bank group ............................... 197 figure 136: read (bl8) to write (bl8) with 1 t ck preamble in same or different bank group ........................ 198 figure 137: read (bl8) to write (bl8) with 2 t ck preamble in same or different bank group ........................ 198 figure 138: read (bc4) otf to write (bc4) otf with 1 t ck preamble in same or different bank group ......... 199 figure 139: read (bc4) otf to write (bc4) otf with 2 t ck preamble in same or different bank group ......... 200 figure 140: read (bc4) fixed to write (bc4) fixed with 1 t ck preamble in same or different bank group ..... 200 figure 141: read (bc4) fixed to write (bc4) fixed with 2 t ck preamble in same or different bank group ..... 201 figure 142: read (bc4) to write (bl8) otf with 1 t ck preamble in same or different bank group ................ 202 figure 143: read (bc4) to write (bl8) otf with 2 t ck preamble in same or different bank group ................ 202 figure 144: read (bl8) to write (bc4) otf with 1 t ck preamble in same or different bank group ................ 203 figure 145: read (bl8) to write (bc4) otf with 2 t ck preamble in same or different bank group ................ 203 figure 146: read to precharge with 1 t ck preamble .................................................................................. 204 figure 147: read to precharge with 2 t ck preamble .................................................................................. 205 figure 148: read to precharge with additive latency and 1 t ck preamble .................................................. 205 figure 149: read with auto precharge and 1 t ck preamble ............................................................................ 206 figure 150: read with auto precharge, additive latency, and 1 t ck preamble ................................................. 207 figure 151: consecutive read (bl8) with 1 t ck preamble and dbi in different bank group ............................ 207 figure 152: consecutive read (bl8) with 1 t ck preamble and ca parity in different bank group .................... 208 figure 153: read (bl8) to write (bl8) with 1 t ck preamble and ca parity in same or different bank group ... 209 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 11 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. figure 154: read (bl8) to write (bl8 or bc4: otf) with 1 t ck preamble and write crc in same or different bank group ............................................................................................................................... ................ 210 figure 155: read (bc4: fixed) to write (bc4: fixed) with 1 t ck preamble and write crc in same or different bank group ............................................................................................................................... ................ 211 figure 156: consecutive read (bl8) with cal (3 t ck) and 1 t ck preamble in different bank group .................. 211 figure 157: consecutive read (bl8) with cal (4 t ck) and 1 t ck preamble in different bank group .................. 212 figure 158: write timing definition .............................................................................................................. 214 figure 159: t wpre method for calculating transitions and endpoints ............................................................ 215 figure 160: t wpst method for calculating transitions and endpoints ............................................................ 216 figure 161: rx compliance mask .................................................................................................................. 217 figure 162: v cent_dq v refdq voltage variation .............................................................................................. 217 figure 163: rx mask dq-to-dqs timings ...................................................................................................... 218 figure 164: rx mask dq-to-dqs dram-based timings ................................................................................. 219 figure 165: example of data input requirements without training ................................................................ 220 figure 166: write burst operation, wl = 9 (al = 0, cwl = 9, bl8) ................................................................. 221 figure 167: write burst operation, wl = 19 (al = 10, cwl = 9, bl8) ............................................................. 222 figure 168: consecutive write (bl8) with 1 t ck preamble in different bank group ........................................ 222 figure 169: consecutive write (bl8) with 2 t ck preamble in different bank group ........................................ 223 figure 170: nonconsecutive write (bl8) with 1 t ck preamble in same or different bank group ..................... 224 figure 171: nonconsecutive write (bl8) with 2 t ck preamble in same or different bank group ..................... 224 figure 172: write (bc4) otf to write (bc4) otf with 1 t ck preamble in different bank group .................... 225 figure 173: write (bc4) otf to write (bc4) otf with 2 t ck preamble in different bank group .................... 226 figure 174: write (bc4) fixed to write (bc4) fixed with 1 t ck preamble in different bank group ................. 226 figure 175: write (bl8) to write (bc4) otf with 1 t ck preamble in different bank group ............................ 227 figure 176: write (bc4) otf to write (bl8) with 1 t ck preamble in different bank group ............................ 228 figure 177: write (bl8) to read (bl8) with 1 t ck preamble in different bank group ..................................... 228 figure 178: write (bl8) to read (bl8) with 1 t ck preamble in same bank group .......................................... 229 figure 179: write (bc4) otf to read (bc4) otf with 1 t ck preamble in different bank group ...................... 230 figure 180: write (bc4) otf to read (bc4) otf with 1 t ck preamble in same bank group ........................... 230 figure 181: write (bc4) fixed to read (bc4) fixed with 1 t ck preamble in different bank group ................. 231 figure 182: write (bc4) fixed to read (bc4) fixed with 1 t ck preamble in same bank group ....................... 231 figure 183: write (bl8/bc4-otf) to precharge with 1 t ck preamble ........................................................ 232 figure 184: write (bc4-fixed) to precharge with 1 t ck preamble .............................................................. 233 figure 185: write (bl8/bc4-otf) to auto precharge with 1 t ck preamble ................................................ 233 figure 186: write (bc4-fixed) to auto precharge with 1 t ck preamble ...................................................... 234 figure 187: write (bl8/bc4-otf) with 1 t ck preamble and dbi ................................................................... 235 figure 188: write (bc4-fixed) with 1 t ck preamble and dbi ......................................................................... 236 figure 189: consecutive write (bl8) with 1 t ck preamble and ca parity in different bank group ..................... 237 figure 190: consecutive write (bl8/bc4-otf) with 1 t ck preamble and write crc in same or different bank group ............................................................................................................................... ........................ 238 figure 191: consecutive write (bc4-fixed) with 1 t ck preamble and write crc in same or different bank group ............................................................................................................................... ........................ 239 figure 192: nonconsecutive write (bl8/bc4-otf) with 1 t ck preamble and write crc in same or different bank group ............................................................................................................................... ................ 240 figure 193: nonconsecutive write (bl8/bc4-otf) with 2 t ck preamble and write crc in same or different bank group ............................................................................................................................... ................ 241 figure 194: write (bl8/bc4-otf/fixed) with 1 t ck preamble and write crc in same or different bank group ... 242 figure 195: zq calibration timing ................................................................................................................ 245 figure 196: functional representation of odt .............................................................................................. 246 figure 197: synchronous odt timing with bl8 ............................................................................................. 249 figure 198: synchronous odt with bc4 ........................................................................................................ 249 figure 199: odt during reads ...................................................................................................................... 250 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 12 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. figure 200: dynamic odt (1 t ck preamble; cl = 14, cwl = 11, bl = 8, al = 0, crc disabled) .......................... 252 figure 201: dynamic odt overlapped with r tt(nom) (cl = 14, cwl = 11, bl = 8, al = 0, crc disabled) .......... 253 figure 202: asynchronous odt timings with dll off ................................................................................... 254 figure 203: v refdq voltage range .................................................................................................................. 257 figure 204: reset_n input slew rate definition ............................................................................................ 260 figure 205: single-ended input slew rate definition ..................................................................................... 262 figure 206: dq slew rate definitions ............................................................................................................ 265 figure 207: rx mask relative to t ds/ t dh ....................................................................................................... 267 figure 208: rx mask without write training .................................................................................................. 268 figure 209: ten input slew rate definition ................................................................................................... 269 figure 210: ct type-a input slew rate definition .......................................................................................... 270 figure 211: ct type-b input slew rate definition .......................................................................................... 270 figure 212: ct type-c input slew rate definition .......................................................................................... 271 figure 213: ct type-d input slew rate definition ......................................................................................... 272 figure 214: differential ac swing and time exceeding ac-level t dvac ....................................................... 272 figure 215: single-ended requirements for ck .............................................................................................. 274 figure 216: differential input slew rate definition for ck_t, ck_c .................................................................. 275 figure 217: v ix(ck) definition ........................................................................................................................ 276 figure 218: differential input signal definition for dqs_t, dqs_c .................................................................. 277 figure 219: dqs_t, dqs_c input peak voltage calculation and range of exempt non-monotonic signaling ..... 278 figure 220: v ixdqs definition ........................................................................................................................ 279 figure 221: differential input slew rate and input level definition for dqs_t, dqs_c ..................................... 280 figure 222: addr, cmd, cntl overshoot and undershoot definition ........................................................... 282 figure 223: ck overshoot and undershoot definition .................................................................................... 283 figure 224: data, strobe, and mask overshoot and undershoot definition ..................................................... 284 figure 225: single-ended output slew rate definition ................................................................................... 285 figure 226: differential output slew rate definition ...................................................................................... 286 figure 227: reference load for ac timing and output slew rate ................................................................... 287 figure 228: connectivity test mode reference test load ................................................................................ 288 figure 229: connectivity test mode output slew rate definition .................................................................... 288 figure 230: output driver: definition of voltages and currents ...................................................................... 289 figure 231: alert driver ............................................................................................................................... . 293 figure 232: odt definition of voltages and currents ..................................................................................... 294 figure 233: odt timing reference load ....................................................................................................... 296 figure 234: t adc definition with direct odt control .................................................................................... 297 figure 235: t adc definition with dynamic odt control ................................................................................ 298 figure 236: t aofas and t aonas definitions .................................................................................................. 298 figure 237: thermal measurement point ....................................................................................................... 303 figure 238: measurement setup and test load for i ddx , i ddpx , and i ddqx ........................................................ 305 figure 239: correlation: simulated channel i/o power to actual channel i/o power ....................................... 305 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 13 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. list of tables table 1: key timing parameters ....................................................................................................................... 2 table 2: addressing ............................................................................................................................... .......... 2 table 3: ball descriptions .............................................................................................................................. 23 table 4: state diagram command definitions ................................................................................................ 29 table 5: supply power-up slew rate ............................................................................................................... 31 table 6: address pin mapping ........................................................................................................................ 39 table 7: mr0 register definition .................................................................................................................... 39 table 8: burst type and burst order ............................................................................................................... 41 table 9: address pin mapping ........................................................................................................................ 43 table 10: mr1 register definition .................................................................................................................. 43 table 11: additive latency (al) settings ......................................................................................................... 45 table 12: tdqs function matrix .................................................................................................................... 46 table 13: address pin mapping ...................................................................................................................... 47 table 14: mr2 register definition .................................................................................................................. 47 table 15: address pin mapping ...................................................................................................................... 50 table 16: mr3 register definition .................................................................................................................. 50 table 17: address pin mapping ...................................................................................................................... 53 table 18: mr4 register definition .................................................................................................................. 53 table 19: address pin mapping ...................................................................................................................... 57 table 20: mr5 register definition .................................................................................................................. 57 table 21: address pin mapping ...................................................................................................................... 60 table 22: mr6 register definition .................................................................................................................. 60 table 23: truth table C command .................................................................................................................. 62 table 24: truth table C cke ........................................................................................................................... 64 table 25: mr settings for leveling procedures ................................................................................................ 72 table 26: dram termination function in leveling mode ........................................................................... 72 table 27: auto self refresh mode ................................................................................................................... 80 table 28: mr3 setting for the mpr access mode ............................................................................................. 82 table 29: dram address to mpr ui translation ............................................................................................. 82 table 30: mpr page and mpr x definitions ..................................................................................................... 83 table 31: mpr readout serial format ............................................................................................................. 85 table 32: mpr readout C parallel format ....................................................................................................... 86 table 33: mpr readout staggered format, x4 ................................................................................................. 87 table 34: mpr readout staggered format, x4 C consecutive reads ................................................................ 88 table 35: mpr readout staggered format, x8 and x16 ..................................................................................... 88 table 36: mode register setting for ca parity ................................................................................................. 103 table 37: v refdq range and levels ................................................................................................................ 113 table 38: v refdq settings (v ddq = 1.2v) ......................................................................................................... 119 table 39: connectivity mode pin description and switching levels ................................................................ 121 table 40: mac encoding of mpr page 3 mpr3 ............................................................................................... 124 table 41: ppr mr0 guard key settings .......................................................................................................... 126 table 42: ddr4 hppr timing parameters ddr4-1600 through ddr4-3200 ..................................................... 130 table 43: sppr associated rows .................................................................................................................... 131 table 44: ppr mr0 guard key settings .......................................................................................................... 131 table 45: ddr4 sppr timing parameters ddr4-1600 through ddr4-3200 ..................................................... 133 table 46: ddr4 repair mode support identifier ............................................................................................ 133 table 47: normal t refi refresh (tcr disabled) ............................................................................................. 137 table 48: normal t refi refresh (tcr enabled) .............................................................................................. 138 table 49: mrs definition .............................................................................................................................. 139 table 50: refresh command truth table .................................................................................................... 139 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 14 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. table 51: t refi and t rfc parameters ............................................................................................................. 140 table 52: power-down entry definitions ....................................................................................................... 149 table 53: crc error detection coverage ........................................................................................................ 160 table 54: crc data mapping for x4 devices, bl8 ........................................................................................... 162 table 55: crc data mapping for x8 devices, bl8 ........................................................................................... 162 table 56: crc data mapping for x16 devices, bl8 ......................................................................................... 163 table 57: crc data mapping for x4 devices, bc4 ........................................................................................... 163 table 58: crc data mapping for x8 devices, bc4 ........................................................................................... 164 table 59: crc data mapping for x16 devices, bc4 ......................................................................................... 165 table 60: dbi vs. dm vs. tdqs function matrix ............................................................................................. 170 table 61: dbi write, dq frame format (x8) ................................................................................................... 170 table 62: dbi write, dq frame format (x16) ................................................................................................. 170 table 63: dbi read, dq frame format (x8) .................................................................................................... 171 table 64: dbi read, dq frame format (x16) .................................................................................................. 171 table 65: dm vs. tdqs vs. dbi function matrix ............................................................................................. 172 table 66: data mask, dq frame format (x8) .................................................................................................. 172 table 67: data mask, dq frame format (x16) ................................................................................................ 172 table 68: cwl selection ............................................................................................................................... 175 table 69: ddr4 bank group timing examples .............................................................................................. 180 table 70: read-to-write and write-to-read command intervals .................................................................... 185 table 71: termination state table ................................................................................................................. 247 table 72: read termination disable window ................................................................................................. 247 table 73: odt latency at ddr4-1600/-1866/-2133/-2400/-2666/-3200 .......................................................... 248 table 74: dynamic odt latencies and timing (1 t ck preamble mode and crc disabled) ................................ 251 table 75: dynamic odt latencies and timing with preamble mode and crc mode matrix ............................ 252 table 76: absolute maximum ratings ............................................................................................................ 255 table 77: temperature range ........................................................................................................................ 255 table 78: recommended supply operating conditions .................................................................................. 256 table 79: v dd slew rate ............................................................................................................................... . 256 table 80: leakages ............................................................................................................................... ........ 257 table 81: v refdq specification ...................................................................................................................... 258 table 82: v refdq range and levels ................................................................................................................ 259 table 83: reset_n input levels (cmos) ....................................................................................................... 260 table 84: command and address input levels: ddr4-1600 through ddr4-2400 ........................................... 260 table 85: command and address input levels: ddr4-2666 ............................................................................ 261 table 86: command and address input levels: ddr4-2933 and ddr4-3200 ................................................... 261 table 87: single-ended input slew rates ....................................................................................................... 262 table 88: command and address setup and hold values referenced C ac/dc-based ..................................... 263 table 89: derating values for t is/ t ih C ac100dc75-based .............................................................................. 263 table 90: derating values for t is/ t ih C ac90/dc65-based .............................................................................. 264 table 91: dq input receiver specifications .................................................................................................... 265 table 92: rx mask and t ds/ t dh without write training .................................................................................. 268 table 93: ten input levels (cmos) .............................................................................................................. 268 table 94: ct type-a input levels .................................................................................................................. 269 table 95: ct type-b input levels .................................................................................................................. 270 table 96: ct type-c input levels (cmos) ..................................................................................................... 270 table 97: ct type-d input levels .................................................................................................................. 271 table 98: differential input swing requirements for ck_t, ck_c ..................................................................... 273 table 99: minimum time ac time t dvac for ck ........................................................................................... 273 table 100: single-ended requirements for ck ............................................................................................... 274 table 101: ck differential input slew rate definition ..................................................................................... 274 table 102: cross point voltage for ck differential input signals at ddr4-1600 through ddr4-2400 ................ 276 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 15 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. table 103: cross point voltage for ck differential input signals at ddr4-2666 through ddr4-3200 ................ 276 table 104: ddr4-1600 through ddr4-2400 differential input swing requirements for dqs_t, dqs_c ............. 277 table 105: ddr4-2633 through ddr4-3200 differential input swing requirements for dqs_t, dqs_c ............. 277 table 106: cross point voltage for differential input signals dqs ................................................................... 279 table 107: dqs differential input slew rate definition .................................................................................. 280 table 108: ddr4-1600 through ddr4-2400 differential input slew rate and input levels for dqs_t, dqs_c ... 280 table 109: ddr4-2666 through ddr4-3200 differential input slew rate and input levels for dqs_t, dqs_c ... 281 table 110: addr, cmd, cntl overshoot and undershoot/specifications ...................................................... 282 table 111: ck overshoot and undershoot/ specifications .............................................................................. 282 table 112: data, strobe, and mask overshoot and undershoot/ specifications ................................................ 283 table 113: single-ended output levels ......................................................................................................... 284 table 114: single-ended output slew rate definition .................................................................................... 284 table 115: single-ended output slew rate .................................................................................................... 285 table 116: differential output levels ............................................................................................................. 285 table 117: differential output slew rate definition ....................................................................................... 286 table 118: differential output slew rate ....................................................................................................... 287 table 119: connectivity test mode output levels .......................................................................................... 287 table 120: connectivity test mode output slew rate ..................................................................................... 289 table 121: strong mode (34 ) output driver electrical characteristics ........................................................... 290 table 122: weak mode (48 ) output driver electrical characteristics ............................................................. 291 table 123: output driver sensitivity definitions ............................................................................................ 292 table 124: output driver voltage and temperature sensitivity ....................................................................... 292 table 125: alert driver voltage ...................................................................................................................... 293 table 126: odt dc characteristics ............................................................................................................... 294 table 127: odt sensitivity definitions .......................................................................................................... 295 table 128: odt voltage and temperature sensitivity ..................................................................................... 296 table 129: odt timing definitions ............................................................................................................... 296 table 130: reference settings for odt timing measurements ........................................................................ 297 table 131: dram package electrical specifications for x4 and x8 devices ....................................................... 299 table 132: dram package electrical specifications for x16 devices ................................................................ 300 table 133: pad input/output capacitance ..................................................................................................... 302 table 134: thermal characteristics ............................................................................................................... 303 table 135: basic i dd , i pp , and i ddq measurement conditions .......................................................................... 305 table 136: i dd0 and i pp0 measurement-loop pattern 1 .................................................................................... 309 table 137: i dd1 measurement C loop pattern 1 ............................................................................................... 310 table 138: i dd2n , i dd3n , and i pp3p measurement C loop pattern 1 .................................................................... 311 table 139: i dd2nt and i ddq2nt measurement C loop pattern 1 ......................................................................... 312 table 140: i dd4r measurement C loop pattern 1 .............................................................................................. 313 table 141: i dd4w measurement C loop pattern 1 ............................................................................................. 314 table 142: i dd4wc measurement C loop pattern 1 ............................................................................................ 315 table 143: i dd5r measurement C loop pattern 1 .............................................................................................. 316 table 144: i dd7 measurement C loop pattern 1 ............................................................................................... 317 table 145: timings used for i dd , i pp , and i ddq measurement C loop patterns .................................................. 318 table 146: i dd , i pp , and i ddq current limits; die rev. b (C40 ? t c ? +95c) ..................................................... 319 table 147: i dd , i pp , and i ddq current limits; die rev. b (C40 ? t c ? +105c) .................................................... 321 table 148: i dd , i pp , and i ddq current limits; die rev. b (C40 ? t c ? +125c) .................................................... 323 table 149: ddr4-1600 speed bins and operating conditions ......................................................................... 325 table 150: ddr4-1866 speed bins and operating conditions ......................................................................... 326 table 151: ddr4-2133 speed bins and operating conditions ......................................................................... 327 table 152: ddr4-2400 speed bins and operating conditions ......................................................................... 328 table 153: ddr4-2666 speed bins and operating conditions ......................................................................... 329 table 154: ddr4-2933 speed bins and operating conditions ......................................................................... 330 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 16 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. table 155: ddr4-3200 speed bins and operating conditions ......................................................................... 332 table 156: refresh parameters by device density ........................................................................................... 333 table 157: electrical characteristics and ac timing parameters ..................................................................... 334 table 158: electrical characteristics and ac timing parameters ..................................................................... 346 8gb: x8, x16 automotive ddr4 sdram features ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 17 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. general notes and description description the ddr4 sdram is a high-speed dynamic random-access memory internally config- ured as an eight-bank dram for the x16 configuration and as a 16-bank dram for the x8 configurations. the ddr4 sdram uses an 8 n -prefetch architecture to achieve high- speed operation. the 8 n -prefetch architecture is combined with an interface designed to transfer two data words per clock cycle at the i/o pins. a single read or write operation for the ddr4 sdram consists of a single 8 n-bit wide, four-clock data transfer at the internal dram core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the i/o pins. industrial temperature an industrial temperature (it) device option requires that the case temperature not ex- ceed below C40c or above 95c. jedec specifications require the refresh rate to double when t c exceeds 85c; this also requires use of the high-temperature self refresh option. additionally, odt resistance and the input/output impedance must be derated when operating outside of the commercial temperature range (0c ~ +85c). automotive temperature the automotive temperature (at) device option requires that the case temperature not exceed below C40c or above 105c. the specifications require the refresh rate to 2x when t c exceeds 85c; 4x when t c exceeds 95c. additionally, odt resistance and the input/output impedance must be derated when operating outside of the commercial temperature range ( 0c ~ +85c). ultra-high temperature the ultra-high temperature (ut) device option requires that the case temperature not exceed below C40c or above 125c. the specifications require the refresh rate to 2x when t c exceeds 85c; 4x when t c exceeds 95c, 8x when t c exceeds 105c. addition- ally, odt resistance and the input/output impedance must be derated when operating outside of the commercial temperature range (0c ~ +85c). general notes ? the functionality and the timing specifications discussed in this data sheet are for the dll enable mode of operation (normal operation), unless specifically stated other- wise. ? throughout the data sheet, the various figures and text refer to dqs as "dq." the dq term is to be interpreted as any and all dq collectively, unless specifically stated oth- erwise. ? the terms "_t" and "_c" are used to represent the true and complement of a differen- tial signal pair. these terms replace the previously used notation of "#" and/or over- bar characters. for example, differential data strobe pair dqs, dqs# is now referred to as dqs_t, dqs_c. ? the term "_n" is used to represent a signal that is active low and replaces the previ- ously used "#" and/or overbar characters. for example: cs# is now referred to as cs_n. 8gb: x8, x16 automotive ddr4 sdram general notes and description ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 18 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. ? the terms "dqs" and "ck" found throughout the data sheet are to be interpreted as dqs_t and dqs_c, and ck_t and ck_c respectively, unless specifically stated other- wise. ? complete functionality may be described throughout the entire document; any page or diagram may have been simplified to convey a topic and may not be inclusive of all requirements. ? any specific requirement takes precedence over a general statement. ? any functionality not specifically stated here within is considered undefined, illegal, and not supported, and can result in unknown operation. ? addressing is denoted as bg[ n ] for bank group, ba[n ] for bank address, and a[n] for row/col address. ? the nop command is not allowed, except when exiting maximum power savings mode or when entering gear-down mode, and only a des command should be used. ? not all features described within this document may be available on the rev. a (first) version. ? not all specifications listed are finalized industry standards; best conservative esti- mates have been provided when an industry standard has not been finalized. ? although it is implied throughout the specification, the dram must be used after v dd has reached the stable power-on level, which is achieved by toggling cke at least once every 8192 t refi. however, in the event cke is fixed high, toggling cs_n at least once every 8192 t refi is an acceptable alternative. placing the dram into self re- fresh mode also alleviates the need to toggle cke. ? not all features designated in the data sheet may be supported by earlier die revisions due to late definition by jedec. definitions of the device-pin signal level ? high: a device pin is driving the logic 1 state. ? low: a device pin is driving the logic 0 state. ? high-z: a device pin is tri-state. ? odt: a device pin terminates with the odt setting, which could be terminating or tri- state depending on the mode register setting. definitions of the bus signal level ? high: one device on the bus is high, and all other devices on the bus are either odt or high-z. the voltage level on the bus is nominally v ddq . ? low: one device on the bus is low, and all other devices on the bus are either odt or high-z. the voltage level on the bus is nominally v ol(dc) if odt was enabled, or v ssq if high-z. ? high-z: all devices on the bus are high-z. the voltage level on the bus is undefined as the bus is floating. ? odt: at least one device on the bus is odt, and all others are high-z. the voltage lev- el on the bus is nominally v ddq . 8gb: x8, x16 automotive ddr4 sdram general notes and description ccmtd-1406124318-10419 8gb_auto_ddr4_dram.pdf - rev. c 3/17 en 19 micron technology, inc. reserves the right to change products or specifications without notice. ? 2016 micron technology, inc. all rights reserved. functional block diagrams ddr4 sdram is a high-speed, cmos dynamic random access memory. it is internally configured as an 16-bank (4-banks per bank group) dram. figure 2: 1 gig 8 functional block diagram 6 h q v h d p s o l i l h u v ' 4 6 b w ' 4 6 b f & |