![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
this is information on a product in full production. september 2014 docid14611 rev 9 1/130 stm32f103xc, stm32f103xd, stm32f103xe high-density performance line arm ? -based 32-bit mcu with 256 to 512kb flash, usb, can, 11 timers, 3 adcs, 13 communication interfaces datasheet ? production data features ? core: arm ? 32-bit cortex ? -m3 cpu ? 72 mhz maximum frequency, 1.25 dmips/mhz (dhrystone 2.1) performance at 0 wait state memory access ? single-cycle multiplic ation and hardware division ? memories ? 256 to 512 kbytes of flash memory ? up to 64 kbytes of sram ? flexible static memory controller with 4 chip select. supports compact flash, sram, psram, nor and nand memories ? lcd parallel interface, 8080/6800 modes ? clock, reset and supply management ? 2.0 to 3.6 v application supply and i/os ? por, pdr, and programmable voltage detector (pvd) ? 4-to-16 mhz crystal oscillator ? internal 8 mhz factory-trimmed rc ? internal 40 khz rc with calibration ? 32 khz oscillator for rtc with calibration ? low power ? sleep, stop and standby modes ?v bat supply for rtc and backup registers ? 3 12-bit, 1 s a/d converters (up to 21 channels) ? conversion range: 0 to 3.6 v ? triple-sample and hold capability ? temperature sensor ? 2 12-bit d/a converters ? dma: 12-channel dma controller ? supported peripherals: timers, adcs, dac, sdio, i 2 ss, spis, i 2 cs and usarts ? debug mode ? serial wire debug (swd) & jtag interfaces ?cortex ? -m3 embedded trace macrocell? ? up to 112 fast i/o ports ? 51/80/112 i/os, all mappable on 16 external interrupt vectors and almost all 5 v-tolerant ? up to 11 timers ? up to four 16-bit timers, each with up to 4 ic/oc/pwm or pulse counter and quadrature (incremental) encoder input ? 2 16-bit motor contro l pwm timers with dead- time generation and emergency stop ? 2 watchdog timers (independent and window) ? systick timer: a 24-bit downcounter ? 2 16-bit basic timers to drive the dac ? up to 13 communication interfaces ? up to 2 i 2 c interfaces (smbus/pmbus) ? up to 5 usarts (iso 7816 interface, lin, irda capability, modem control) ? up to 3 spis (18 mbit/s), 2 with i 2 s interface multiplexed ? can interface (2.0b active) ? usb 2.0 full speed interface ? sdio interface ? crc calculation unit, 96-bit unique id ? ecopack ? packages table 1.device summary reference part number stm32f103xc stm32f103rc stm32f103vc stm32f103zc stm32f103xd stm32f103rd stm32f103vd stm32f103zd stm32f103xe stm32f103re stm32f103ze stm32f103ve fbga lqfp64 10 10 mm, lqfp100 14 14 mm, lqfp144 20 20 mm lfbga100 10 10 mm lfbga144 10 10 mm wlcsp64 www.st.com
contents stm32f103xc, stm32f103xd, stm32f103xe 2/130 docid14611 rev 9 contents 1 introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 2 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 2.1 device overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.2 full compatibility throughout the family . . . . . . . . . . . . . . . . . . . . . . . . . . 14 2.3 overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 2.3.1 arm ? cortex ? -m3 core with embedded flash and sram . . . . . . . . . . 15 2.3.2 embedded flash memory . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 2.3.3 crc (cyclic redundancy check) calculation unit . . . . . . . . . . . . . . . . . . 15 2.3.4 embedded sram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 2.3.5 fsmc (flexible static memory controller) . . . . . . . . . . . . . . . . . . . . . . . . 15 2.3.6 lcd parallel interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 2.3.7 nested vectored interrupt controller (nvic) . . . . . . . . . . . . . . . . . . . . . . 16 2.3.8 external interrupt/event controller (exti) . . . . . . . . . . . . . . . . . . . . . . . 16 2.3.9 clocks and startup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 2.3.10 boot modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 2.3.11 power supply schemes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 2.3.12 power supply supervisor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 2.3.13 voltage regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 2.3.14 low-power modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 2.3.15 dma . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 2.3.16 rtc (real-time clock) and backup registers . . . . . . . . . . . . . . . . . . . . . . 18 2.3.17 timers and watchdogs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 2.3.18 i2c bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 2.3.19 universal synchronous/asynchronous receiver transmitters (usarts) 21 2.3.20 serial peripheral interface (spi) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 2.3.21 inter-integrated sound (i 2 s) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 2.3.22 sdio . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 2.3.23 controller area network (can) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 2.3.24 universal serial bus (usb) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 2.3.25 gpios (general-purpose inputs/outputs) . . . . . . . . . . . . . . . . . . . . . . . . 22 2.3.26 adc (analog to digital converter) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 2.3.27 dac (digital-to-analog converter) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 2.3.28 temperature sensor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 docid14611 rev 9 3/130 stm32f103xc, stm32f103xd, stm32f103xe contents 4 2.3.29 serial wire jtag debug port (swj-dp) . . . . . . . . . . . . . . . . . . . . . . . . . 24 2.3.30 embedded trace macrocell? . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 3 pinouts and pin descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 4 memory mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 5 electrical characteristi cs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 5.1 parameter conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 5.1.1 minimum and maximum values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 5.1.2 typical values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 5.1.3 typical curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 5.1.4 loading capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 5.1.5 pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 5.1.6 power supply scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 5.1.7 current consumption measurement . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 5.2 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 5.3 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 5.3.1 general operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 5.3.2 operating conditions at power-up / power-down . . . . . . . . . . . . . . . . . . 44 5.3.3 embedded reset and power control block characteristics . . . . . . . . . . . 44 5.3.4 embedded reference voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 5.3.5 supply current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 5.3.6 external clock source characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 5.3.7 internal clock source characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 5.3.8 pll characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63 5.3.9 memory characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63 5.3.10 fsmc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 5.3.11 emc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 5.3.12 absolute maximum ratings (electrical sensitivity) . . . . . . . . . . . . . . . . . 85 5.3.13 i/o current injection characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 5.3.14 i/o port characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 5.3.15 nrst pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 5.3.16 tim timer characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 5.3.17 communications interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 5.3.18 can (controller area network) interface . . . . . . . . . . . . . . . . . . . . . . . . 103 5.3.19 12-bit adc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 104 contents stm32f103xc, stm32f103xd, stm32f103xe 4/130 docid14611 rev 9 5.3.20 dac electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 109 5.3.21 temperature sensor characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 6 package characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 112 6.1 package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 112 6.2 thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 120 6.2.1 reference document . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 120 6.2.2 selecting the product temperature range . . . . . . . . . . . . . . . . . . . . . . . 121 7 part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 123 8 revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 124 docid14611 rev 9 5/130 stm32f103xc, stm32f103xd, stm32f103xe list of tables 6 list of tables table 1. device summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 table 2. stm32f103xc, stm32f103xd and stm32f103xe features and peripheral counts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 table 3. stm32f103xx family . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 table 4. high-density timer feature comparison . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 table 5. high-density stm32f103xx pin definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 table 6. fsmc pin definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 table 7. voltage characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 table 8. current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 table 9. thermal characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 table 10. general operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 table 11. operating conditions at power-up / power-down . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 table 12. embedded reset and power control block characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . 44 table 13. embedded internal reference voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 5 table 14. maximum current consumption in run mode, code with data processing running from flash . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 table 15. maximum current consumption in run mode, code with data processing running from ram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 table 16. maximum current consumption in sleep mode, code running from flash or ram. . . . . . . 48 table 17. typical and maximum current consumptions in stop and standby modes . . . . . . . . . . . . 49 table 18. typical current consumption in run mode, code with data processing running from flash . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 table 19. typical current consumption in sleep mode, code running from flash or ram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 table 20. peripheral current consumption . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 table 21. high-speed external user clock characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 table 22. low-speed external user clock characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 table 23. hse 4-16 mhz oscillator characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 9 table 24. lse oscillator characteristics (f lse = 32.768 khz) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 table 25. hsi oscillator characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 table 26. lsi oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 table 27. low-power mode wakeup timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 table 28. pll characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63 table 29. flash memory characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63 table 30. flash memory endurance and data retention . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64 table 31. asynchronous non-multiplexed sram/psram/nor read timings . . . . . . . . . . . . . . . . . . 66 table 32. asynchronous non-multiplexed sram/psram/nor write timings . . . . . . . . . . . . . . . . . . 67 table 33. asynchronous multiplexed psram/nor read timings. . . . . . . . . . . . . . . . . . . . . . . . . . . . 68 table 34. asynchronous multiplexed psram/nor write timings . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 table 35. synchronous multiplexed nor/psram read timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 table 36. synchronous multiplexed psram write timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73 table 37. synchronous non-multiplexed nor/psram read timings . . . . . . . . . . . . . . . . . . . . . . . . . 74 table 38. synchronous non-multiplexed psram write timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 table 39. switching characteristics for pc card/cf read and write cycles . . . . . . . . . . . . . . . . . . . . 80 table 40. switching characteristics for nand flash read and write cycles . . . . . . . . . . . . . . . . . . . . 83 table 41. ems characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 table 42. emi characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 table 43. esd absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 list of tables stm32f103xc, stm32f103xd, stm32f103xe 6/130 docid14611 rev 9 table 44. electrical sensitivities . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 table 45. i/o current injection susceptibility . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 table 46. i/o static characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 table 47. output voltage characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 table 48. i/o ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 table 49. nrst pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 table 50. timx characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 table 51. i 2 c characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 table 52. scl frequency (f pclk1 = 36 mhz.,v dd = 3.3 v) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95 table 53. spi characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 table 54. i 2 s characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99 table 55. sd / mmc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 102 table 56. usb startup time. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 102 table 57. usb dc electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 103 table 58. usb: full-speed electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 03 table 59. adc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 104 table 60. r ain max for f adc = 14 mhz . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105 table 61. adc accuracy - limited test conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 5 table 62. adc accuracy . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 106 table 63. dac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 109 table 64. ts characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 111 table 65. recommended pcb design rules (0.80/0.75 mm pitch bga) . . . . . . . . . . . . . . . . . . . . . 112 table 66. lfbga144 ? 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 table 67. lfbga100 - 10 x 10 mm low profile fine pitch ball grid array package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114 table 68. wlcsp, 64-ball 4.466 4.395 mm, 0.500 mm pitch, wafer-level chip-scale package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 115 table 69. recommended pcb design rules (0.5mm pitch bga) . . . . . . . . . . . . . . . . . . . . . . . . . . . 116 table 70. lqfp144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data . . . . . . . 117 table 71. lqpf100 ? 14 x 14 mm 100-pin low-profile quad flat package mechanical data. . . . . . . 118 table 72. lqfp64 ? 10 x 10 mm 64 pin low-profile quad flat package mechanical data . . . . . . . . . 119 table 73. package thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 120 table 74. ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 123 docid14611 rev 9 7/130 stm32f103xc, stm32f103xd, stm32f103xe list of figures 8 list of figures figure 1. stm32f103xc, stm32f103xd and stm32f103xe performance line block diagram . . . 12 figure 2. clock tree . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 figure 3. stm32f103xc and stm32f103xe performance line bga144 ballout . . . . . . . . . . . . . . . 25 figure 4. stm32f103xc and stm32f103xe performance line bga100 ballout . . . . . . . . . . . . . . . 26 figure 5. stm32f103xc and stm32f103xe performance line lqfp144 pinout. . . . . . . . . . . . . . . 27 figure 6. stm32f103xc and stm32f103xe performance line lqfp100 pinout. . . . . . . . . . . . . . . 28 figure 7. stm32f103xc and stm32f103xe performance line lqfp64 pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 figure 8. stm32f103xc and stm32f103xe performance line wlcsp64 ballout, ball side . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 figure 9. memory map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 figure 10. pin loading conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 figure 11. pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 figure 12. power supply scheme. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 figure 13. current consumption measurement scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 figure 14. typical current consumption in run mode versus frequency (at 3.6 v) - code with data processing running from ram, peripherals enabled . . . . . . . . . . . . . . . . . 47 figure 15. typical current consumption in run mode versus frequency (at 3.6 v)- code with data processing running from ram, peripherals disabled . . . . . . . . . . . . . . . . 47 figure 16. typical current consumption on v bat with rtc on vs. temperature at different v bat values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 figure 17. typical current consumption in stop mode with regulator in run mode versus temperature at different v dd values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 figure 18. typical current consumption in stop mode with regulator in low-power mode versus temperature at different v dd values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 figure 19. typical current consumption in standby mode versus temperature at different v dd values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 figure 20. high-speed external clock source ac timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 figure 21. low-speed external clock source ac timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 figure 22. typical application with an 8 mhz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 figure 23. typical application with a 32.768 khz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 figure 24. asynchronous non-multiplexed sram/psram/nor read waveforms . . . . . . . . . . . . . . . 65 figure 25. asynchronous non-multiplexed sram/psram/nor write waveforms . . . . . . . . . . . . . . . 66 figure 26. asynchronous multiplexed psram/nor read waveforms. . . . . . . . . . . . . . . . . . . . . . . . . 67 figure 27. asynchronous multiplexed psram/nor write waveforms . . . . . . . . . . . . . . . . . . . . . . . . 68 figure 28. synchronous multiplexed nor/psram read timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 figure 29. synchronous multiplexed psram write timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72 figure 30. synchronous non-multiplexed nor/psram read timings . . . . . . . . . . . . . . . . . . . . . . . . . 74 figure 31. synchronous non-multiplexed psram write timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 figure 32. pc card/compactflash controller waveforms for common memory read access . . . . . . . 76 figure 33. pc card/compactflash controller waveforms for common memory write access . . . . . . . 77 figure 34. pc card/compactflash controlle r waveforms for attribute memory read access. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78 figure 35. pc card/compactflash controlle r waveforms for attribute memory write access. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79 figure 36. pc card/compactflash controller waveforms for i/o space read access . . . . . . . . . . . . . 79 figure 37. pc card/compactflash controller waveforms for i/o space write access . . . . . . . . . . . . . 80 figure 38. nand controller waveforms for read access . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 list of figures stm32f103xc, stm32f103xd, stm32f103xe 8/130 docid14611 rev 9 figure 39. nand controller waveforms for write access . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 figure 40. nand controller waveforms for common memory read access . . . . . . . . . . . . . . . . . . . . . 82 figure 41. nand controller waveforms for common memory write access. . . . . . . . . . . . . . . . . . . . . 83 figure 42. standard i/o input characteristics - cmos port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 figure 43. standard i/o input characteristics - ttl port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 8 figure 44. 5 v tolerant i/o input characteristics - cmos port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 figure 45. 5 v tolerant i/o input characteristics - ttl port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 figure 46. i/o ac characteristics definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 figure 47. recommended nrst pin protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 figure 48. i 2 c bus ac waveforms and measurement circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95 figure 49. spi timing diagram - slave mode and cpha = 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 97 figure 50. spi timing diagram - slave mode and cpha = 1 (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 97 figure 51. spi timing diagram - master mode (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 98 figure 52. i 2 s slave timing diagram (philips protocol) (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 figure 53. i 2 s master timing diag ram (philips protocol) (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 figure 54. sdio high-speed mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101 figure 55. sd default mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101 figure 56. usb timings: definition of data signal rise and fall time . . . . . . . . . . . . . . . . . . . . . . . . . . 103 figure 57. adc accuracy characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 106 figure 58. typical connection diagram using the adc . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 107 figure 59. power supply and reference decoupling (v ref+ not connected to v dda ). . . . . . . . . . . . . 107 figure 60. power supply and reference decoupling (v ref+ connected to v dda ). . . . . . . . . . . . . . . . 108 figure 61. 12-bit buffered /non-buffered dac . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 110 figure 62. bga pad footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 112 figure 63. lfbga144 ? 144-ball low profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 figure 64. lfbga100 - 10 x 10 mm low profile fine pitch ball grid array package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114 figure 65. wlcsp, 64-ball 4.466 4.395 mm, 0.500 mm pitch, wafer-level chip-scale package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 115 figure 66. bga pad footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116 figure 67. lqfp144, 20 x 20 mm, 144-pin low-profile quad flat package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 117 figure 68. recommended footprint (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 117 figure 69. lqfp100, 14 x 14 mm 100-pin low-profile quad flat package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 118 figure 70. recommended footprint (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 118 figure 71. lqfp64 ? 10 x 10 mm 64 pin low-profile quad flat package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 119 figure 72. recommended footprint (1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 119 figure 73. lqfp100 p d max vs. t a . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 docid14611 rev 9 9/130 stm32f103xc, stm32f103xd, stm32f103xe introduction 123 1 introduction this datasheet provides the ordering informat ion and mechanical devic e characteristics of the stm32f103xc, stm32f103xd and stm32f103xe high-density performance line microcontrollers. for more details on the whole stmicroelectronics stm32f103xx family, please refer to section 2.2: full compatibilit y throughout the family . the high-density stm32f103xx datasheet should be read in conjunction with the stm32f10xxx reference manual. for information on programming, erasing and protection of the internal flash memory please refer to the stm32f10xxx flash programming manual. the reference and flash programming manuals are both available from the stmicroelectronics website www.st.com . for information on the cortex ? -m3 core please refer to the cortex ? -m3 technical reference manual, available from the www.arm.com website at the following address: http://infocenter.arm.com . description stm32f103xc, stm32f103xd, stm32f103xe 10/130 docid14611 rev 9 2 description the stm32f103xc, stm32f103xd and stm32f103xe performance line family incorporates the high-performance arm ? cortex ? -m3 32-bit risc core operating at a 72 mhz frequency, high-speed embedded memories (flash memory up to 512 kbytes and sram up to 64 kbytes), and an extensive range of enhanced i/os and peripherals connected to two apb buses. all devices offer three 12-bit adcs, four general-purpose 16- bit timers plus two pwm timers, as we ll as standard and advanced communication interfaces: up to two i 2 cs, three spis, two i 2 ss, one sdio, five usarts, an usb and a can. the stm32f103xx high-density performance line family operates in the ?40 to +105 c temperature range, from a 2.0 to 3.6 v power supply. a comprehensive set of power-saving mode allows the design of low-power applications. these features make the stm32f103xx high -density performance line microcontroller family suitable for a wid e range of applications such as motor drives, application control, medical and handheld equipment, pc and gami ng peripherals, gps platforms, industrial applications, plcs, inverters, printers, scanners, alarm systems video intercom, and hvac. docid14611 rev 9 11/130 stm32f103xc, stm32f103xd, stm32f103xe description 123 2.1 device overview the stm32f103xx high-density performance line family offers devices in six different package types: from 64 pins to 144 pins. depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family. figure 1 shows the general block diagram of the device family. table 2.stm32f103xc, stm32f103xd and stm32f103xe features and peripheral counts peripherals stm32f103rx stm32f103vx stm32f103zx flash memory in kbytes 256 384 512 256 384 512 256 384 512 sram in kbytes 48 64 (1) 1. 64 kb ram for 256 kb flash are available on devices delivered in csp packages only. 48 64 48 64 fsmc no yes (2) 2. for the lqfp100 and bga100 packages, only fsmc b ank1 and bank2 are available. bank1 can only support a multiplexed nor/psram memory using the ne1 chip select. bank2 can only support a 16- or 8-bit nand flash memory using the nce2 chip select. the interrupt line cannot be used since port g is not available in this package. ye s timers general-purpose 4 advanced-control 2 basic 2 comm spi(i 2 s) (3) 3. the spi2 and spi3 interfaces give the flexibility to work in an exclusive way in either the spi mode or the i 2 s audio mode. 3(2) i 2 c2 usart 5 usb 1 can 1 sdio 1 gpios 51 80 112 12-bit adc number of channels 3 16 3 16 3 21 12-bit dac number of channels 2 2 cpu frequency 72 mhz operating voltage 2.0 to 3.6 v operating temperatures ambient temperatures: ?40 to +85 c /?40 to +105 c (see ta b l e 1 0 ) junction temperature: ?40 to + 125 c (see ta bl e 1 0 ) package lqfp64, wlcsp64 lqf p100, bga100 lqfp144, bga144 description stm32f103xc, stm32f103xd, stm32f103xe 12/130 docid14611 rev 9 figure 1.stm32f103xc, stm32f103xd and stm3 2f103xe performance line block diagram 1. t a = ?40 c to +85 c (suffix 6, see table 74 ) or ?40 c to +105 c (suffix 7, see table 74 ), junction temperature up to 105 c or 125 c, respectively. 2. af = alternate function on i/o port pin.9 pa[15:0] ext.it 112af ahb2 2x( 8 x16 b it) wkup f m a x : 4 8 /72 mhz v ss i2c2 gp dma1 tim2 tim 3 xtal 3 2khz fl as h 512 k b yte s v dd b a ck u p interf a ce tim4 b us m a trix 64 b it rtc rc 8 mhz cortex-m 3 cpu d bus o b l fl as h interf a ce u s art 2 s pi2 / i2 s 2 b a ck u p reg tim1 i2c1 rx, tx, ct s , r t s , u s art 3 rc 40 khz s t a nd b y iwdg @ v bat por / pdr @v dda v bat =1. 8 v to 3 .6 v ck as af rx, tx , ct s , rt s , ck as af nvic s pi1 interf a ce @v dda pvd int apb2 awu tim 8 2x( 8 x16 b it) s pi 3 / i2 s3 uart4 rx,tx as af uart5 rx,tx as af tim5 pll @v dda f s mc dac_out1 as af dac_out2 as af s ram 64 kb gp dma2 tim6 tim7 njtr s t jtdi jtck/ s wclk jtm s / s wdio jtdo as af a[25:0] d[15:0] clk noe nwe ne[4:1] nbl[1:0] nwait nl (or nadv) as af 7 ch a nnel s 5 ch a nnel s gpio port a gpio port b gpio port c gpio port d gpio port e gpio port f gpio port g u s art1 temp. s en s or 12- b it adc1 12- b it adc2 12- b it adc 3 if if if pb[15:0] pc[15:0] pd[15:0] pe[15:0] pf[15:0] pg[15:0] 4 ch a nnel s 3 compl. ch a nnel s bkin, etr as af 4 ch a nnel s 3 compl. ch a nnel s bkin, etr as af mo s i, mi s o, s ck, n ss as af rx, tx, ct s , rt s , ck as af 8 adc12 3 _in s common to the 3 adc s 8 adc12_in s common to adc1 & adc2 5 adc 3 _in s on adc 3 v ref+ v ref? @ v dda apb2: fm a x = 4 8 /72 mhz apb1 tr a ce controller p bus i bus s y s tem re s et & clock control pclk1 pclk2 hclk fclk power volt. reg. 3 . 3 v to 1. 8 v su pply su pervi s ion @v dd por re s et nr s t v dda v ss a o s c_in o s c_out @v dd xtal o s c 4-16 mhz o s c 3 2_in o s c 3 2_out tamper-rtc/ alarm/ s econd out 4 ch a nnel s , etr as af 4 ch a nnel s , etr as af 4 ch a nnel s , etr as af 4 ch a nnel s as af mo s i/ s d, mi s o s ck/ck, mck, n ss /w s as af mo s i/ s d, mi s o s ck/ck, mck, n ss /w s as af s cl, s da, s mba as af s cl, s da, s mba as af b xcan device u s b 2.0 f s device u s bdp/can_tx u s bdm/can_rx s ram 512 b wwdg a i14666f apb1: f m a x = 24/ 3 6 mhz traceclk traced[0: 3 ] as a s s w/jtag tpiu tr a ce/trig s dio d[7:0] cmd ck as af ahb: fm a x = 4 8 /72 mhz ahb2 12 b it dac1 if if if 12 b it dac 2 docid14611 rev 9 13/130 stm32f103xc, stm32f103xd, stm32f103xe description 123 figure 2.clock tree 1. when the hsi is used as a pll clock input, the maxi mum system clock frequency t hat can be achieved is 64 mhz. 2. for the usb function to be available, both hse and pll must be enabled, with the usbclk at 48 mhz. 3. to have an adc conversion time of 1 s, apb2 must be at 14 mhz, 28 mhz or 56 mhz. hse osc 4-16 mhz osc_in osc_out osc32_in osc32_out lse osc 32.768 khz hsi rc 8 mhz lsi rc 40 khz to independent watchdog (iwdg) pll x2, x3, x4 pllmul hse = high speed external clock signal lse = low speed external clock signal lsi = low speed internal clock signal hsi = high speed internal clock signal legend: mco clock output main pllxtpre /2 ..., x16 ahb prescaler /1, 2..512 /2 pllclk hsi hse apb1 prescaler /1, 2, 4, 8, 16 adc prescaler /2, 4, 6, 8 adcclk pclk1 hclk pllclk to ahb bus, core, memory and dma usbclk to usb interface usb prescaler /1, 1.5 to adc1, 2 or 3 lse lsi hsi /128 /2 hsi hse peripherals to apb1 peripheral clock enable (20 bits) enable (6 bits) peripheral clock apb2 prescaler /1, 2, 4, 8, 16 pclk2 tim1 & 8 timers to tim1 and tim8 peripherals to apb2 peripheral clock enable (15 bits) enable (2 bit) peripheral clock 48 mhz 72 mhz max 72 mhz 72 mhz max 36 mhz max to rtc pllsrc sw mco css to cortex system timer /8 clock enable (4 bits) sysclk max rtcclk rtcsel[1:0] timxclk timxclk iwdgclk sysclk fclk cortex free running clock /2 tim2,3,4,5,6,7 to tim2,3,4,5,6 and 7 to sdio ahb interface peripheral clock enable hclk/2 to fsmc fsmcclk to sdio peripheral clock enable peripheral clock enable to i2s3 to i2s2 peripheral clock enable peripheral clock enable i2s3clk i2s2clk sdioclk ai14752b if (apb1 prescaler =1) x1 else x2 if (apb2 prescaler =1) x1 else x2 flitfclk to flash programming interface description stm32f103xc, stm32f103xd, stm32f103xe 14/130 docid14611 rev 9 2.2 full compatibility throughout the family the stm32f103xx is a complete family whose members are fully pin-to-pin, software and feature compatible. in the reference manual, the stm32f103x4 and stm32f103x6 are identified as low-density devices, the stm32f 103x8 and stm32f103xb are referred to as medium-density devices and the stm32f103xc, stm32f103xd and stm32f103xe are referred to as high-density devices. low-density and high-density devices are an extension of the stm32f103x8/b medium- density devices, they are specified in the stm32f103x4/6 and stm32f103xc/d/e datasheets, respectively. low-density devic es feature lower flash memory and ram capacities, less timers and peripherals. hig h-density devices have higher flash memory and ram capacities, and additional peripherals like sdio, fsmc, i 2 s and dac while remaining fully compatible with the other members of the family. the stm32f103x4, stm32f103x6, stm3 2f103xc, stm32f103xd and stm32f103xe are a drop-in replacement for the stm32f103x8/b devices, allowing the user to try different memory densities and providing a greater degree of freedom during the development cycle. moreover, the stm32f103xx performance line fa mily is fully compatible with all existing stm32f101xx access line and stm32f102xx usb access line devices. table 3.stm32f103xx family pinout low-density devices medium-density devices high-density devices 16 kb flash 32 kb flash (1) 1. for orderable part numbers that do not show the a inter nal code after the temperature range code (6 or 7), the reference datasheet for electrical characteri stics is that of the stm32f103x8/b medium-density devices. 64 kb flash 128 kb flash 256 kb flash 384 kb flash 512 kb flash 6 kb ram 10 kb ram 20 kb ram 20 kb ram 48 ram 64 kb ram 64 kb ram 144 5 usarts 4 16-bit timers, 2 basic timers 3 spis, 2 i 2 ss, 2 i2cs usb, can, 2 pwm timers 3 adcs, 2 dacs, 1 sdio fsmc (100- and 144-pin packages (2) ) 2. ports f and g are not available in devices delivered in 100-pin packages. 100 3 usarts 3 16-bit timers 2 spis, 2 i 2 cs, usb, can, 1 pwm timer 2 adcs 64 2 usarts 2 16-bit timers 1 spi, 1 i 2 c, usb, can, 1 pwm timer 2 adcs 48 36 docid14611 rev 9 15/130 stm32f103xc, stm32f103xd, stm32f103xe description 123 2.3 overview 2.3.1 arm ? cortex ? -m3 core with embedded flash and sram the arm cortex ? -m3 processor is the latest generation of arm processors for embedded systems. it has been developed to provide a low-cost platform that meets the needs of mcu implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. the arm cortex ? -m3 32-bit risc processor featur es exceptional code-efficiency, delivering the high-performance expected from an arm core in the memory size usually associated with 8- and 16-bit devices. with its embedded arm core, stm32f103xc, stm32f103xd and stm32f103xe performance line family is compatib le with all arm tools and software. figure 1 shows the general block diagram of the device family. 2.3.2 embedded flash memory up to 512 kbytes of embedded flash is available for storing programs and data. 2.3.3 crc (cyclic redundan cy check) calculation unit the crc (cyclic redundancy check) calculation unit is used to get a crc code from a 32-bit data word and a fixed generator polynomial. among other applications, crc-based techniques are used to verify data transmission or storage integrity. in the scope of the en/iec 60335-1 standard, they offer a means of verifying the flash memory integrity. the crc calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link- time and stored at a given memory location. 2.3.4 embedded sram up to 64 kbytes of embedded sram accessed (read/write) at cpu clock speed with 0 wait states. 2.3.5 fsmc (flexible static memory controller) the fsmc is embedded in the stm32f103xc, stm32f103xd and stm32f103xe performance line family. it has four chip select outputs supporting the following modes: pc card/compact flash, sram, psram, nor and nand. functionality overview: the three fsmc interrupt lines are ored in order to be connected to the nvic write fifo code execution from external memory except for nand flash and pc card the targeted frequency, f clk , is hclk/2, so external a ccess is at 36 mhz when hclk is at 72 mhz and external access is at 24 mhz when hclk is at 48 mhz description stm32f103xc, stm32f103xd, stm32f103xe 16/130 docid14611 rev 9 2.3.6 lcd parallel interface the fsmc can be configured to interface seam lessly with most graphic lcd controllers. it supports the intel 8080 and motorola 6800 modes, and is flexible enough to adapt to specific lcd interfaces. this lcd parallel inte rface capability makes it easy to build cost- effective graphic applications using lcd modules with embedded controllers or high- performance solutions using external controllers with dedicated acceleration. 2.3.7 nested vectored interrupt controller (nvic) the stm32f103xc, stm32f103xd and stm32f 103xe performance line embeds a nested vectored interrupt controller able to handle up to 60 maskable interrupt channels (not including the 16 interrupt lines of cortex ? -m3) and 16 priority levels. closely coupled nvic gives lo w latency interrupt processing interrupt entry vector table address passed directly to the core closely coupled nvic core interface allows early processing of interrupts processing of late arriving higher priority interrupts support for tail-chaining processor state automatically saved interrupt entry restored on interrupt exit with no instruction overhead this hardware block provides flexible interrupt management features with minimal interrupt latency. 2.3.8 external interrupt /event controller (exti) the external interrupt/event controller consists of 19 edge detector lines used to generate interrupt/event requests. each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. a pending register maintains the status of the interrupt requests. the exti can detect an external line with a pulse width shorter than the internal apb2 clock period. up to 112 gpios can be connected to the 16 external interrupt lines. 2.3.9 clocks and startup system clock selection is perf ormed on startup, however the internal rc 8 mhz oscillator is selected as default cpu clock on reset. an external 4-16 mhz clock can be selected, in which case it is monitored for fa ilure. if failure is detected, th e system automatically switches back to the internal rc oscillator. a software interrupt is genera ted if enabled. similarly, full interrupt management of the pll clock entry is available when necessary (for example with failure of an indirectly used external oscillator). several prescalers allow the configuration of the ahb fr equency, the high speed apb (apb2) and the low speed apb (apb1) domains. the maximum frequency of the ahb and the high speed apb domains is 72 mhz. the maximum allowed frequency of the low speed apb domain is 36 mhz. see figure 2 for details on the clock tree. docid14611 rev 9 17/130 stm32f103xc, stm32f103xd, stm32f103xe description 123 2.3.10 boot modes at startup, boot pins are used to select one of three boot options: boot from user flash: you have an option to boot from any of two memory banks. by default, boot from flash memory bank 1 is se lected. you can choose to boot from flash memory bank 2 by setting a bit in the option bytes. boot from system memory boot from embedded sram the boot loader is located in system memory. it is used to reprogram the flash memory by using usart1. 2.3.11 power supply schemes v dd = 2.0 to 3.6 v: external power supply for i/os and the internal regulator. provided externally through v dd pins. v ssa , v dda = 2.0 to 3.6 v: external analog power supplies for adc, dac, reset blocks, rcs and pll (minimum voltage to be applied to vdda is 2.4 v when the adc or dac is used). v dda and v ssa must be connected to v dd and v ss , respectively. v bat = 1.8 to 3.6 v: power supply for rtc, external clock 32 khz oscillator and backup registers (through power switch) when v dd is not present. for more details on how to connect power pins, refer to figure 12: power supply scheme . 2.3.12 power supply supervisor the device has an integrated power-on reset (por)/power-down reset (pdr) circuitry. it is always active, and ensures proper operation starting from/down to 2 v. the device remains in reset mode when v dd is below a specified threshold, v por/pdr , without the need for an external reset circuit. the device features an embedded programmable voltage detector (pvd) that monitors the v dd /v dda power supply and compares it to the v pvd threshold. an interrupt can be generated when v dd /v dda drops below the v pvd threshold and/or when v dd /v dda is higher than the v pvd threshold. the interrupt service routine can then generate a warning message and/or put the mcu into a safe state. the pvd is enabled by software. refer to table 12: embedded reset and power control block characteristics for the values of v por/pdr and v pvd . 2.3.13 voltage regulator the regulator has three operation modes: main (mr), low power (lpr) and power down. mr is used in the nominal regulation mode (run) lpr is used in the stop modes. power down is used in standby mode: the re gulator output is in high impedance: the kernel circuitry is powered do wn, inducing zero consumption (but the contents of the registers and sram are lost) this regulator is always enabled after reset. it is disabled in standby mode. description stm32f103xc, stm32f103xd, stm32f103xe 18/130 docid14611 rev 9 2.3.14 low-power modes the stm32f103xc, stm32f103xd and stm32f103xe performance line supports three low-power modes to achieve the best compro mise between low power consumption, short startup time and available wakeup sources: sleep mode in sleep mode, only the cpu is stopped. all peripherals continue to operate and can wake up the cpu when an interrupt/event occurs. stop mode stop mode achieves the lowest power consumption while retaining the content of sram and registers. all clocks in the 1.8 v domain are stopped, the pll, the hsi rc and the hse crystal oscillators are disabled . the voltage regulator can also be put either in normal or in low-power mode. the device can be woken up from stop mode by any of the exti line. the exti line source can be one of the 16 external lines, the pvd output, the rtc alarm or the usb wakeup. standby mode the standby mode is used to achieve the lowest power consumption. the internal voltage regulator is switched off so that the entire 1.8 v domain is powered off. the pll, the hsi rc and the hse crystal oscillato rs are also switched off. after entering standby mode, sram and register contents are lost except for registers in the backup domain and standby circuitry. the device exits standby mode when an external reset (nrst pin), an iwdg reset, a rising edge on the wkup pin, or an rtc alarm occurs. note: the rtc, the iwdg, and the corresponding clock sources are not stopped by entering stop or standby mode. 2.3.15 dma the flexible 12-channel general-purpose dmas (7 channels for dma1 and 5 channels for dma2) are able to manage memory-to-memory , peripheral-to-memory and memory-to- peripheral transfers. the two dma controllers support circular buffer management, removing the need for user code interventio n when the controller reaches the end of the buffer. each channel is connected to dedicated hardw are dma requests, with support for software trigger on each channel. configuration is made by software and transfer sizes between source and destination are independent. the dma can be used with the main peripherals: spi, i 2 c, usart, general-purpose, basic and advanced-control timers timx, dac, i 2 s, sdio and adc. 2.3.16 rtc (real-time cl ock) and backup registers the rtc and the backup registers are supplied through a switch that takes power either on v dd supply when present or through the v bat pin. the backup registers are forty-two 16-bit registers used to store 84 bytes of user application data when v dd power is not present. they are not reset by a system or power re set, and they are not reset when the device wakes up from the standby mode. the real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a docid14611 rev 9 19/130 stm32f103xc, stm32f103xd, stm32f103xe description 123 periodic interrupt. it is clocked by a 32.768 khz external crystal, resonator or oscillator, the internal low power rc oscillator or the high -speed external clock divided by 128. the internal low-speed rc has a typical frequency of 40 khz. the rtc can be calibrated using an external 512 hz output to compensate for any natural quartz deviation. the rtc features a 32-bit programmable counter for long term measurement using the compare register to generate an alarm. a 20-bit prescaler is us ed for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 khz. 2.3.17 timers and watchdogs the high-density stm32f103xx performance line devices include up to two advanced- control timers, up to four general-purpose time rs, two basic timers, two watchdog timers and a systick timer. table 4 compares the features of the advanced-c ontrol, general-purpose and basic timers. table 4.high-density timer feature comparison timer counter resolution counter type prescaler factor dma request generation capture/compare channels complementary outputs tim1, tim8 16-bit up, down, up/down any integer between 1 and 65536 ye s 4 ye s tim2, tim3, tim4, tim5 16-bit up, down, up/down any integer between 1 and 65536 ye s 4 n o tim6, tim7 16-bit up any integer between 1 and 65536 ye s 0 n o description stm32f103xc, stm32f103xd, stm32f103xe 20/130 docid14611 rev 9 advanced-control timers (tim1 and tim8) the two advanced-control timers (tim1 and tim8) can each be seen as a three-phase pwm multiplexed on 6 channels. they have complementary pwm outputs with programmable inserted dead-times. they can also be seen as a complete general-purpose timer. the 4 independent channels can be used for: input capture output compare pwm generation (edge or center-aligned modes) one-pulse mode output if configured as a standard 16-bit timer, it has the same features as the timx timer. if configured as the 16-bit pw m generator, it has full modu lation capability (0-100%). in debug mode, the advanced-control timer counter can be frozen and the pwm outputs disabled to turn off any power switch driven by these outputs. many features are shared with those of the general-purpose tim timers which have the same architecture. the advanced-control timer can therefore work together with the tim timers via the timer link feature fo r synchronization or event chaining. general-purpose timers (timx) there are up to 4 synchronizable general-purpose timers (tim2, tim3, tim4 and tim5) embedded in the stm32f103xc, stm32f103xd and stm32f103xe performance line devices. these timers are based on a 16-bit aut o-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture/output compare, pwm or one- pulse mode output. this gives up to 16 input captures / output compares / pwms on the largest packages. the general-purpose timers can work together with the advanced-control timer via the timer link feature for synchronization or event chaining. their counter can be frozen in debug mode. any of the general-purpose timers can be used to generate pwm outputs. they all have independent dma request generation. these timers are capable of handling quadrat ure (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. basic timers tim6 and tim7 these timers are mainly used for dac trigge r generation. they can also be used as a generic 16-bit time base. independent watchdog the independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. it is clocked from an independent 40 khz internal rc and as it operates independently from the main clock, it can operate in stop and stan dby modes. it can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. it is hardware or software configurable through the option bytes. the counter can be frozen in debug mode. window watchdog the window watchdog is based on a 7-bit downcounter that can be set as free running. it can be used as a watchdog to reset the device when a problem occurs. it is clocked from docid14611 rev 9 21/130 stm32f103xc, stm32f103xd, stm32f103xe description 123 the main clock. it has an early warning interrupt capab ility and the counter can be frozen in debug mode. systick timer this timer is dedicated to real-time operating systems, but could also be used as a standard down counter. it features: a 24-bit down counter autoreload capability maskable system interrupt generation when the counter reaches 0. programmable clock source 2.3.18 i2c bus up to two i2c bus interfaces can operate in multimaster and slave mo des. they can support standard and fast modes. they support 7/10-bit addressing mode and 7-bit dual addressing mode (as slave). a hardware crc generation/verification is embedded. they can be served by dma and they support smbus 2.0/pmbus. 2.3.19 universal synchr onous/asynchronous receiver transmitters (usarts) the stm32f103xc, stm32f103xd and stm32f103xe performance line embeds three universal synchronous /asynchronous receiver transmitters (usart1, usart2 and usart3) and two universal asynchronous receiver transmitters (uart4 and uart5). these five interfaces provide asynchronou s communication, irda sir endec support, multiprocessor communication mode, single-wire half-duplex communication mode and have lin master/s lave capability. the usart1 interface is able to communicate at speeds of up to 4.5 mbit/s. the other available interfaces communicate at up to 2.25 mbit/s. usart1, usart2 and usart3 also provide hardware management of the cts and rts signals, smart card mode (i so 7816 compliant) and spi-like communication capability. all interfaces can be served by the dma controller except for uart5. 2.3.20 serial peripheral interface (spi) up to three spis are able to communicate up to 18 mbits/s in slave and master modes in full-duplex and simplex communication modes. the 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. the hardware crc generation/verification support s basic sd card/mmc modes. all spis can be served by the dma controller. 2.3.21 inter-integrated sound (i 2 s) two standard i 2 s interfaces (multiplexed with spi2 an d spi3) are available, that can be operated in master or slave mode. these interf aces can be configured to operate with 16/32 bit resolution, as input or output channels. audio sampling frequencies from 8 khz up to 48 khz are supported. when either or both of the i 2 s interfaces is/are configured in master description stm32f103xc, stm32f103xd, stm32f103xe 22/130 docid14611 rev 9 mode, the master clock can be output to the external dac/codec at 256 times the sampling frequency. 2.3.22 sdio an sd/sdio/mmc host interface is availabl e, that supports multimediacard system specification version 4.2 in three different da tabus modes: 1-bit (default), 4-bit and 8-bit. the interface allows data transfer at up to 48 mhz in 8-bit mode, and is compliant with sd memory card specifications version 2.0. the sdio card specification version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit. the current version supports only one sd/sdi o/mmc4.2 card at any one time and a stack of mmc4.1 or previous. in addition to sd/sdio/mmc, this interface is also fully compliant with the ce-ata digital protocol rev1.1. 2.3.23 controller area network (can) the can is compliant with specif ications 2.0a and b (active) wit h a bit rate up to 1 mbit/s. it can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. it has three transmit mailboxes, two receive fifos with 3 stages and 14 scalable filter banks. 2.3.24 universal serial bus (usb) the stm32f103xc, stm32f103xd and stm32f103xe performance line embed a usb device peripheral compatible with the us b full-speed 12 mbs. the usb interface implements a full-speed (12 mbit/s) function inte rface. it has software-configurable endpoint setting and suspend/resume support. the dedicated 48 mhz clock is generated from the internal main pll (the clock source must use a hse crystal oscillator). 2.3.25 gpios (general- purpose inputs/outputs) each of the gpio pins can be configured by so ftware as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. most of the gpio pins are shared with digital or analog alternate functions. all gpios are high current- capable. the i/os alternate function configuration c an be locked if needed following a specific sequence in order to avoid spurious writing to the i/os registers. 2.3.26 adc (analog to digital converter) three 12-bit analog-to-digital converters are embedded into stm32f103xc, stm32f103xd and stm32f103xe performance line devices and each adc shares up to 21 external channels, performing conversions in single-s hot or scan modes. in scan mode, automatic conversion is performed on a selected group of analog inputs. additional logic functions embedded in the adc interface allow: simultaneous sample and hold interleaved sample and hold single shunt docid14611 rev 9 23/130 stm32f103xc, stm32f103xd, stm32f103xe description 123 the adc can be served by the dma controller. an analog watchdog feature allows very precis e monitoring of the converted voltage of one, some or all selected channels. an interrupt is generated when the converted voltage is outside the programmed thresholds. the events generated by the general-purpose timers (timx) and the advanced-control timers (tim1 and tim8) can be internally connected to the adc start trigger and injection trigger, respectively, to allow the applicatio n to synchronize a/d conversion and timers. 2.3.27 dac (digital-to-analog converter) the two 12-bit buffered dac channels can be used to convert two digital signals into two analog voltage signal outputs. the chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. this dual digital interface supports the following features: two dac converters: one for each output channel 8-bit or 12-bit monotonic output left or right data alignment in 12-bit mode synchronized update capability noise-wave generation triangular-wave generation dual dac channel independent or simultaneous conversions dma capability for each channel external triggers for conversion input voltage reference v ref+ eight dac trigger inputs are used in the stm32f103xc, stm32f103xd and stm32f103xe performance line family. the dac channels are triggered through the timer update outputs that are also connected to different dma channels. description stm32f103xc, stm32f103xd, stm32f103xe 24/130 docid14611 rev 9 2.3.28 temperature sensor the temperature sensor has to generate a voltage that varies linearly with temperature. the conversion range is between 2 v < v dda < 3.6 v. the temperature sensor is internally connected to the adc1_in16 input channel whic h is used to convert the sensor output voltage into a digital value. 2.3.29 serial wire jtag debug port (swj-dp) the arm swj-dp interface is embedded, and is a combined jtag and serial wire debug port that enables either a serial wire debug or a jtag probe to be connected to the target. the jtag tms and tck pins are shared re spectively with swdio and swclk and a specific sequence on the tms pin is us ed to switch between jtag-dp and sw-dp. 2.3.30 embedded trace macrocell? the arm ? embedded trace macrocell provides a gr eater visibility of the instruction and data flow inside the cpu core by streaming compressed data at a very high rate from the stm32f10xxx through a small number of etm pins to an external hardware trace port analyzer (tpa) device. the tpa is connected to a host computer using usb, ethernet, or any other high-speed channel. real-time instru ction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. tpa hardware is commercially available from co mmon development tool vendors. it operates with third party debugger software tools. docid14611 rev 9 25/130 stm32f103xc, stm32f103xd, stm32f103xe pinouts and pin descriptions 123 3 pinouts and pin descriptions figure 3.stm32f103xc and stm32f103xe performance line bga144 ballout ai1479 8b v dd_7 pc3 pc2 pf6 v dd_6 v ss_4 pf8 h v dd_1 d pg13 pg14 pe6 pe5 c pg10 pg11 v dd_5 pb8 nrst b pg12 pg15 pc15- osc32_out pb9 a 8 7 6 5 4 3 2 1 v bat osc_in osc_out v ss_5 g f e pf7 pc0 pf0 pf1 pf2 v ss_10 pg9 pf4 pf3 v ss_3 pf5 v dd_8 v dd_3 v dd_4 v ss_8 pe4 pb5 pb6 boot0 pb7 v ss_11 pf10 pc1 v dd_11 v dd_10 pf9 10 9 k j v ss_2 pd3 pd4 pd1 pc12 pc11 pd5 pd2 pd0 v dd_9 v ss_9 v dd_2 pg1 pc5 pa5 pe9 pb2/ boot1 pc4 pa4 pe10 pg0 pf13 v ref? pe12 v ssa pa1 pe13 pa0- wkup pd9 pd10 pg4 pd13 12 11 pg8 pa10 nc pa9 pa11 pa12 pc10 pc9 pa8 pc7 pc6 pc8 pd14 pg3 pg2 pd15 m l pf15 pb1 pa7 pe7 pf12 pb0 pa6 pe8 pf14 pf11 v dda pe14 v ref+ pa3 pe15 pa2 pb10 pd8 pd12 pb11 pb12 pb14 pb15 pb13 pc13- tamper- rtc pe3 pe2 pe1 pe0 pb4 jtrst pb3 jtdo pd6 pd7 pa15 jtdi pa14 jtck pa13 jtms pe11 v ss_6 v ss_7 v ss_1 pg7 pd11 pg5 pg6 pc14- osc32_in pinouts and pin descriptions stm32f103xc, stm32f103xd, stm32f103xe 26/130 docid14611 rev 9 figure 4.stm32f103xc and stm32f103xe performance line bga100 ballout ai14601c pe10 pc14- osc32_in pc5 pa5 pc3 pb4 pe15 pb2 pc4 pa4 h pe14 pe11 pe7 d pd4 pd3 pb8 pe3 c pd0 pc12 pe5 pb5 pc0 pe2 b pc11 pd2 pc15- osc32_out pb7 pb6 a 8 7 6 5 4 3 2 1 v ss_5 osc_in osc_out v dd_5 g f e pc1 v ref? pc13- tamper- rtc pb9 pa15 pb3 pe4 pe1 pe0 v ss_1 pd1 pe6 nrst pc2 v ss_3 v ss_4 nc v dd_3 v dd_4 pb15 v bat pd5 pd6 boot0 pd7 v ss_2 v ssa pa1 v dd_2 v dd_1 pb14 pa0-wkup 10 9 k j pd10 pd11 pa8 pa9 pa10 pa11 pa12 pc10 pa13 pa14 pc9 pc7 pc6 pd15 pc8 pd14 pe12 pb1 pa7 pb11 pe8 pb0 pa6 pb10 pe13 pe9 v dda pb13 v ref+ pa3 pb12 pa2 pd8 pd9 pd13 pd12 docid14611 rev 9 27/130 stm32f103xc, stm32f103xd, stm32f103xe pinouts and pin descriptions 123 figure 5.stm32f103xc and stm32f103xe performance line lqfp144 pinout v dd_3 v ss_3 pe1 pe0 pb9 pb8 boot0 pb7 pb6 pb5 pb4 pb3 pg15 v dd_11 v ss_11 pg14 pg13 pg12 pg11 pg10 pg9 pd7 pd6 v dd_10 v ss_10 pd5 pd4 pd3 pd2 pd1 pd0 pc12 pc11 pc10 pa15 pa14 pe2 v dd_2 pe3 v ss_2 pe4 nc pe5 pa13 pe6 pa12 vbat pa11 pc13-tamper-rtc pa10 pc14-osc32_in pa9 pc15-osc32_out pa8 pf0 pc9 pf1 pc8 pf2 pc7 pf3 pc6 pf4 v dd_9 pf5 v ss_9 v ss_5 pg8 v dd_5 pg7 pf6 pg6 pf7 pg5 pf8 pg4 pf9 pg3 pf10 pg2 osc_in pd15 osc_out pd14 nrst v dd_8 pc0 v ss_8 pc1 pd13 pc2 pd12 pc3 pd11 v ssa pd10 v ref- pd9 v ref+ pd8 v dda pb15 pa0-wkup pb14 pa1 pb13 pa2 pb12 pa3 v ss_4 v dd_4 pa4 pa5 pa6 pa7 pc4 pc5 pb0 pb1 pb2 pf11 pf12 vss_6 v dd_6 pf13 pf14 pf15 pg0 pg1 pe7 pe8 pe9 v ss_7 v dd_7 pe10 pe11 pe12 pe13 pe14 pe15 pb10 pb11 v ss_1 v dd_1 144 143 142 141 140 139 138 137 136 135 134 133 132 131 130 129 128 127 126 125 124 123 122 121 109 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 72 lqfp144 120 119 118 117 116 115 114 113 112 111 110 61 62 63 64 65 66 67 68 69 70 71 26 27 28 29 30 31 32 33 34 35 36 83 82 81 80 79 78 77 76 75 74 73 ai14667 pinouts and pin descriptions stm32f103xc, stm32f103xd, stm32f103xe 28/130 docid14611 rev 9 figure 6.stm32f103xc and stm32f103xe performance line lqfp100 pinout 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 vdd_2 vss_2 nc pa 1 3 pa 1 2 pa 1 1 pa 1 0 pa 9 pa 8 pc9 pc8 pc7 pc6 pd15 pd14 pd13 pd12 pd11 pd10 pd9 pd8 pb15 pb14 pb13 pb12 pa 3 vss_4 vdd_4 pa 4 pa 5 pa 6 pa 7 pc4 pc5 pb0 pb1 pb2 pe7 pe8 pe9 pe10 pe11 pe12 pe13 pe14 pe15 pb10 pb11 vss_1 vdd_1 vdd_3 vss_3 pe1 pe0 pb9 pb8 boot0 pb7 pb6 pb5 pb4 pb3 pd7 pd6 pd5 pd4 pd3 pd2 pd1 pd0 pc12 pc11 pc10 pa15 pa14 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 pe2 pe3 pe4 pe5 pe6 vbat pc13-tamper-rtc pc14-osc32_in pc15-osc32_out vss_5 vdd_5 osc_in osc_out nrst pc0 pc1 pc2 pc3 vssa vref- vref+ vdda pa 0 - w k u p pa 1 pa 2 ai14391 lqfp100 docid14611 rev 9 29/130 stm32f103xc, stm32f103xd, stm32f103xe pinouts and pin descriptions 123 figure 7.stm32f103xc and stm32f103xe performance line lqfp64 pinout 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 17 18 19 20 21 22 23 24 29 30 31 32 25 26 27 28 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 vbat pc13-tamper-rtc pc14-osc32_in pc15-osc32_out pd0 osc_in pd1 osc_out nrst pc0 pc1 pc2 pc3 vssa vdda pa 0 - w k u p pa 1 pa 2 vdd_3 vss_3 pb9 pb8 boot0 pb7 pb6 pb5 pb4 pb3 pd2 pc12 pc11 pc10 pa 1 5 pa 1 4 vdd_2 vss_2 pa 1 3 pa 1 2 pa 1 1 pa 1 0 pa 9 pa 8 pc9 pc8 pc7 pc6 pb15 pb14 pb13 pb12 pa 3 vss_4 vdd_4 pa 4 pa 5 pa 6 pa 7 pc4 pc5 pb0 pb1 pb2 pb10 pb11 vss_1 vdd_1 lqfp64 ai14392 pinouts and pin descriptions stm32f103xc, stm32f103xd, stm32f103xe 30/130 docid14611 rev 9 figure 8.stm32f103xc and stm32f103xe performance line wlcsp64 ballout, ball side ai15460b h d c b a 87654321 g f e v dd_2 pc10 pd2 pb5 pb3 boot0 v ss_3 v dd_3 bypass/ v ss_2 pa14 pc11 pb4 pb6 pb9 pc15 pc14 pc13 nrst v bat pb7 pc12 pa15 pa12 pa11 osc_in osc_out pc2 pb8 pa13 pa10 pa9 pc9 pc0 v ssa pa1 pa5 pa8 pc8 pc7 pc6 pc1 v ref+ pa0- wkup v ss_4 pb1 pb11 pb14 pb15 v dda pa3 v dd_4 pa6 pa7 pb10 pb12 pb13 pa2 pa4 pc4 pc5 pb0 pb2 v ss_1 v dd_1 docid14611 rev 9 31/130 stm32f103xc, stm32f103xd, stm32f103xe pinouts and pin descriptions 123 table 5.high-density stm32f103xx pin definitions pins pin name type (1) i / o level (2) main function (3) (after reset) alternate functions (4) lfbga144 lfbga100 wlcsp64 lqfp64 lqfp100 lqfp144 default remap a3 a3 - - 1 1 pe2 i/o ft pe2 traceck/ fsmc_a23 a2 b3 - - 2 2 pe3 i/o ft pe3 traced0/fsmc_a19 b2 c3 - - 3 3 pe4 i/o ft pe4 traced1/fsmc_a20 b3 d3 - - 4 4 pe5 i/o ft pe5 traced2/fsmc_a21 b4 e3 - - 5 5 pe6 i/o ft pe6 traced3/fsmc_a22 c2 b2 c6 1 6 6 v bat sv bat a1 a2 c8 2 7 7 pc13-tamper- rtc (5) i/o pc13 (6) ta m p e r - rt c b1 a1 b8 3 8 8 pc14- osc32_in (5) i/o pc14 (6) osc32_in c1 b1 b7 4 9 9 pc15- osc32_out (5) i/o pc15 (6) osc32_out c3 - - - - 10 pf0 i/o ft pf0 fsmc_a0 c4 - - - - 11 pf1 i/o ft pf1 fsmc_a1 d4 - - - - 12 pf2 i/o ft pf2 fsmc_a2 e2 - - - - 13 pf3 i/o ft pf3 fsmc_a3 e3 - - - - 14 pf4 i/o ft pf4 fsmc_a4 e4 - - - - 15 pf5 i/o ft pf5 fsmc_a5 d2 c2 - - 10 16 v ss_5 sv ss_5 d3 d2 - - 11 17 v dd_5 sv dd_5 f3 - - - - 18 pf6 i/o pf6 adc3_in4/fsmc_niord f2 - - - - 19 pf7 i/o pf7 adc3_in5/fsmc_nreg g3 - - - - 20 pf8 i/o pf8 adc3_in6/fsmc_niowr g2 - - - - 21 pf9 i/o pf9 adc3_in7/fsmc_cd g1 - - - - 22 pf10 i/o pf10 adc3_in8/fsmc_intr d1 c1 d8 5 12 23 osc_in i osc_in e1 d1 d7 6 13 24 osc_out o osc_out f1 e1 c7 7 14 25 nrst i/o nrst h1 f1 e8 8 15 26 pc0 i/o pc0 adc123_in10 h2 f2 f8 9 16 27 pc1 i/o pc1 adc123_in11 h3 e2 d6 10 17 28 pc2 i/o pc2 adc123_in12 h4 f3 - 11 18 29 pc3 (7) i/o pc3 adc123_in13 j1 g1 e7 12 19 30 v ssa sv ssa pinouts and pin descriptions stm32f103xc, stm32f103xd, stm32f103xe 32/130 docid14611 rev 9 k1 h1 - - 20 31 v ref- sv ref- l1 j1 f7 (8) -2132 v ref+ sv ref+ m1 k1 g8 13 22 33 v dda sv dda j2 g2 f6 14 23 34 pa0-wkup i/o pa0 wkup/usart2_cts (9) adc123_in0 tim2_ch1_etr tim5_ch1/tim8_etr k2 h2 e6 15 24 35 pa1 i/o pa1 usart2_rts (9) adc123_in1/ tim5_ch2/tim2_ch2 (9) l2 j2 h8 16 25 36 pa2 i/o pa2 usart2_tx (9) /tim5_ch3 adc123_in2/ tim2_ch3 (9) m2 k2 g7 17 26 37 pa3 i/o pa3 usart2_rx (9) /tim5_ch4 adc123_in3/tim2_ch4 (9) g4 e4 f5 18 27 38 v ss_4 sv ss_4 f4 f4 g6 19 28 39 v dd_4 sv dd_4 j3 g3 h7 20 29 40 pa4 i/o pa4 spi1_nss (9) / usart2_ck (9) dac_out1/adc12_in4 k3 h3 e5 21 30 41 pa5 i/o pa5 spi1_sck (9) dac_out2 adc12_in5 l3 j3 g5 22 31 42 pa6 i/o pa6 spi1_miso (9) tim8_bkin/adc12_in6 tim3_ch1 (9) tim1_bkin m3 k3 g4 23 32 43 pa7 i/o pa7 spi1_mosi (9) / tim8_ch1n/adc12_in7 tim3_ch2 (9) tim1_ch1n j4 g4 h6 24 33 44 pc4 i/o pc4 adc12_in14 k4 h4 h5 25 34 45 pc5 i/o pc5 adc12_in15 l4 j4 h4 26 35 46 pb0 i/o pb0 adc12_in8/tim3_ch3 tim8_ch2n tim1_ch2n m4 k4 f4 27 36 47 pb1 i/o pb1 adc12_in9/tim3_ch4 (9) tim8_ch3n tim1_ch3n j5 g5 h3 28 37 48 pb2 i/o ft pb2/boot1 m5 - - - - 49 pf11 i/o ft pf11 fsmc_nios16 l5 - - - - 50 pf12 i/o ft pf12 fsmc_a6 table 5.high-density stm32f103xx pin definitions (continued) pins pin name type (1) i / o level (2) main function (3) (after reset) alternate functions (4) lfbga144 lfbga100 wlcsp64 lqfp64 lqfp100 lqfp144 default remap docid14611 rev 9 33/130 stm32f103xc, stm32f103xd, stm32f103xe pinouts and pin descriptions 123 h5 - - - - 51 v ss_6 sv ss_6 g5 - - - - 52 v dd_6 sv dd_6 k5 - - - - 53 pf13 i/o ft pf13 fsmc_a7 m6 - - - - 54 pf14 i/o ft pf14 fsmc_a8 l6 - - - - 55 pf15 i/o ft pf15 fsmc_a9 k6 - - - - 56 pg0 i/o ft pg0 fsmc_a10 j6 - - - - 57 pg1 i/o ft pg1 fsmc_a11 m7 h5 - - 38 58 pe7 i/o ft pe7 fsmc_d4 tim1_etr l7 j5 - - 39 59 pe8 i/o ft pe8 fsmc_d5 tim1_ch1n k7 k5 - - 40 60 pe9 i/o ft pe9 fsmc_d6 tim1_ch1 h6 - - - - 61 v ss_7 sv ss_7 g6 - - - - 62 v dd_7 sv dd_7 j7 g6 - - 41 63 pe10 i/o ft pe10 fsmc_d7 tim1_ch2n h8 h6 - - 42 64 pe11 i/o ft pe11 fsmc_d8 tim1_ch2 j8 j6 - - 43 65 pe12 i/o ft pe12 fsmc_d9 tim1_ch3n k8 k6 - - 44 66 pe13 i/o ft pe13 fsmc_d10 tim1_ch3 l8 g7 - - 45 67 pe14 i/o ft pe14 fsmc_d11 tim1_ch4 m8 h7 - - 46 68 pe15 i/o ft pe15 fsmc_d12 tim1_bkin m9 j7 g3 29 47 69 pb10 i/o ft pb10 i2c2_scl/usart3_tx (9) tim2_ch3 m10 k7 f3 30 48 70 pb11 i/o ft pb11 i2c2_sda/usart3_rx (9) tim2_ch4 h7 e7 h2 31 49 71 v ss_1 sv ss_1 g7 f7 h1 32 50 72 v dd_1 sv dd_1 m11 k8 g2 33 51 73 pb12 i/o ft pb12 spi2_nss/i2s2_ws/ i2c2_smba/ usart3_ck (9) / tim1_bkin (9) m12 j8 g1 34 52 74 pb13 i/o ft pb13 spi2_sck/i2s2_ck usart3_cts (9) / tim1_ch1n l11 h8 f2 35 53 75 pb14 i/o ft pb14 spi2_miso/tim1_ch2n usart3_rts (9) / l12 g8 f1 36 54 76 pb15 i/o ft pb15 spi2_mosi/i2s2_sd tim1_ch3n (9) / l9 k9 - - 55 77 pd8 i/o ft pd8 fsmc_d13 usart3_tx k9 j9 - - 56 78 pd9 i/o ft pd9 fsmc_d14 usart3_rx table 5.high-density stm32f103xx pin definitions (continued) pins pin name type (1) i / o level (2) main function (3) (after reset) alternate functions (4) lfbga144 lfbga100 wlcsp64 lqfp64 lqfp100 lqfp144 default remap pinouts and pin descriptions stm32f103xc, stm32f103xd, stm32f103xe 34/130 docid14611 rev 9 j9 h9 - - 57 79 pd10 i/o ft pd10 fsmc_d15 usart3_ck h9 g9 - - 58 80 pd11 i/o ft pd11 fsmc_a16 usart3_cts l10 k10 - - 59 81 pd12 i/o ft pd12 fsmc_a17 tim4_ch1 / usart3_rts k10 j10 - - 60 82 pd13 i/o ft pd13 fsmc_a18 tim4_ch2 g8 - - - - 83 v ss_8 sv ss_8 f8 - - - - 84 v dd_8 sv dd_8 k11 h10 - - 61 85 pd14 i/o ft pd14 fsmc_d0 tim4_ch3 k12 g10 - - 62 86 pd15 i/o ft pd15 fsmc_d1 tim4_ch4 j12 - - - - 87 pg2 i/o ft pg2 fsmc_a12 j11 - - - - 88 pg3 i/o ft pg3 fsmc_a13 j10 - - - - 89 pg4 i/o ft pg4 fsmc_a14 h12 - - - - 90 pg5 i/o ft pg5 fsmc_a15 h11 - - - - 91 pg6 i/o ft pg6 fsmc_int2 h10 - - - - 92 pg7 i/o ft pg7 fsmc_int3 g11 - - - - 93 pg8 i/o ft pg8 g10 - - - - 94 v ss_9 sv ss_9 f10 - - - - 95 v dd_9 sv dd_9 g12 f10 e1 37 63 96 pc6 i/o ft pc6 i2s2_mck/ tim8_ch1/sdio_d6 tim3_ch1 f12 e10 e2 38 64 97 pc7 i/o ft pc7 i2s3_mck/ tim8_ch2/sdio_d7 tim3_ch2 f11 f9 e3 39 65 98 pc8 i/o ft pc8 tim8_ch3/sdio_d0 tim3_ch3 e11 e9 d1 40 66 99 pc9 i/o ft pc9 tim8_ch4/sdio_d1 tim3_ch4 e12 d9 e4 41 67 100 pa8 i/o ft pa8 usart1_ck/ tim1_ch1 (9) /mco d12 c9 d2 42 68 101 pa9 i/o ft pa9 usart1_tx (9) / tim1_ch2 (9) d11 d10 d3 43 69 102 pa10 i/o ft pa10 usart1_rx (9) / tim1_ch3 (9) c12 c10 c1 44 70 103 pa11 i/o ft pa11 usart1_cts/usbdm can_rx (9) /tim1_ch4 (9) b12 b10 c2 45 71 104 pa12 i/o ft pa12 usart1_rts/usbdp/ can_tx (9) /tim1_etr (9) table 5.high-density stm32f103xx pin definitions (continued) pins pin name type (1) i / o level (2) main function (3) (after reset) alternate functions (4) lfbga144 lfbga100 wlcsp64 lqfp64 lqfp100 lqfp144 default remap docid14611 rev 9 35/130 stm32f103xc, stm32f103xd, stm32f103xe pinouts and pin descriptions 123 a12 a10 d4 46 72 105 pa13 i/o ft jtms- swdio pa 1 3 c11 f8 - - 73 106 not connected g9 e6 b1 47 74 107 v ss_2 sv ss_2 f9 f6 a1 48 75 108 v dd_2 sv dd_2 a11 a9 b2 49 76 109 pa14 i/o ft jtck- swclk pa 1 4 a10 a8 c3 50 77 110 pa15 i/o ft jtdi spi3_nss/ i2s3_ws tim2_ch1_etr pa 15 / spi1_nss b11 b9 a2 51 78 111 pc10 i/o ft pc10 uart4_tx/sdio_d2 usart3_tx b10 b8 b3 52 79 112 pc11 i/o ft pc11 uart4_rx/sdio_d3 usart3_rx c10 c8 c4 53 80 113 pc12 i/o ft pc1 2 uart5_tx/sdio_ck usart3_ck e10 d8 d8 5 81 114 pd0 i/o ft osc_in (10) fsmc_d2 (11) can_rx d10 e8 d7 6 82 115 pd1 i/o ft osc_out (10) fsmc_d3 (11) can_tx e9 b7 a3 54 83 116 pd2 i/o ft pd2 tim3_etr/uart5_rx sdio_cmd d9 c7 - - 84 117 pd3 i/o ft pd3 fsmc_clk usart2_cts c9 d7 - - 85 118 pd4 i/o ft pd4 fsmc_noe usart2_rts b9 b6 - - 86 119 pd5 i/o ft pd5 fsmc_nwe usart2_tx e7 - - - - 120 v ss_10 s v ss_10 f7 - - - - 121 v dd_10 s v dd_10 a8 c6 - - 87 122 pd6 i/o ft pd6 fsmc_nwait usart2_rx a9 d6 - - 88 123 pd7 i/o ft pd7 fsmc_ne1/fsmc_nce2 usart2_ck e8 - - - - 124 pg9 i/o ft pg9 fsmc_ne2/fsmc_nce3 d8 - - - - 125 pg10 i/o ft pg10 fsmc_nce4_1/ fsmc_ne3 c8 - - - - 126 pg11 i/o ft pg11 fsmc_nce4_2 b8 - - - - 127 pg12 i/o ft pg12 fsmc_ne4 d7 - - - - 128 pg13 i/o ft pg13 fsmc_a24 c7 - - - - 129 pg14 i/o ft pg14 fsmc_a25 e6 - - - - 130 v ss_11 sv ss_11 f6 - - - - 131 v dd_11 sv dd_11 b7 - - - - 132 pg15 i/o ft pg15 table 5.high-density stm32f103xx pin definitions (continued) pins pin name type (1) i / o level (2) main function (3) (after reset) alternate functions (4) lfbga144 lfbga100 wlcsp64 lqfp64 lqfp100 lqfp144 default remap pinouts and pin descriptions stm32f103xc, stm32f103xd, stm32f103xe 36/130 docid14611 rev 9 a7 a7 a4 55 89 133 pb3 i/o ft jtdo spi3_sck / i2s3_ck/ pb3 / traceswo tim2_ch2 / spi1_sck a6 a6 b4 56 90 134 pb4 i/o ft njtrst spi3_miso pb4 / tim3_ch1 spi1_miso b6 c5 a5 57 91 135 pb5 i/o pb5 i2c1_smba/ spi3_mosi i2s3_sd tim3_ch2 / spi1_mosi c6 b5 b5 58 92 136 pb6 i/o ft pb6 i2c1_scl (9) / tim4_ch1 (9) usart1_tx d6 a5 c5 59 93 137 pb7 i/o ft pb7 i2c1_sda (9) / fsmc_nadv / tim4_ch2 (9) usart1_rx d5 d5 a6 60 94 138 boot0 i boot0 c5 b4 d5 61 95 139 pb8 i/o ft pb8 tim4_ch3 (9) /sdio_d4 i2c1_scl/ can_rx b5 a4 b6 62 96 140 pb9 i/o ft pb9 tim4_ch4 (9) /sdio_d5 i2c1_sda / can_tx a5 d4 - - 97 141 pe0 i/o ft pe0 tim4_etr / fsmc_nbl0 a4 c4 - - 98 142 pe1 i/o ft pe1 fsmc_nbl1 e5 e5 a7 63 99 143 v ss_3 sv ss_3 f5 f5 a8 64 100 144 v dd_3 sv dd_3 1. i = input, o = output, s = supply. 2. ft = 5 v tolerant. 3. function availability depends on the chosen device. 4. if several peripherals share the same i/o pin, to avoid conflict between these al ternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding rcc peripheral clock enable register). 5. pc13, pc14 and pc15 are supplied through the power switch. si nce the switch only sinks a li mited amount of current (3 ma), the use of gpios pc13 to pc15 in output mode is lim ited: the speed should not exceed 2 mhz with a maximum load of 30 pf and these ios must not be used as a current source (e.g. to drive an led). 6. main function after the first backup domain power-up. later on, it depends on the contents of the backup registers even after reset (because these registers are not reset by the main reset). for details on how to manage these ios, refer to the battery backup domain and bkp register description sections in the stm32f10xxx reference manual, available from the stmicroelectronics w ebsite: www.st.com. 7. in the wclsp64 package, the pc3 i/o pin is not bonded and it must be configured by software to output mode (push-pull) and writing 0 to the data register in order to av oid an extra consumption during low power modes. 8. unlike in the lqfp64 package, there is no pc3 in the wlcsp package. the v ref+ functionality is provided instead. 9. this alternate function can be remapped by software to some other port pins (if available on the used package). for more details, refer to the alternate func tion i/o and debug configuration section in the stm32f10xxx reference manual, available from the stmicroel ectronics website: www.st.com. 10. for the wclsp64/lqfp64 package, the pins number 5 and 6 are configured as osc_in/o sc_out after reset, however the functionality of pd0 and pd1 can be remapped by software on these pins. for the lqfp100/bga100 and lqfp144/bga144 packages, pd0 and pd1 are available by default, so there is no need for remapping. for more details, refer to alternate function i/o and debug configurati on section in the stm32f10xxx reference manual. 11. for devices delivered in lqfp64 packages, the fsmc f unction is not available. table 5.high-density stm32f103xx pin definitions (continued) pins pin name type (1) i / o level (2) main function (3) (after reset) alternate functions (4) lfbga144 lfbga100 wlcsp64 lqfp64 lqfp100 lqfp144 default remap docid14611 rev 9 37/130 stm32f103xc, stm32f103xd, stm32f103xe pinouts and pin descriptions 123 table 6.fsmc pin definition pins fsmc lqfp100 bga100 (1) cf cf/ide nor/psram/ sram nor/psram mux nand 16 bit pe2 a23 a23 yes pe3 a19 a19 yes pe4 a20 a20 yes pe5 a21 a21 yes pe6 a22 a22 yes pf0 a0 a0 a0 - pf1 a1 a1 a1 - pf2 a2 a2 a2 - pf3 a3 a3 - pf4 a4 a4 - pf5 a5 a5 - pf6 niord niord - pf7 nreg nreg - pf8 niowr niowr - pf9 cd cd - pf10 intr intr - pf11 nios16 nios16 - pf12 a6 a6 - pf13 a7 a7 - pf14 a8 a8 - pf15 a9 a9 - pg0 a10 a10 - pg1 a11 - pe7 d4 d4 d4 da4 d4 yes pe8 d5 d5 d5 da5 d5 yes pe9 d6 d6 d6 da6 d6 yes pe10 d7 d7 d7 da7 d7 yes pe11 d8 d8 d8 da8 d8 yes pe12 d9 d9 d9 da9 d9 yes pe13 d10 d10 d10 da10 d10 yes pe14 d11 d11 d11 da11 d11 yes pe15 d12 d12 d12 da12 d12 yes pd8 d13 d13 d13 da13 d13 yes pinouts and pin descriptions stm32f103xc, stm32f103xd, stm32f103xe 38/130 docid14611 rev 9 pd9 d14 d14 d14 da14 d14 yes pd10 d15 d15 d15 da15 d15 yes pd11 a16 a16 cle yes pd12 a17 a17 ale yes pd13 a18 a18 yes pd14 d0 d0 d0 da0 d0 yes pd15 d1 d1 d1 da1 d1 yes pg2 a12 - pg3 a13 - pg4 a14 - pg5 a15 - pg6 int2 - pg7 int3 - pd0 d2 d2 d2 da2 d2 yes pd1 d3 d3 d3 da3 d3 yes pd3 clk clk yes pd4 noe noe noe noe noe yes pd5 nwe nwe nwe nwe nwe yes pd6 nwait nwait nwait nwait nwait yes pd7 ne1 ne1 nce2 yes pg9 ne2 ne2 nce3 - pg10 nce4_1 nce4_1 ne3 ne3 - pg11 nce4_2 nce4_2 - pg12 ne4 ne4 - pg13 a24 a24 - pg14 a25 a25 - pb7 nadv nadv yes pe0 nbl0 nbl0 yes pe1 nbl1 nbl1 yes 1. ports f and g are not available in devices delivered in 100-pin packages. table 6.fsmc pin definition (continued) pins fsmc lqfp100 bga100 (1) cf cf/ide nor/psram/ sram nor/psram mux nand 16 bit docid14611 rev 9 39/130 stm32f103xc, stm32f103xd, stm32f103xe memory mapping 123 4 memory mapping the memory map is shown in figure 9 . figure 9.memory map 512-mbyte block 7 cortex-m3's internal peripherals 512-mbyte block 6 not used 512-mbyte block 5 fsmc register 512-mbyte block 4 fsmc bank 3 & bank4 512-mbyte block 3 fsmc bank1 & bank2 512-mbyte block 2 peripherals 512-mbyte block 1 sram 0x0000 0000 0x1fff ffff 0x2000 0000 0x3fff ffff 0x4000 0000 0x5fff ffff 0x6000 0000 0x7fff ffff 0x8000 0000 0x9fff ffff 0xa000 0000 0xbfff ffff 0xc000 0000 0xdfff ffff 0xe000 0000 0xffff ffff 512-mbyte block 0 code flash 0x0808 0000 0x1fff efff 0x1fff f000- 0x1fff f7ff 0x1fff f800 - 0x1fff f80f 0x0800 0000 0x0807 ffff 0x0008 0000 0x07ff ffff 0x0000 0000 0x0007 ffff system memory reserved reserved aliased to flash or system memory depending on boot pins sram (64 kb aliased by bit-banding) reserved 0x2000 0000 0x2000 ffff 0x2001 0000 0x3fff ffff tim2 tim3 0x4000 0000 - 0x4000 03ff tim4 tim5 tim6 tim7 reserved 0x4000 0400 - 0x4000 07ff 0x4000 0800 - 0x4000 0bff 0x4000 0c00 - 0x4000 0fff 0x4000 1000 - 0x4000 13ff 0x4000 1400 - 0x4000 17ff 0x4000 1800 - 0x4000 27ff rtc 0x4000 2800 - 0x4000 2bff wwdg 0x4000 2c00 - 0x4000 2fff iwdg 0x4000 3000 - 0x4000 33ff reserved 0x4000 3400 - 0x4000 37ff spi2/i 2 s2 0x4000 3800 - 0x4000 3bff spi3/i 2 s3 0x4000 3c00 - 0x4000 3fff reserved 0x4000 4000 - 0x4000 43ff usart2 0x4000 4400 - 0x4000 47ff 0x4000 4800 - 0x4000 4bff usart3 uart4 0x4000 4c00 - 0x4000 4fff uart5 0x4000 5000 - 0x4000 53ff i2c1 0x4000 5400 - 0x4000 57ff i2c2 0x4000 5800 - 0x4000 5bff reserved 0x4000 6800 - 0x4000 6bff bkp 0x4000 6c00 - 0x4000 6fff pwr 0x4000 7000 - 0x4000 73ff dac 0x4000 7400 - 0x4000 77ff reserved 0x4000 7800 - 0x4000 ffff afio 0x4001 0000 - 0x4001 03ff port a exti 0x4001 0400 - 0x4001 07ff 0x4001 0800 - 0x4001 0bff port b 0x4001 0c00 - 0x4001 0fff port c 0x4001 1000 - 0x4001 13ff port d 0x4001 1400 - 0x4001 17ff port e 0x4001 1800 - 0x4001 1bff port f 0x4001 1c00 - 0x4001 1fff port g 0x4001 2000 - 0x4001 23ff adc1 0x4001 2400 - 0x4001 27ff 0x4001 2800 - 0x4001 2bff spi1 0x4001 3000 - 0x4001 33ff 0x4001 3400 - 0x4001 37ff usart1 0x4001 3800 - 0x4001 3bff reserved 0x4001 400 - 0x4001 7fff dma1 0x4002 0000 - 0x4002 03ff dma2 0x4002 0400 - 0x4002 07ff reserved 0x4002 0400 - 0x4002 0fff rcc 0x4002 1000 - 0x4002 13ff reserved 0x4002 1400 - 0x4002 1fff flash interface 0x4002 2000 - 0x4002 23ff reserved 0x4002 2400 - 0x4002 2fff crc 0x4002 3000 - 0x4002 33ff reserved 0x4002 4400 - 0x5fff ffff fsmc bank1 nor/psram 1 0x6000 0000 - 0x63ff ffff fsmc bank1 nor/psram 2 0x6400 0000 - 0x67ff ffff fsmc bank1 nor/psram 3 0x6800 0000 - 0x6bff ffff fsmc bank1 nor/psram 4 0x6c00 0000 - 0x6fff ffff fsmc bank2 nand (nand1) 0x7000 0000 - 0x7fff ffff fsmc bank3 nand (nand2) 0x8000 0000 - 0x8fff ffff fsmc bank4 pccard 0x9000 0000 - 0x9fff ffff fsmc register 0xa000 0000 - 0xa000 0fff reserved 0xa000 1000 - 0xbfff ffff ai14753d option bytes tim8 adc2 0x4001 8000 - 0x4001 83ff 0x4001 8400 - 0x4001 ffff sdio reserved adc3 0x4001 3c00 - 0x4001 3fff tim1 0x4001 2c00 - 0x4001 2fff usb registers shared usb/can sram 512 bytes bxcan 0x4000 5c00 - 0x4000 5fff 0x4000 6000 - 0x4000 63ff 0x4000 6400 - 0x4000 67ff electrical characteristics stm32f103xc, stm32f103xd, stm32f103xe 40/130 docid14611 rev 9 5 electrical characteristics 5.1 parameter conditions unless otherwise specified, all voltages are referenced to v ss . 5.1.1 minimum and maximum values unless otherwise specified the minimum and ma ximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at t a = 25 c and t a = t a max (given by the selected temperature range). data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean3 ). 5.1.2 typical values unless otherwise specified, typical data are based on t a = 25 c, v dd = 3.3 v (for the 2v v dd 3.6 v voltage range). they are given only as design guidelines and are not tested. typical adc accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean2 ) . 5.1.3 typical curves unless otherwise specified, all typical curves are given only as design guidelines and are not tested. 5.1.4 loading capacitor the loading conditions used for pin parameter measurement are shown in figure 10 . 5.1.5 pin input voltage the input voltage measurement on a pin of the device is described in figure 11 . figure 10.pin loading conditions figure 11.pin input voltage ai14141 c = 50 pf stm32f103xx pin ai14142 stm32f103xx pin v in docid14611 rev 9 41/130 stm32f103xc, stm32f103xd, stm32f103xe electrical characteristics 123 5.1.6 power supply scheme figure 12.power supply scheme caution: in figure 12 , the 4.7 f capacitor must be connected to v dd3 . 5.1.7 current consumption measurement figure 13.current consumption measurement scheme a i 6 $ $ ! n a l o g 2 # s 0 , , 0 o w e r s w i t c h 6 " ! 4 ' 0 ) / s / 5 4 ) . + e r n e l l o g i c # 0 5 $ i g i t a l - e m o r i e s " a c k u p c i r c u i t r y / 3 # + 2 4 # " a c k u p r e g i s t e r s 7 a k e u p l o g i c n & ? & 6 2 e g u l a t o r 6 3 3 6 $ $ ! 6 2 % & |