![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
cystech electronics corp. spec. no. : c870j3 issued date : 2012.07.26 revised date : 2013.12.30 page no. : 1/9 MTDA0N10J3 cystek product specification n -channel enhancement mode power mosfet MTDA0N10J3 bv dss 100v i d 16a v gs =10v, i d =12a 80m r dson(typ) features ? low gate charge ? simple drive requirement ? pb-free lead plating and halogen-free package equivalent circuit outline ordering information device package shipping MTDA0N10J3-0-t3-g to-252 (pb-free lead plating an d halogen-free package) 2500 pcs / tape & reel to-252(dpak) v gs =5v, i d =10a 96m g d s MTDA0N10J3 g gate d drain s source environment friendly grade : s for rohs compliant products, g for rohs compliant and green compound products packing spec, t3 : 2500 pc s / tape & reel, 13? reel product rank, zero for no rank products product name
cystech electronics corp. spec. no. : c870j3 issued date : 2012.07.26 revised date : 2013.12.30 page no. : 2/9 MTDA0N10J3 cystek product specification absolute maximum ratings (t c =25 c, unless otherwise noted) parameter symbol limits unit drain-source voltage v ds 100 gate-source voltage v gs 20 v continuous drain current @ v gs =10v, t c =25 c (note 1) 16 continuous drain current @ v gs =10v, t c =100 c (note 1) 11 continuous drain current @ v gs =10v, t a =25 c (note 2) 3.7 continuous drain current @ v gs =10v, t a =100 c (note 2) i d 2.3 pulsed drain current (note 3) i dm 64 avalanche current (note 3) i as 12 a avalanche energy @ l=0.5mh, i d =11a, r g =25 (note 2) e as 30 repetitive avalanche energy@ l=0.1mh (note 3) e ar 6 mj total power dissipation @t c =25 (note 1) 60 total power dissipation @t c =100 (note 1) p d 30 total power dissipation @t a =25 (note 2) 2.5 total power dissipation @t a =70 (note 2) p dsm 1.6 w operating junction and storage te mperature range tj, tstg -55~+175 c thermal data parameter symbol value unit thermal resistance, junction-to-case, max r th,j-c 2.5 c/w thermal resistance, junction-to-ambient, max (note 2) r ja 50 c/w thermal resistance, junction-to-ambient, max (note 4) r ja 110 c/w note : 1 . the power dissipation p d is based on t j(max) =175 c, using junction-to-case thermal resistance, and is more useful in setting the upper dissipation limit for cases where additional heatsinking is used. 2 . the value of r ja is measured with the device mounted on 1 in 2 fr-4 board with 2 oz. copper, in a still air environment with t a =25 c. the power dissipation pdsm is based on r ja and the maximum allowed junction temperature of 150 c. the value in any given application depend s on the user?s specific board design, and the maximum temperature of 175 c may be used if the pcb allows it. 3 . repetitive rating, pulse width limited by junction temperature t j(max) =175 c. ratings are based on low frequency and low duty cycles to keep initial t j =25 c. 4. when mounted on the minimum pad size recommended (pcb mount), t 10s. cystech electronics corp. spec. no. : c870j3 issued date : 2012.07.26 revised date : 2013.12.30 page no. : 3/9 MTDA0N10J3 cystek product specification characteristics (tc=25 c, unless otherwise specified) symbol min. typ. max. unit test conditions static bv dss 100 - - v v gs =0, i d =250 a v gs(th) 1 2.2 3 v v ds =v gs , i d =250 a i gss - - 100 na v gs = 20, v ds =0 - - 1 v ds =80v, v gs =0 i dss - - 25 a v ds =80v, v gs =0, t j =125 c - 80 105 v gs =10v, i d =12a r ds(on) *1 - 96 125 m v gs =5v, i d =10a g fs *1 - 12 - s v ds =5v, i d =12a dynamic qg *1, 2 - 5.5 - qgs *1, 2 - 1.3 - qgd *1, 2 - 2.1 - nc i d =10a, v ds =50v, v gs =10v t d(on) *1, 2 - 4 - tr *1, 2 - 15 - t d(off) *1, 2 - 15 - t f *1, 2 - 3.9 - ns v ds =50v, i d =1a, v gs =10v, r g =6 ciss - 396 - coss - 55 - crss - 23 - pf v gs =0v, v ds =25v, f=1mhz source-drain diode i s *1 - - 12 i sm *3 - - 30 a v sd *1 - 0.89 1.3 v i f =i s , v gs =0v trr - 35 - ns qrr - 22 - nc i f =10a, di f /dt=100a/ s note : *1.pulse test : pulse width 300 s, duty cycle 2% *2.independent of operating temperature *3.pulse width limited by maximum junction temperature. recommended soldering footprint cystech electronics corp. spec. no. : c870j3 issued date : 2012.07.26 revised date : 2013.12.30 page no. : 4/9 MTDA0N10J3 cystek product specification typical characteristics typical output characteristics 0 5 10 15 20 25 30 024681 0 brekdown voltage vs ambient temperature 0.4 0.6 0.8 1 1.2 1.4 -75 -50 -25 0 25 50 75 100 125 150 175 tj, junction temperature(c) bv dss , normalized drain-source breakdown voltage i d =250 a, v gs =0v v ds , drain-source voltage(v) i d , drain current (a) 10v 9v 8v 7v 6v v gs =5 v v gs =4v static drain-source on-state resistance vs drain current 10 100 1000 0.01 0.1 1 10 100 i d , drain current(a) r ds(on) , static drain-source on-state resistance(m) v gs =10v v gs =4.5v reverse drain current vs source-drain voltage 0.2 0.4 0.6 0.8 1 1.2 02468 i dr , reverse drain current(a) v sd , source-drain voltage(v) 10 tj=25c tj=150c v gs =0v static drain-source on-state resistance vs gate-source voltage 0 40 80 120 160 200 240 280 320 360 400 024681 0 drain-source on-state resistance vs junction tempearture 0 0.4 0.8 1.2 1.6 2 2.4 -60 -20 20 60 100 140 180 tj, junction temperature(c) r ds(on) , normalized static drain- source on-state resistance v gs =10v, i d =12a r ds( on) @tj=25c : 79m v gs , gate-source voltage(v) r ds(on) , static drain-source on- state resistance(m) i d =12a cystech electronics corp. spec. no. : c870j3 issued date : 2012.07.26 revised date : 2013.12.30 page no. : 5/9 MTDA0N10J3 cystek product specification typical characteristics(cont.) capacitance vs drain-to-source voltage 10 100 1000 0.1 1 10 100 v ds , drain-source voltage(v) capacitance---(pf) c oss ciss crss threshold voltage vs junction tempearture 0.4 0.6 0.8 1 1.2 1.4 -60 -20 20 60 100 140 tj, junction temperature(c) v gs(th) , normalized threshold voltage i d =250 a forward transfer admittance vs drain current 0.01 0.1 1 10 100 0.001 0.01 0.1 1 10 i d , drain current(a) g fs , forward transfer admittance(s) ta=25c pulsed v ds =5v gate charge characteristics 0 2 4 6 8 10 0123456 qg, total gate charge(nc) v gs , gate-source voltage(v) i d =10a v ds =80v v ds =50v v ds =20v \ maximum safe operating area 0.01 0.1 1 10 100 0.1 1 10 100 1000 v ds , drain-source voltage(v) i d , drain current(a) t c =25c, tj=175c v gs =10v, jc =2.5c/w single pulse dc 100ms r dson limited 1s 100 s 1ms 10ms maximum drain current vs case temperature 0 2 4 6 8 10 12 14 16 18 20 25 50 75 100 125 150 175 200 t c , case temperature(c) i d , maximum drain current(a) v gs =10v, r jc =2.5c/w cystech electronics corp. spec. no. : c870j3 issued date : 2012.07.26 revised date : 2013.12.30 page no. : 6/9 MTDA0N10J3 cystek product specification typical characteristics(cont.) typical transfer characteristics 0 5 10 15 20 25 30 35 40 0246810 v gs , gate-source voltage(v) i d , drain current(a) v ds =10v power derating curve 0 10 20 30 40 50 60 70 0 25 50 75 100 125 150 175 200 t c , case temperature() p d , power dissipation(w) transient thermal response curves 0.001 0.01 0.1 1 1.e-04 1.e-03 1.e-02 1.e-01 1.e+00 1.e+01 1.e+02 1.e+03 t 1 , square wave pulse duration(s) r(t), normalized effective transient thermal resistance single pulse 0.01 0.02 0.05 0.1 0. 2 d=0.5 1.r jc (t)=r(t)*r jc 2.duty factor, d=t 1 /t 2 3.t jm -t c =p dm *r jc (t) 4.r jc =2.5c/w single pulse maximum power dissipation 0 100 200 300 400 500 600 700 800 900 1000 0.001 0.01 0.1 1 10 100 1000 pulse width(s) peak transient power (w) t j( max) =175c t c =25c jc =2.5c/w cystech electronics corp. spec. no. : c870j3 issued date : 2012.07.26 revised date : 2013.12.30 page no. : 7/9 MTDA0N10J3 cystek product specification reel dimension carrier tape dimension cystech electronics corp. spec. no. : c870j3 issued date : 2012.07.26 revised date : 2013.12.30 page no. : 8/9 MTDA0N10J3 cystek product specification recommended wave soldering condition soldering time product peak temperature pb-free devices 260 +0/-5 c 5 +1/-1 seconds recommended temperature profile for ir reflow profile feature sn-pb eutectic assembly pb-free assembly average ramp-up rate (tsmax to tp) 3 c/second max. 3 c/second max. preheat ? temperature min(t s min) ? temperature max(t s max) ? time(ts min to ts max ) 100 c 150 c 60-120 seconds 150 c 200 c 60-180 seconds 183 c 60-150 seconds time maintained above: ? temperature (t l ) 217 c ? time (t l ) 60-150 seconds peak temperature(t p ) 240 +0/-5 c 260 +0/-5 c time within 5 c of actual peak 10-30 seconds 20-40 seconds temperature(tp) ramp down rate 6 c/second max. 6 c/second max. time 25 c to peak temperature 6 minutes max. 8 minutes max. note : all temperatures refer to topside of t he package, measured on the package body surface. cystech electronics corp. spec. no. : c870j3 issued date : 2012.07.26 revised date : 2013.12.30 page no. : 9/9 MTDA0N10J3 cystek product specification to-252 dimension inches millimeters inches millimeters dim min. max. min. max. marking: style: pin 1.gate 2.drain 3.source 4.drain 3-lead to-252 plastic surface mount package cystek package code: j3 device name date code da0 n10 3 4 2 1 dim min. max. min. max. a 0.087 0.094 2.200 2.400 e 0.086 0.094 2.186 2.386 a1 0.000 0.005 0.000 0.127 e1 0.172 0.188 4.372 4.772 b 0.039 0.048 0.990 1.210 h 0.163 ref 4.140 ref b 0.026 0.034 0.660 0.860 k 0.190 ref 4.830 ref b1 0.026 0.034 0.660 0.860 l 0.386 0.409 9.800 10.400 c 0.018 0.023 0.460 0.580 l1 0.114 ref 2.900 ref c1 0.018 0.023 0.460 0.580 l2 0.055 0.067 1.400 1.700 d 0.256 0.264 6.500 6.700 l3 0.024 0.039 0.600 1.000 d1 0.201 0.215 5.100 5.460 p 0.026 ref 0.650 ref e 0.236 0.244 6.000 6.200 v 0.211 ref 5.350 ref notes: 1.controlling dimension: millimeters. 2.maximum lead thickness includes lead finish thickness, and minimum lead thickness is the minimum thickness of base material. 3.if there is any question with packing specification or packing method, please c ontact your local cystek sales office. material: ? lead : pure tin plated. ? mold compound: epoxy resin family, flammability solid burning class: ul94v-0. important notice: ? all rights are reserved. reproduction in whole or in part is prohibited without the prior written approval of cystek. ? cystek reserves the right to make changes to its products without notice. ? cystek semiconductor products are not warranted to be suitable for use in life-support applications, or systems. ? cystek assumes no liability for any consequence of customer pr oduct design, infringement of pat ents, or application assistance . |
Price & Availability of MTDA0N10J3
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |