![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
idsh1g?02a1f1c idsh1g?03a1f1c idsh1g?04a1f1c 1-gbit double-data-rate-three sdram ddr3 sdram eu rohs compliant products advance internet data sheet rev. 0.63 june 2008
advance internet data sheet idsh1g?0[2/3/4]a1f1c 1-gbit double-data-rate-three sdram qag_techdoc_a4, 4.20, 2008-01-25 2 12192007-s9ar-zt6n we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com revision history: rev. 0.63, 2008-06 added more products page 42 added new table table 35 ?ddr3-dll_off speed bins and operating conditions? on page 42 page 27 added values in table 16 ?dc and ac input levels for single-ended command, address and control signals? on page 27 page 33 changed cio for ddr3-1066 to 2.7 pf in chapter 3.13 previous revision: rev. 0.62, 2008-03 added errata data sheet added output drive impedance of 40 ohm updated output slew rates updated idd tables previous revision: rev. 0.61, 2008-02 editorial changes previous revision: rev. 0.60, 2007-12 added new product idsh1g-03a1f1c-16h, idsh1g-03a1f1c-16j, idsh1g-03a1f1c-16k, idsh1g- 03a1f1c-16g previous revision: rev. 0.51, 2007-12 page 9 added ?termination data strobe ? in table 3 page 7 corrected figure, ballout for 1gb 8 components editorial changes previous revision: rev. 0.50, 2007-11 inital document idsh1g?0[2/3/4]a1f1c 1-gbit double-data-rate-three sdram advance internet data sheet rev. 0.63, 2008-06 3 12192007-s9ar-zt6n 1overview this chapter gives an overview of the double-data-rate-thr ee (ddr3) sdram component product family and describes its main characteristics. 1.1 features the ddr3 sdram offers t he following key features: ? 1.5 v 0.075 v supply voltage for v dd and v ddq ? sdram configurations with 4, 8 and 16 data in/outputs ? eight internal banks for concurrent operation ? 8-bit prefetch architecture ? page size:1 kbyte page size for 4 and 8; 2 kbyte page size for 16 components ? asynchronous reset ? auto-precharge operation fo r read and write commands ? refresh, self-refresh and power saving power-down modes; auto self-refresh (asr) and partial array self refresh (pasr) ? average refresh period 7.8 s at a t oper up to 85 c, 3.9 s up to 95 c ? operating temperature range 0 - 85 c and 85 - 95 c ? data mask function for write operation ? commands can be entered on each positive clock edge ? data and data mask are referenced to both edges of a differential data strobe pair (double data rate) ? cas latency (cl): 5, 6, 7, 8, 9, 10 and 11 ? posted cas with programmable additive latency (al = 0, cl?1 and cl?2) for improved command, address and data bus efficiency ? read latency rl = al + cl ? programmable cas write latency (cwl) per operating frequency ? write latency wl = al + cwl ? burst length 8 (bl8) and burst chop 4(bc4) modes: fixed via mode register (mrs) or selectable on-the-fly (otf) ? programmable read burst orderin g: interleaved or nibble sequential ? multi-purpose register (mpr) for readout of non-memory related information ? system level timing calibration support via write leveling and mpr read pattern ? differential clock inputs (ck/ck ) ? bi-directional, differential data strobe pair (dqs/dqs ) is transmitted / received with data. edge aligned with read data and center-aligned with write data ? dll aligns transmitted read data and strobe pair transition with clock ? push-pull output driver with nominal r on of 34 and 40 at v out = v ddq /2 ? programmable on-die termination (odt) for data, data mask and differential strobe pairs ? dynamic odt mode for improved signal integrity and pre- selectable termination impedances during writes ? terminate dqs (tdqs) feature for mix of 4 and 8 based memory modules within a memory channel ? zq calibration for output driver and on-die termination using external reference resistor to ground ? two reference voltage inputs v refdq , v refca ? lead and halogen free packages: 78 ball (pg-tfbga-60) for 4 and 8 components ? lead and halogen free packages: 96 ball (pg-tfbga-84) for 16 components, 0.8 0.8 mm ball pitch idsh1g?0[2/3/4]a1f1c 1-gbit double-data-rate-three sdram advance internet data sheet rev. 0.63, 2008-06 4 12192007-s9ar-zt6n 1.2 product list the product list shows all possible products within the 1-gbit ddr3 sdram first component generation. availability depends on application needs. for qimonda part number nomenclature see chapter 6 . table 1 ordering information qag part number max. clock frequency cas-rcd-rp latencies speed sort name package ddr3 sdram components in 4 organization (256m 4) idsh1g-02a1f1c-10f 533 7-7-7 ddr3-1066f pg-tfbga-78 idsh1g-02a1f1c-13g 667 8-8-8 ddr3-1333g pg-tfbga-78 idsh1g-02a1f1c-13h 667 9-9-9 ddr3-1333h pg-tfbga-78 idsh1g-02a1f1cl10f 533 7-7-7 ddr3-1066f pg-tfbga-78 ddr3 sdram components in 8 organization (128m 8) idsh1g-03a1f1c-08d 400 5-5-5 ddr3-800d pg-tfbga-78 idsh1g-03a1f1c-08e 400 6-6-6 ddr3-800e pg-tfbga-78 idsh1g-03a1f1c-10f 533 7-7-7 ddr3-1066f pg-tfbga-78 idsh1g-03a1f1c-10g 533 8-8-8 ddr3-1066g pg-tfbga-78 idsh1g-03a1f1c-13g 667 8-8-8 ddr3-1333g pg-tfbga-78 idsh1g-03a1f1c-13h 667 9-9-9 ddr3-1333h pg-tfbga-78 idsh1g-03a1f1c-16g 800 8-8-8 ddr3-1600g pg-tfbga-78 idsh1g-03a1f1c-16h 800 9-9-9 ddr3-1600h pg-tfbga-78 idsh1g-03a1f1c-16j 800 10-10-10 ddr3-1600j pg-tfbga-78 idsh1g-03a1f1c-16k 800 11-11-11 ddr3-1600k pg-tfbga-78 idsh1g-03a1f1cl10f 533 7-7-7 ddr3-1066f pg-tfbga-78 ddr3 sdram components in 16 organization (64m 16) IDSH1G-04A1F1C-10E 533 6-6-6 ddr3-1066e pg-tfbga-96 idsh1g-04a1f1c-10f 533 7-7-7 ddr3-1066f pg-tfbga-96 idsh1g-04a1f1c-10g 533 8-8-8 ddr3-1066g pg-tfbga-96 idsh1g-04a1f1c-13g 667 8-8-8 ddr3-1333g pg-tfbga-96 idsh1g-04a1f1c-13h 667 9-9-9 ddr3-1333h pg-tfbga-96 idsh1g-04a1f1c-16g 800 8-8-8 ddr3-1600g pg-tfbga-96 idsh1g-04a1f1c-16h 800 9-9-9 ddr3-1600h pg-tfbga-96 idsh1g-04a1f1c-16j 800 10-10-10 ddr3-1600j pg-tfbga-96 idsh1g-04a1f1c-16k 800 11-11-11 ddr3-1600k pg-tfbga-96 idsh1g?0[2/3/4]a1f1c 1-gbit double-data-rate-three sdram advance internet data sheet rev. 0.63, 2008-06 5 12192007-s9ar-zt6n 1.3 ddr3 sdram addressing table 2 1-gbit ddr3 sdram addressing configuration 256mbit 4 128mbit 8 64mbit 16 note internal organization 8 banks 32 mbits 4 8 banks 16 mbits 8 8 banks 8 mbits 16 number of banks 8 8 8 bank address ba[2:0] ba[2:0] ba[2:0] row address a[13: 0] a[13:0] a[12:0] number of addressable rows 8k 8k 4k column address a[9: 0], a11 a[9:0] a[9:0] number of addressable columns (page length) 2048 1024 1024 1) 1) page length is the number of addre ssable columns and is defined as 2 colbits , where colbits is the number of column address bits, excluding a10/ap and a12/bc page size 1 kb 1 kb 2 kb 2) 2) page size is the number of bytes of data delivered from the a rray to the internal sense amplifiers when an active command is registered. page size is per memory bank and ca lculated as follows: page size = 2 colbits org/8, where colbits is the number of column address bits and org is the number of dq bits for a given sdram configuration ( 4, 8 or 16). auto-precharge a10 / ap a10 / ap a10 / ap burst length on-the-fly bit a12/bc a12/bc a12/bc idsh1g?0[2/3/4]a1f1c 1-gbit double-data-rate-three sdram advance internet data sheet rev. 0.63, 2008-06 6 12192007-s9ar-zt6n 1.4 package ballout figure 1 , figure 2 and figure 3 show the ballouts for ddr3 sdram components. see chapter 5 for package outlines. figure 1 ballout for 1gb 4 components (pg-tfbga-78) 0 3 3 + ' 5 $ 0 7 r s 9 l h z $ 9 6 6 9 ' ' 1 & |