Part Number Hot Search : 
GBPC3502 SBH1503S EFM201L B1392 03906GPF ENA1179 57729 AT91S
Product Description
Full Text Search
 

To Download FAN3240 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  march 2013 ? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 / fan3241 ? rev. 1.0.1 FAN3240 / fan3241 ? smart dual-coil relay drivers FAN3240 / fan3241 smart dual-coil relay drivers features ? 8-v to 60-v operation range for use with 12-v, 24-v or 48-v relays ? strong dc current to break through welded contacts without using external switches ? integrated linear regulator for isolated or non-isolated meter power designs ? accurate input filter time and xor input protection ? accurate maximum output pulse width ? two output operating modes ? follows input width or maximum value ? 3.3-v or 5-v square-wave logic input signals ? enable pin for operational flexibility ? internal thermal shutdown protection ? rated from ?40c to +105c ambient applications ? smart e-meters, energy generation & distribution, building and home control, industrial dual-coil relay driving applications description the fan324x family includes dual high-current relay drivers designed to drive dual-coil polarized latching relays that connect and disconnect power in smart electronic meters and solar inverter applications. the output of the fan324x is rated for operation with supply voltage range from 8 v to 60 v. the filter / timer block prevents inadvertent sw itching from noisy input signals by providing input-pulse qualification (t qual ) and maximum output pulse width limit (t max ). the output can operate in follow-input mode or maximum width mode. these parameters are factory adjustable and additional configurations are available. xor input protection is also provided so that bot h outputs are prevented from being on at the same time. under-voltage lockout (uvlo) function disables the outputs until the supply voltage is within the operating range. the fan324x has two separate driver channels with non-inverting logic. one enable / disable pin allows shutdown of both channels , independent of the input signals. internal thermal shutdown function is provided for thermal protection. the fan324x is available in an lead (pb)-free 8-lead soic package. product t qual t max out mode FAN3240 15 ms 150 ms t out = t in fan3241 1 ms 30 ms t out = t max figure 1. typical application diagram
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 2 FAN3240 / fan3241 ? smart dual-coil relay drivers ordering information part number minimum input time maximum pulse width package packing method reel quantity FAN3240tmx 15 ms 150 ms soic-8 tape & reel 2,500 fan3241tmx 1 ms 30 ms soic-8 tape & reel 2,500 all standard fairchild semiconductor products are rohs co mpliant and many are also ?green? or going green. for fairchild?s definition of ?green? please visit: http://www.fairchildsemi.com/company/green/rohs_green.html . package outline figure 2. soic-8 (top view) thermal characteristics (1) package jl (2 ) jt (3) ja (4) jb (5) jt (6) unit 8-pin, small-outline integrated circuit (soic) 40 31 89 43 3.0 c/w notes: 1. estimates derived from thermal simulati on; actual values depend on the application. 2. theta_jl ( jl ): thermal resistance between the semi conductor junction and the bottom surfac e of all the leads (including any thermal pad) that are typically soldered to a pcb. 3. theta_jt ( jt ): thermal resistance between the semi conductor junction and the top surface of the package, assuming it is held at a uniform temperature by a top-side heatsink. 4. theta_ja ( ja ): thermal resistance between junction and ambient, dependent on the pcb design, heat sinking, and airflow. the value given is for natural convecti on with no heatsink, as specified in jedec standards jesd51-2, jesd51-5, and jesd51-7, as appropriate. 5. psi_jb ( jb ): thermal characterization parameter providing corre lation between semiconductor junction temperature and an application circuit board reference point fo r the thermal environment defined in note 4. for the mlp-8 package, the board reference is defined as the pcb copper connected to the therma l pad and protruding from either end of the package. for the soic-8 package, the board reference is defi ned as the pcb copper adjacent to pin 6. 6. psi_jt ( jt ): thermal characterization parameter providing corre lation between the semiconductor junction temperature and the center of the top of the package for the thermal environment defined in note 4.
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 3 FAN3240 / fan3241 ? smart dual-coil relay drivers block diagram figure 3. block diagram pin definitions pin name pin description 1 en enable input for both channels . pull pin low to inhibit operati on of the drivers. this input has a precision threshold and comparator input stage. 2 5vb 5 v bypass pin for the internal 5 v regulator that provides power to the ic control circuitry. 3 in1 input to driver channel 1 . this input has ttl thresholds. 4 in2 input to driver channel 2 . this input has ttl thresholds. 5 out2 relay drive output 2 : open-drain output. high impedance unless required active input(s) are present and v s is above uvlo threshold. 6 gnd ground . common ground reference for input and output circuits. 7 out1 relay drive output 1 : open-drain output. high impedance unless required active input(s) are present and v s is above uvlo threshold. 8 vs supply voltage . provides power to the device. usually connected to the bias voltage of the relay being driven by the device.
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 4 FAN3240 / fan3241 ? smart dual-coil relay drivers configurations the fan324x products are set at the fa ctory with the following configurations. t qual t max out mode FAN3240 15 ms 150 ms t out = t in fan3241 1 ms 30 ms t out = t max contact your fairchild sales representatives for additional configur ations. the parameter t qual can be configured between 128 s and 20 ms and t max can be programmed between 1 ms and 350 ms. where: t qual : qualification time. the minimum input pulse width duration recognized as a valid input command. t max : maximum output pulse width. output pulses are te rminated after this time interval even if the input pulse is longer or held in a high state continuously. out mode: output mode. thefan324x offers two fundamentally different output pulse generation methods: t out = t in < t max . in this mode, the output pulse duration (t out ) replicates the lengt h of the input pulse (t in ) up to t max. t out = t max . the output is on for a fixed time interval of t max , regardless of the input pulse width. the mode of operation has no impa ct on the qualification requiremen ts or on the maximum output pulse width limiting. in both output operating modes, the qualification requirement must be met (t in > t qual ) to produce an output pulse. output logic (7 ) en in1 in2 out1 out2 0 0 0 h h 0 0 1 h h 0 1 0 h h 0 1 1 h h 1 0 0 h h 1 0 1 h l 1 1 0 l h 1 1 1 h h note: 7. inputs and en are defined as logic signals (positive logic; 1 is active), outputs are defined as high or low impedance due to the open-drain output structures. low output impedance is needed to energize the relay coil.
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 5 FAN3240 / fan3241 ? smart dual-coil relay drivers absolute maximum ratings stresses exceeding the absolute maximum ratings may dam age the device. the device may not function or be operable above the recommended operating conditions and stressi ng the parts to these levels is not recommended. in addition, extended exposure to stresses above the recomm ended operating conditions may affect device reliability. the absolute maximum ratings are stress ratings only. symbol parameter min. max. unit v s vs to gnd -0.3 70.0 v v 5vb 5vb to gnd -0.3 6.0 v v en en to gnd gnd - 0.3 6.0 v v in in1 and in2 to gnd gnd - 0.3 6.0 v v out out1 and out2 to gnd gnd - 0.3 v s + 0.3 v t l lead soldering temperature (10 seconds) +260 oc t j junction temperature -55 +125 oc t stg storage temperature -65 +150 oc recommended operating conditions the recommended operatin g conditions table defines the conditions for act ual device operation. recommended operating conditions are specified to ens ure optimal performance to the datasheet specificatio ns. fairchild does not recommend exceeding them or designing to absolute maximum ratings. symbol parameter min. typ. max. unit v s output supply voltage range 8 60 v v en enable voltage en 0 3.3 to 5.0 5.5 v v in input voltage in1, in 2 0 3.3 to 5.0 5.5 v c vs bypass capacitor at vs pin 1 f c 5vb bypass capacitor at 5vb pin 100 220 nf t a operating ambient temperature -40 +105 oc
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 6 FAN3240 / fan3241 ? smart dual-coil relay drivers electrical characteristics unless otherwise noted, v s = 40 v, c 5vb = 0.22 f, and t j = -40c to +105c. currents ar e defined as positive into the device and negative out of the device. symbol parameter conditions min. typ. max. unit supply (vs) i stdby standby current inx = 0 v, en = 0 v 350 550 a i supply operating current in1 or in2 = 5 v, en = 5 v 400 600 a v on turn-on voltage in1 = in2 = en = 5 v 6.9 7.9 8.9 v v off turn-off voltage in1 = in 2 = en = 5 v 5.7 6.7 7.7 v v hys turn-on hysteresis 0.5 1.2 v inputs (in1, in2) (9) v inl inx logic low threshold 0.8 1.1 v v inh inx logic high threshold 1.6 2.0 v v in_hys inx logic input hysteresis 0.5 v i in input current inx = 5 v 55 80 a t qual valid input qualification time (11) FAN3240 13.5 15.0 16.5 ms fan3241 0.9 1.0 1.1 ms enable (en) v enl enable logic low threshold en from 5 v to 0 v 1.25 1.30 1.35 v v enh enable logic high threshold en from 0 v to 5 v 1.35 1.40 1.45 v v hys_t enable logic input hysteresis 0.1 v t del en to output propagation delay (11) en from 5 v to 0 v, logic signal 5 9 s internal regulator (5vb) v 5vb 5vb output voltage t a = 25c 4.9 5.0 5.1 v total variation over line (1 0v to 60 v), load (0 ma to 5 ma), and temperature (10) 4.8 5.2 v line regulation, 10 v to 60 v -1% 1% load regulation, 0 ma to 5 ma -2% 2% i out output current 5.0 ma protection tsd thermal shutdown threshold (10) 150 c tsd hys thermal shutdown threshold hysteresis (10) 25 c continued on the following page?
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 7 FAN3240 / fan3241 ? smart dual-coil relay drivers electrical characteristics (continued) unless otherwise noted, v s = 40 v, c 5vb = 0.22 f, and t j = -40c to +105c. currents ar e defined as positive into the device and negative out of the device. symbol parameter conditions min. typ. max. unit outputs (out1, out2) r ds(on) on resistance (out1, out2) i sink = 500 ma, ?40c (10) 0.4 0.7 1.0 ? i sink = 500 ma, 25c (10) 0.7 1.0 1.3 i sink = 500 ma, 105c (10) 1.2 1.6 2.0 t rise output rise time (10,11) r pull-up = 36 k ? 7 s t fall output fall time (10,11) r pull-up = 36 k ? 7 20 ns t max maximum pulse width FAN3240 135 150 165 ms fan3241 27 30 33 i rvs output reverse current withstand (10) 500 ma notes: 8. lower supply current due to inactive ttl circuitry. 9. en inputs have ttl thresholds; refer to the enable section. 10. not tested in production. 11. see timing diagram of figure 4. timing diagrams figure 4. timing (with en high)
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 8 FAN3240 / fan3241 ? smart dual-coil relay drivers typical performance characteristics typical characteristics are provided at t a =25c and v s = 40 v unless otherwise noted. figure 5. supply current vs. supply voltage figure 6. supply current vs. temperature figure 7. on / off thresholds vs. temperature figure 8. 5vb reference vs. temperature figure 9. en to outx delay vs. temperature figure 10. 5vb current capability at 4.75 v output vs. supply voltage and temperature
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 9 FAN3240 / fan3241 ? smart dual-coil relay drivers typical performance characteristics typical characteristics are provided at t a =25c and v s = 40 v unless otherwise noted. figure 11. r ds(on) vs. temperature figure 12. base timer % change vs. temperature figure 13. FAN3240 qualification time vs. temperature figure 14. FAN3240 max. pulse vs. temperature figure 15. fan3241 qualification time vs. temperature figure 16. fan3241 max. pulse vs. temperature
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 10 FAN3240 / fan3241 ? smart dual-coil relay drivers theory of operation polarized, bi-stabile, latching relays are utilized in many kinds of electronic equipment and diverse applications. these relays usually employ two coils; one to move the relay contact(s) from open to closed position and another coil to move the contact(s) from closed to open position. to facilitate the mechanical movement, the relay coils need to be energized for a specific time interval. once the contact(s) have changed position, the voltage should be removed from the winding of the relay. a simplified, typical circuit diagram is shown in figure 17 with example waveforms. figure 17. simplified diagram of a relay drive as figure 17 shows, a dual-coil relay is connected to its supply rail at the center point of the two relay windings. each winding can be energized by the switches connected to the relay coils. the two switches must not be on at the same time because that would cause excessive currents drawn from the supply rail, v s . furthermore, to accommodate the relatively long time required for the relay contact to travel between its stationary positions (on and off positions), the pulse must be longer than the mini mum duration specified in the relay datasheet. it is also desirable to limit the maximum length of the drive pulse to prevent potential saturation of the relay winding and to avoid over heating the coils and drive electronics. the relay specification also defines the minimum and maximum operating voltages for reliable operat ion of the contact(s). the fan324x family of relay drivers is designed to minimize component count and board space, while increasing the reliability of the system and the noise immunity of the circuitry driving the coils of the relay. the integrated solution provides input signal qualification for the control signals, protection against simultaneous activation of the two relay coils, a maximum drive pulse duration limit, and many basic functions; such as monitoring the relay bias voltage (v s ) for sufficient voltage level, driver enable input, and thermal protection for the ic. functional description 1. powering the device (vs pin) the fan324x device is powered through its vs pin by a single voltage source, which should be the same source powering the relay. in general, the vs pin should be connected to the highest potential in the system because the voltage stresses on all other pins shall not exceed the vs pin voltage by more than the forward- voltage drop of a p-n junction, as indicated in the absolute maximum ratings table. during power-up, the fan324x receives its bias voltage from the vs pin. as the volt age rises at the vs pin, the 5 v output internal bias regulator starts working. the voltage of the 5vb pin starts rising simultaneously with the bias voltage at t he vs pin. once the v s voltage is sufficiently high (as described below), the on-board linear regulator enters regulation and provides bias for the fan324x internal circuitry. due to the low power consumpt ion of the internal control circuits; the on-board, low drop-out linear regulator is fully functional and in regulation from approximately 5.5 v on the vs pin. at this point, the fan324x is still in under-voltage lockout (uvlo); i.e. the relay drive outputs are disabled and exhibit high impedance regardless of the status of the input and enable pins. the device becomes fully functional when the v s voltage exceeds the uvlo turn-on threshold and stays operational until the v s voltage falls below the uvlo turn-off threshold. the nominal uvlo hysteresis is about 1 v to prevent turning on and off the device due to noise when the v s voltage is near the uvlo threshold. the startup behavior is shown in figure 18. figure 18. startup waveforms as figure 18 demonstrates, t he startup behavior of the fan324x devices are well cont rolled, the bias generator enters regulation smoothly without overshoot or oscillation, and the outputs remain high impedance during the entire startup interval.
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 11 FAN3240 / fan3241 ? smart dual-coil relay drivers 2. internal bias regulator (5vb pin) the fan324x?s internal bias generator is a low dropout linear regulator with a 5 v output. the regulator is designed to operate with minimum overhead; it is able to regulate its output with ve ry low voltage drop across its bypass element. the 5 v output of the regulat or can be used to power external circuitry as well. in addition to the internal power consumption of the fan324x, the regulator can deliver at least 5 ma additional current for an external load connected to the 5vb pin of the device. similar to other linear regulator circuits, the on-board regulator needs to be bypassed externally for stabile operation. it is recommended that the out put of the regulator is bypassed by at least a 100 nf, good-quality, high-frequency, ceramic capacitor placed in close proximity to the 5vb and gnd pins. 3. enable operation (en pin) the enable (en) input is a leve l-sensitive input and it is the most dominant input of the fan324x during normal operation. the enable pin must be above the input threshold to generate an output pulse and energize the relay coil. the input circ uit of the enable input is comprised of a comparator circuit with a precise voltage source connected to the inverting input of the comparator and the en pi n connected to the non- inverting input. to avoid erroneous operation due to potential noise superimposed on the incoming control signal, the enable signal goes through a low-pass filter before it connects to the non-inverting input of the comparator. the filter is designed with a large time- constant; thus the enable input has an approximately 5 s delay before it can act on the received command level. once the en pin is pulled low and the signal propagates through the filt er, the relay drive outputs become high impedance and the internal control circuit returns to its initial inactive state. figure 19. enable operating waveforms due to the precise thresholds, the en input can also be used as a voltage monitoring input that enables or disables the relay drive based on the monitored voltage level. this functionality can be used to monitor other vital voltage levels in the system, such as the supply voltage for the logic generating the control signals for the fan324x or the power rail of the relay being driven by the device. an example implementation of this monitoring functionality is shown in figure 20. figure 20. voltage monitoring example using the en input circuit as figure 20 indicates, the input comparator is implemented with a fixed internal hysteresis of approximately 100 mv. the incoming low-pass filter and the built-in hysteresis of the comparator provide enough noise immunity to prevent inadvertent toggling of the internal enable signal. additional filtering can be added by connecting an additional high-frequency capacitor between the en pin and gnd (pin 6). since the input threshold of the comparator is compatible with ttl logic signal levels, the en input can also be driven directly from a logic source, such as a microcontroller or other similar digital circuits. when the en pin is driven by a logic signal, the resistors shown in figure 20 are not needed and additional filtering is not required because of the fast rise and fall times of such digital signals. it is important to note that wh ile the en input is the most dominant input during normal operation, the under- voltage lockout (uvlo) and thermal shutdown protection (tsd) override the enable input and can disable the operation of the device. 4. input signal proces sing (in1 and in2 pins) the fan324x features two drive channels, one to energize the relay coil to close the relay contact(s) and another one to open it. the channels utilize their respective inputs (in1 and in2 pins) and outputs (out1 and out2 pins). since the circuitry comprising the two driver channels inside the fan324x are identical in implementation and in operation, they can be assigned to perform either the opening or closing functions. the voltage thresholds of the fan324x inputs meet industry-standard ttl-logic levels independent of the supply voltage, v s . therefore, the input pins can be driven from a range of logic signal levels for which a voltage over 2 v is considered logic high (active).
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 12 FAN3240 / fan3241 ? smart dual-coil relay drivers the inputs of the fan324x are edge-sensitive inputs, which means that an input command is not recognized by the input being high, but rather it is acknowledged when a low-to-high transiti on is sensed at the input pin (in1 or in2). this is imperative to avoid erroneous output pulse generation in case an input would be permanently connected to a voltage above the ttl input threshold level. such a scenario is plausible in case of a manufacturing mist ake or if the signal source driving the inx pin stops wo rking and stays permanently in high state. a) input qualification one of the fundamental functi ons of the fan324x is to qualify the incoming logic signals and differentiate between a valid command and noise at its inputs. for reliable operation, all input pulses shorter than the qualification time (t qual ) of the device are ignored. that means that only qualifi ed input pulses produce an energizing pulse for the relay at output of the device. an input signal becomes qualified if it stays continuously in the high state for a time interval longer than the qualification time. figure 21. input qualification waveforms the waveforms shown in figure 21 were taken with a FAN3240 device. the qualificati on time of this particular ic is 15 ms. the in1 pulse width shown in figure 21 is 10 ms long and it is ignored because it is shorter than t qual . the in2 input receives a 50 ms wide pulse, which is longer than t qual ; therefore, it qua lifies as a valid command. once the input signal stays continuously high for longer than the qualification time, the relay drive output turns on (out2 waveform). in the FAN3240 device, the output pulse widt h equals the duration of the input signal, as shown in figure 21. the length of the output pulse width (an exact copy of the incoming pulse width, as shown, or always the maximum limit), as well as the duration of the qualification time and the maximum allowable length of the output pulse, are factor y-adjustable parameters and can be fine tuned to application requirements. these options and the adjustment range of these parameters are described in section 6 of this functional description. the input qualification circuit provides additional protection against erroneous input pulses and noise at the input terminals. figure 22 shows the presence of an erroneous input pulse at the in2 input while the in1 pulse is being qualified. figure 22. pending qualification waveform before in1 is fully qualified, an erroneous signal appears at the in2 input. in this case, the qualification of in1 continues, but the resu lt is pending. if in2 stays high for longer than t qual , both inputs are valid. that scenario falls under xor prot ection, which is discussed in the next section. in the example shown in figure 22, in2 is shorter than the qualific ation time and is ignored. at the time when in2 goes low, the in1 signal is already high for longer than t qual . therefore, in1 is a valid command and is executed as demonstrated by the waveforms in figure 22. b) additional input protection functions it is also possible that acti vating one of the inputs and its corresponding output signal will create noise in the system which will show up at the inactive input. figure 23. noise at the inactive input as figure 23 shows, noise on the inactive input pin is suppressed and ignored. the fan324x family of relay drivers can handle excessive noise signatures reliably.
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 13 FAN3240 / fan3241 ? smart dual-coil relay drivers another aspect of protecting the integrity of the system is to ensure that a new command cannot be received and executed until the previo us command execution is finished. figure 24. exclusion of overlapping commands figure 24 illustrates the operat ion of the fan324x with overlapping commands. the in2 input signal is being received while the previous command on channel one is still being executed. it is signified by the fact that out1 is still low when the rising edge of the in2 signal arrives. because the previous command is still active, the in2 signal is discarded by the input protection logic of the fan324x. that means that once the fan324x is committed to an output pulse, it ignores the other input (except the en input, which is the most dominant input of the device). c) xor input protection the xor protection implemented in the fan324x devices prohibits output pul ses when two qualified input signals have been received at the same time. the xor protection works when both inputs are asserted together or a second qualified input is received while the first one is being qualified. the two cases of the xor protection are illustrated in figure 25 and figure 26. figure 25. simultaneous insertion of two qualified inputs figure 26. overlapping qualified inputs case the xor protection prevents si multaneous drive signals being delivered to the two coils of the relay and is an important feature of the device. 5. relay drive outputs (out1 and out2 pins) the actual relay is driven through the dedicated drive outputs of the fan324x . these outputs utilize monolithic mosfet power devices, in an open-drain configuration, which are capa ble of handling the voltage level and drive current required to energize the relay coils. the typical r dson resistance of these devices is 0.9 ? and they are designed for approximately 1 a output currents. carrying the rated output current continuously through the relay coil and the output transistors of the fan324x would cause excessive power dissipation in the relay coil as well as in the driver. it is therefore necessary to prevent the outputs to be on continuously. the maximum on-time of the fan324x outputs is limited by the protection logic circuit. under no circumstances should the outputs be on l onger than the duration specified by the t max parameter. figure 27 demonstrates operation of the output pulse width limiter of the device. figure 27. maximum output pulse width limiting
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 14 FAN3240 / fan3241 ? smart dual-coil relay drivers if the input pulse is longer than the maximum on-time listed in the datasheet, the du ration of the output pulse width is equal to t max . this protection feature work s for any event that would produce a longer-than-allowed input command. figure 27 shows typical cases of receiving a long input signal. in the case of in1, the input signal is a square wave, but its high state is longer than t max . the corresponding out1 output is terminated 150 ms after its start time, which is the exact maximum on-time of the FAN3240 device used in the measurement. figure 27 shows the in2 input staying high permanently. similar behavior to the long square wave input case can be observed on the out2 output. the drive signal is terminated when the pulse width reaches the t max limit. 6. operating modes some aspects of the fan324x family of relay drivers? operation can be adjusted through the below factory- configurable parameters: 1. t qual : qualification time. this is the minimum input pulse width duration recognized as a valid input command. 2. t max : maximum output pulse width. output pulses are terminated after this ti me interval even if the input pulse is longer or held in a high state continuously. 3. output mode: the fan324 x offers two output pulse generation methods: t out = t in < t max . in this mode, the output pulse duration (t out ) replicates the length of the input pulse (t in ) up to t max. t out = t max . the output is on for a fixed time interval of t max , regardless of the input pulse width. the mode of operation has no impact on the qualification requirements or on the maximum output pulse width limiting. in both output operating modes, the qualification requirement must be met (t in > t qual ) to produce an output pulse. table 1. factory set configurations product t qual t max out mode FAN3240 15 ms 150 ms t out = t in fan3241 1 ms 30 ms t out = t max contact a fairchild sales representatives for additional configurations. the parameter t qual can be configured between 128 s and 20 ms. parameter t max can be programmed between 1 ms and 350 ms. the figure 28 and figure 29 scope pictures clarify the operation of the FAN3240 dev ice. the configuration options are listed in table 1. figure 28. FAN3240 operation the FAN3240 is configured to produce an output pulse that equals the length of the incoming control signal. as figure 28 indicates, the incoming signals might not be the same length. they are accurately reproduced at the respective outputs of the device. the delay between the input and output pulses is the qualification time. further detail of the timing relationship between the input and output pulses are illustrated in figure 29. figure 29. timing details of FAN3240 operation the input pulse width received at in1 is measured by the oscilloscope and can be found under the label p1. the measurement p2 is the length of the output pulse generated by the FAN3240. note the extremely accurate reproduction of t he input pulse duration at the output of the device. the third measurement, labeled p5, is the time between the rising edge of in_1 and the falling edge of out_1 traces. it is the qualification time measured by the oscilloscope. similar measurements demonstrating the operation of the fan3241 are shown in figure 30 and figure 31.
? 2011 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 ? rev. 0.1.5 15 FAN3240 / fan3241 ? smart dual-coil relay drivers figure 30. operating waveforms the fan3241 produces fixed length output pulses as long as the incoming pulse width meets the qualification requirements. the timing details are shown in figure 31. figure 31. timing waveforms of the fan3241 similar to the previous exam ple, the p1 measurement of the oscilloscope shows the length of the input command, in_1. the t max duration is shown under the label p2 and t qual is measured under p5. the results show accurate timing performance for both factory programmable parameters. applications information the fan324x significantly improves reliability and offers many protection functions that would be impractical to implement using discrete circuit components. in addition, it also greatly reduces component count and simplifies the relay drive circuit. a typical relay drive application is depicted in figure 32. input connections the inputs of the relay driver can be directly driven from any appropriate signal source producing a ttl- compatible logic signal. the in1 and in2 inputs have 100 k ? internal pull-down resistors, ensuring the off- state of the drive output s during the high-impedance state of the source. this could happen during startup when a microcontroller is used to control the system. enable connection the enable (en) pin of the de vice must be connected to the 5vb pin if it is not used. there is no pull-up or pull- down termination at this pin because any internal impedance might impact the accu racy of the comparator circuit when this pin is used for voltage monitoring. 5vb bypass recommendations the 5vb pin is the output of the internal bias regulator of the fan324x. for stab ility of the negative feedback loop of the linear regulator and for noise filtering, a good quality high-frequency capacitor must be connected between this pin and the ground (gnd) pin of the device. the recommended minimum capacitance is 100 nf. the capacitor should be placed near the 5vb and gnd pins for best result. the output voltage of the on -board linear regulator is 5 v. this 5 v output can be used to power external circuitry. an example is shown in the application schematic of figure 34 fo r isolated designs. the maximum guaranteed output cu rrent that can be used by external circuits is 5 ma; the regulator can deliver at least 5 ma to the external load and still meet all specifications listed in the parametric tables. 5vb power dissipation considerations the output current of the 5vb bias regulator is supplied from the vs pin. while the recommended output current is 5 ma or less, the regulat or is capable of sourcing significantly more current before its current limit is activated. figure 10 of the typical performance characteristics curves shows the maximum current capability of the on-board linear regulator as a function of the input voltage and ambient temperature. if fan324x is within recommended operating conditions (i 5vb < 5 ma), the power dissipation of the regulator remains below 275 mw even at the highest operating voltage (60 v). however, at higher current levels, the power dissipation of the regulator and the thermal capabilities of the soic-8 package must be considered. at high input voltage levels (v s > 25 v) and currents over the guaranteed 5 ma le vel, the power loss of the on-board regulator might be high enough to elevate the junction temperature to the thermal protection shutdown threshold. if this occurs, the device shuts down to protect itself and functionalit y is lost until the junction temperature falls approx imately 25c (the thermal shutdown hysteresis). to preserve full functionality and reliable operation, it is recommended to check the output current rating of the linear regulator and to always calculate the power dissipation and the maximum temperature rise due to self heating.
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 / fan3241 ? rev. 1.0.1 16 FAN3240 / fan3241 ? smart dual-coil relay drivers vs pin bypass guidelines good-quality, high-frequency, ceramic capacitors should be placed in close proximity to the vs and gnd pins for local bypass for the ic. a recommended value is 1 f. this capacitor serves as separate energy storage for the fan324x. as it is show n in figure 32, a low value (~10 ? ) resistor could be used to form a filter with the vs pin bypass capacitor and prevent large noise spikes propagating from the relay power supply to the bias voltage of the device. if deep discharge of the relay bypass capacitor is anticipated during the switchi ng of the relay, an optional small-signal diode in series wi th the filter resistor is recommended. the diode can avert the discharge of the local vs pin bypass capacitor even if the relay supply voltage would fall during switching. this technique can prevent accidental activation of the under-voltage lockout mechanism. output connections the fan324x devices feat ure an open-drain mosfet output structure which is designed to carry the required current to energize the relay coils. the relay coils can be considered as a series combination of an inductor and a resistor. like in many other applications where substantial inductive load cu rrent is being interrupted, switching spikes can present excessive voltage stresses on the output devices. therefore, it is necessary to use two clamp diodes to protect each output of the fan324x against the inductive spikes. it is important to emphasize that the clamp diodes sole responsibility is to protect the switches. thus their location on the printed circuit board layout is very important. it is recommended that the clamp diodes are placed near the out1 and out2 pins and the vs pin as shown in figure 32. if using the small blocking diode, the inductive energy is fully absorbed by the vs pin bypass capacitor. this might require increasing the size of the local bypass capacitor to effectively clamp the voltage at the vs pin. consider that the quiescent current consumption of the fan324x is the only load on the vs bypass capacitor. rapid repetitive switching action might increase the voltage across the capacitor. to address this concern, figure 33 (shows an alternat ive termination of the clamp diodes, back to the center point of the relay, directly to the relay power supply output, which has a much higher capacitance. typical configurations figure 32. typical application schematic 2.2 f 10 ? relay_close relay_open 8 7 6 5 1 2 3 4 gnd out2 out1 vs en in1 5vb in2 close open 0.22 f 1n4148 (optional) microcontroller (or similar logic source) v dd relay bias bypass for relay bias dual-coil relay 2x clamp diode figure 33. application schematic with alternate clamp diode connections
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 / fan3241 ? rev. 1.0.1 17 FAN3240 / fan3241 ? smart dual-coil relay drivers isolated applications in some cases, it might be desirable to completely separate the power system of the actual relay drive from the supply voltages of th e control electronics. the fan324x relay drivers can facilitate an isolated relay drive implementation, as shown in the figure 34 schematic. the solution can be as simple as inserting the opto-couplers in the command signal path. as indicated in figure 34, the opto-couplers need a pull-up resistor to a positive voltage rail, which is available at the 5vb pin. having the internal 5 v bias voltage accessible externally eliminates the need to generate an additional low voltage on the isolated side just for the pull-up resistors of the opto-couplers. note that the opto-couplers mi ght also invert the control signals as they transmit them through the isolation boundary. the circuit in figure 34 is an inverting opto- coupler implementation. when the logic signal goes high at the microcontroller output, the input connection to the fan324x is pulled low. this is the exact opposite of the required cont rol sequence. the solution is to use negative logic at the output of the microcontroller in anticipation of the inversion at the opto-coupler output. the other option is to connect the anodes of the opto diodes to the bias supply of the digital logic (v dd ) and exert the control from the microcontroller at the ca thode of the opto-coupler. figure 34. application schematic for isolated designs layout and connection guidelines the fan324x relay drivers incorporate fast input circuits and powerful output stages c apable of delivering high current peaks. the following layout and connection guidelines are strongly recommended: ? keep high-current output and power ground paths separate from the logic and enable input signals and signal ground paths. ? keep the driver as close to the load as possible to minimize the length of high-current traces. ? minimize the relay current loop. keep in mind that the current of the relay co il flows through the relay bias power supply?s output capacitor, the coils themselves, the integrated output switches of the fan324x and the gnd connections.
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 / fan3241 ? rev. 1.0.1 18 FAN3240 / fan3241 ? smart dual-coil relay drivers physical dimensions figure 35. 8-lead, small-outline integrated curcuit (soic) package drawings are provided as a service to customers considering fairchild comp onents. drawings may change in any manner without notice. please note the revision and/or date on the drawin g and contact a fairchild semiconductor representative to ver ify or obtain the most recent revision. package s pecifications do not expand the terms of fair child?s worldwide terms and conditions, specifically the warranty therein, which covers fairchild products. always visit fairchild semiconductor?s online packa ging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ . 8 0 see detail a notes: unless otherwise specified a) this package conforms to jedec ms-012, variation aa, issue c, b) all dimensions are in millimeters. c) dimensions do not include mold flash or burrs. d) landpattern standard: soic127p600x175-8m. e) drawing filename: m08arev13 land pattern recommendation seating plane 0.10 c c gage plane x 45 detail a scale: 2:1 pin one indicator 4 8 1 c m ba 0.25 b 5 a 5.60 0.65 1.75 1.27 6.20 5.80 3.81 4.00 3.80 5.00 4.80 (0.33) 1.27 0.51 0.33 0.25 0.10 1.75 max 0.25 0.19 0.36 0.50 0.25 r0.10 r0.10 0.90 0.406 (1.04) option a - bevel edge option b - no bevel edge
? 2012 fairchild semiconductor corporation www.fairchildsemi.com FAN3240 / fan3241 ? rev. 1.0.1 19 FAN3240 / fan3241 ? smart dual-coil relay drivers


▲Up To Search▲   

 
Price & Availability of FAN3240

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X