![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
HYS72T512420EFA?[25f/3s]?c 240-pin fully-buffered ddr2 sdram modules ddr2 sdram rohs compliant products internet data sheet rev.1.20 october 2007
internet data sheet HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules qag_techdoc_rev411 / 3.31 qag / 2007-01-22 2 03202007-06ne-dyyi we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com revision history: rev.1.20, 2007-10-19 page 5 changed table 4 ?components on modules? on page 5 page 20 changed table 5.1 ? i cc / i dd conditions? on page 20 page 20 changed table 14 ? i cc / i dd specification for pc2-6400f? on page 20 page 65 changed table 21 ? i cc / i dd specification for pc2-5300f? on page 65 previous revision: rev. 1.10, 2007-08-22 page 5 changed table 2 ?ordering information for rohs compliant products? on page 5 . page 20 updated table 5.1 ? i cc / i dd conditions? on page 20 HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules internet data sheet rev.1.20, 2007-10-19 3 03202007-06ne-dyyi 1overview this chapter describes the main charac teristics of the 240-pin fully-buffered ddr2 sdram modules product family. 1.1 features ? 240-pin fully-buffered ecc dual-in-line ddr2 sdram module for pc, workstation and server main memory applications. ? two rank 512m 72 module organization, and 256m 4, 128m 4 chip organization ? standard double-data-rate-two synchronous drams (ddr2 sdram) with a single + 1.8 v ( 0.1 v) power supply ? 4gb modules built with chip size packages pg-tfbga-60 ? re-drive and re-sync of all address, command, clock and data signals using amb (advanced memory buffer). ? high-speed differential point-to-point link interface at 1.5 v (jedec standard pending). ? host interface and amb component industry standard compliant. ? supports smbus protocol interface for access to the amb configuration registers. ? detects errors on the channel and reports them to the host memory controller. ? automatic ddr2 dram bus calibration. ? automatic channel calibration. ? full host control of the ddr2 drams. ? over-temperature detection and alert. ? hot add-on and hot remove capability. ? mbist and ibist test functions. ? transparent mode for dram test support. ? low profile: 133.35mm x 30.35 mm ? 240 pin gold plated card connector with 1.00mm contact centers (jedec standard pending). ? based on jedec standard reference card designs (jedec standard pending). ? spd (serial presence detect) with 256 byte serial e 2 prom.performance: ? rohs compliant products 1) table 1 performance table 1) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. qag speed code ?25f ?3s unit dram speed grade ddr2?800d ddr2?667d module speed grade pc2?6400d pc2?5300d cas-rcd-rp latencies 5?5?5 5?5?5 max. clock frequency cl3 f ck3 200 200 mhz cl5 f ck5 400 333 mhz cl4 f ck4 266 266 mhz min. ras-cas-delay t rcd 12.5 15 ns min. row precharge time t rp 12.5 15 ns min. row active time t ras 45 45 ns min. row cycle time t rc 57.5 60 ns HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules internet data sheet rev.1.20, 2007-10-19 4 03202007-06ne-dyyi 1.2 description this document describes the electrical and mechanical features of a 240-pin,pc2-5300f, ecc type, fully buffered double-data-rate two synchronous dram dual in-line memory modules (ddr2 sdram fb-dimms). fully buffered dimms use commodity drams isolated from the memory channel behind a buffer on the dimm. they are intended for use as main memory when in stalled in systems such as servers and workstations. pc2- 5300f, refers to the dimm naming convention indicating the ddr2 sdrams running at 333, mhz clock speed and offering 5300, mb/s peak bandwidth. fb-dimm features a novel architecture including the advanced memory buffer. this single chip component, located in the center of each dimm, acts as a repeater and buffer for all signals and commands which are exchanged between the host controller and the ddr2 sdrams including data in- and output. the amb communicates with the host controller and / or the adja cent dimms on a system board using an industry standard high- speed differential point-to- point link interface at 1.5 v. the advanced memory buffer also allows buffering of memory traffic to support large memory capacities. all memory control for the dram re sides in the host, including memory request initiation, timing , refresh, scrubbing, sparing, configuration access, and power management. the advanced memory buffer interface is responsible for handling channel and memory requests to and from the local dimm and for forwarding requests to other dimms on the memory channel. fully buffered dimm provides a high memory bandwidth, large capacity channel solution that has a narrow host interface. the maximum memory capacity is 288 ddr2 sdram devices per channel or 8 dimms. HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules internet data sheet rev.1.20, 2007-10-19 5 03202007-06ne-dyyi table 2 ordering information for rohs compliant products table 3 address format table 4 components on modules product type 1) 1) for detailed information regarding product type of qimonda pleas e see chapter "product type nomenclature" of this datasheet. compliance code 2) 2) the compliance code is printed on the module label and des cribes the speed grade, for example "pc2?6400f?555?11?h0" where 640 0f means fully-buffered dimm modules with 6.40 gb/sec module band width and "555?11" means column address strobe (cas) latency =5, row column delay (rcd) latency = 5 and row precharge (rp) latency = 5 using the latest jedec spd revision 1.1 and produced on the raw card "h". description sdram technology pc2-6400 HYS72T512420EFA?25f?c 4gb 2r 4 pc2?6400f?555?11?zz 2 ranks, ecc 1gbit ( 4) pc2-5300 HYS72T512420EFA?3s?c 4gb 2r 4 pc2?5300f?555?11?zz 2 ranks, ecc 1gbit ( 4) dimm density module organization memory ranks ecc/ non-ecc # of sdrams # of row/bank/column bits raw card 4gb 512m 72 2 ecc 36 14/3/11 z product type 1)2) 1) green product 2) for a detailed description of all functionalities of the dram components on these modules see the component data sheet. dram components 1) dram density dram organisation HYS72T512420EFA hyb18t1g400cf 1gbit 256m 4 HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules internet data sheet rev.1.20, 2007-10-19 6 03202007-06ne-dyyi 2 pin configuration the pin configuration of the ddr2 s dram dimm is listed by function in table 5 (240 pins). the abbreviations used in columns pin and buffer type are explained in table 6 and table 7 respectively. the pin numbering is depicted in figure 1 . table 5 pin configuration of fb-dimm pin# nam e pin type buffer type function clock signals 228 sck i hsdl_15 system clock input, positive line 229 sck i hsdl_15 system clock input, negative line control signals 17 res et ilv-cmos amb reset signal northbound 22 pn0 o hsdl_15 primary northbound data, positive lines 25 pn1 o hsdl_15 28 pn2 o hsdl_15 31 pn3 o hsdl_15 34 pn4 o hsdl_15 37 pn5 o hsdl_15 51 pn6 o hsdl_15 54 pn7 o hsdl_15 57 pn8 o hsdl_15 60 pn9 o hsdl_15 63 pn10 o hsdl_15 66 pn11 o hsdl_15 48 pn12 o hsdl_15 40 pn13 o hsdl_15 23 pn0 o hsdl_15 26 pn1 o hsdl_15 29 pn2 o hsdl_15 32 pn3 o hsdl_15 35 pn4 o hsdl_15 38 pn5 o hsdl_15 52 pn6 o hsdl_15 55 pn7 o hsdl_15 58 pn8 o hsdl_15 61 pn9 o hsdl_15 64 pn10 o hsdl_15 HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules internet data sheet rev.1.20, 2007-10-19 7 03202007-06ne-dyyi 67 pn11 o hsdl_15 49 pn12 o hsdl_15 41 pn13 o hsdl_15 142 sn0 i hsdl_15 secondary northbound data, positive lines 145 sn1 i hsdl_15 148 sn2 i hsdl_15 151 sn3 i hsdl_15 154 sn4 i hsdl_15 157 sn5 i hsdl_15 171 sn6 i hsdl_15 174 sn7 i hsdl_15 177 sn8 i hsdl_15 180 sn9 i hsdl_15 183 sn10 i hsdl_15 186 sn11 i hsdl_15 168 sn12 i hsdl_15 160 sn13 i hsdl_15 143 sn0 i hsdl_15 146 sn1 i hsdl_15 149 sn2 i hsdl_15 152 sn3 i hsdl_15 155 sn4 i hsdl_15 158 sn5 i hsdl_15 172 sn6 i hsdl_15 175 sn7 i hsdl_15 178 sn8 i hsdl_15 181 sn9 i hsdl_15 184 sn10 i hsdl_15 187 sn11 i hsdl_15 169 sn12 i hsdl_15 161 sn13 i hsdl_15 southbound 70 ps0 i hsdl_15 primary southbound data, positive lines 73 ps1 i hsdl_15 76 ps2 i hsdl_15 79 ps3 i hsdl_15 82 ps4 i hsdl_15 93 ps5 i hsdl_15 96 ps6 i hsdl_15 99 ps7 i hsdl_15 pin# nam e pin type buffer type function HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules internet data sheet rev.1.20, 2007-10-19 8 03202007-06ne-dyyi 102 ps8 i hsdl_15 90 ps9 i hsdl_15 71 ps0 i hsdl_15 primary southbound data, negative lines 74 ps1 i hsdl_15 77 ps2 i hsdl_15 80 ps3 i hsdl_15 83 ps4 i hsdl_15 94 ps5 i hsdl_15 97 ps6 i hsdl_15 100 ps7 i hsdl_15 103 ps8 i hsdl_15 91 ps9 i hsdl_15 190 ss0 o hsdl_15 secondary southbound data, positive lines 193 ss1 o hsdl_15 196 ss2 o hsdl_15 199 ss3 o hsdl_15 202 ss4 o hsdl_15 213 ss5 o hsdl_15 216 ss6 o hsdl_15 219 ss7 o hsdl_15 222 ss8 o hsdl_15 210 ss9 o hsdl_15 191 ss0 o hsdl_15 secondary southbound data, negative lines 194 ss1 o hsdl_15 197 ss2 o hsdl_15 200 ss3 o hsdl_15 203 ss4 o hsdl_15 214 ss5 o hsdl_15 217 ss6 o hsdl_15 220 ss7 o hsdl_15 223 ss8 o hsdl_15 211 ss9 o hsdl_15 eeprom 120 scl i cmos serial bus clock 119 sda i/o od serial bus data 239 sa0 i cmos serial address select bus 2:0 240 sa1 i cmos 118 sa2 i cmos power supplies pin# nam e pin type buffer type function HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules internet data sheet rev.1.20, 2007-10-19 9 03202007-06ne-dyyi 238 v ddsp d pwr ? eeprom power supply 9,10,12,13,1 29,130,132, 133 v cc pwr ? amb core power / channel interface power 15,117,135, 237 v tt pwr ? address/command/clock termination power 1,2,3,5,6,7,1 08,109,111, 112,113,115 ,116,121,12 2,123,125,1 26, 127,231,232 ,233,235,23 6 v dd pwr ? power supply 4,8,11,14,18 ,21,24,27,30 ,33,36, 39,42,43,46, 47,50,53,56, 59,62, 65,68,69,72, 75,78,81,84, 85,88, 89,92,95,98, 101,104,107 ,110, 114,124,128 ,131,134,13 8,141, 144,147,150 ,153,156,15 9,162, 163,166,167 ,170,173,17 6,179, 182,185,188 ,189,192,19 5,198, 201,204,205 ,208,209,21 2,215, 218,221,224 ,227,230,23 4 v ss gnd ? ground plane other pins pin# nam e pin type buffer type function HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules internet data sheet rev.1.20, 2007-10-19 10 03202007-06ne-dyyi table 6 abbreviations for buffer type table 7 abbreviations for pin type 19,20,44,45, 86,87,105,1 06,139, 140,164,165 ,206,207,22 5,226 rfu nc ? not connected pins not connected on infineon fb-dimm?s. pin positions are reserved for future architecture flexibility. 136 vid0 ? ? voltage id note: these pins must be unconnected for ddr2-based fully buffered dimms vid[0] is v dd value: open = 1.8 v, g nd = 1.5 v; vid[1] is v cc value: open = 1.5 v, gnd = 1.2 v 16 vid1 ? ? 137 test ai ? vref note: pin must be unconnected for normal operation abbreviation description hsdl_15 high-speed differential point- to-point link interface at 1.5 v lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding pin has 2 operational st ates, active low and tristate, and allows multiple devices to share as a wire-or. abbreviation description i standard input-only pin. digital levels. o output. digital levels. i/o i/o is a bidirectional input/output signal. ai input. analog levels. pwr power gnd ground nu not usable nc not connected pin# nam e pin type buffer type function HYS72T512420EFA?[25f/3s]?c fully-buffered ddr2 sdram modules internet data sheet rev.1.20, 2007-10-19 11 03202007-06ne-dyyi figure 1 pin configuration for fb-dimm (240 pin) 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 9 ' ' 9 ' ' 9 ' ' 9 ' ' 9 & |