![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
never stop thinking. HYB18T512161BF-20/22/25/28/33 512-mbit x16 ddr2 sdram rohs compliant data sheet, rev. 1.31, mar. 2006 memory products
edition 2006-03 published by infineon technologies ag, st.-martin-strasse 53, 81669 mnchen, germany ? infineon technologies ag 2006. all rights reserved. attention please! the information herein is given to describe certain co mponents and shall not be considered as a guarantee of characteristics. terms of delivery and rights to technical change reserved. we hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. information for further information on technology , delivery terms and conditions and prices please contact your nearest infineon technologies office ( www.infineon.com ). warnings due to technical requirements components may contain da ngerous substances. for information on the types in question please contact your nearest infineon technologies office. under no circumstances may the infineon technologies produ ct as referred to in this data sheet be used in 1. any applications that are inte nded for military usage (including but not limited to weaponry), or 2. any applications, devices or systems which are safety cr itical or serve the purpose of supporting, maintaining, sustaining or protecting human life (such applications, devices and systems collectively referred to as "critical systems"), if a) a failure of the infineon technologies product can re asonable be expected to - directly or indirectly - (i) have a detrimental effect on such critical systems in terms of reli ability, effectivenes s or safety; or (ii) cause the failure of such critical systems; or b) a failure or malfunction of such cr itical systems can reaso nably be expected to - directly or indirectly - (i) endanger the health or the life of the user of such critical systems or any other person; or (ii) otherwise cause material damages (including but not limited to death, bodily injury or significant damages to property, whether tangible or intangible). template: mp_a4_s_rev321 / 3 / 2005-10-05 hyb18t512161bf revision history: 2006-03 , rev. 1.31 page subjects (major cha nges since last revision) 9 added power supply info for [-20 and -22] 86 table 41: change idd max to idd typ 77 - 80 corrected ac timing values for -20 speedsort in table 35 and table 36 previous revision: rev. 1.21, 2006-02 67 table 18: added speed sort -20 71 table 24: added speed sort -20 76 table 33 and table 34: added speed sort -20 77 table 35: change cl=7 2.0 t ck (speed sort -20) 78 table 36: added all values for speed sort -20 86 table 41: added all i dd values (all speed sorts) we listen to your comments any information within this do cument that you feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the qualit y of this document. please send us your proposal (including a reference to this document) to: techdoc.mp@infineon.com hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram data sheet 4 rev. 1.31, 2006-03 05102005-c5u8-7tle 1 overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 1.1 features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 1.2 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 2 pin configuration and block diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.1 pin configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.2 512 mbit ddr2 addressing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 2.3 block diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 3 functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.1 simplified state diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.2 basic functionality . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 3.3 power on and initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 3.4 programming the mode register and extended mode registers . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 3.5 ddr2 sdram mode register set (mrs) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.6 ddr2 sdram extended mode register set emr(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 3.7 dll enable/disable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 3.8 output disable (qoff) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 3.9 single-ended and differential data strobe signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 3.10 extended mode register emr(2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 3.11 extended mode register emr(3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 3.12 off-chip driver (ocd) impedance adjustment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 3.13 on-die termination (odt) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 3.14 bank activate command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 3.15 read and write commands and access modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 6 3.16 posted cas . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 3.17 burst mode operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 3.18 read command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 3.19 write command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 3.20 write data mask . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 3.21 burst interruption . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 3.22 precharge command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 3.22.1 read followed by a precharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 3.22.2 write followed by precharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 3.23 auto-precharge operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 3.23.1 read with auto-precharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 3.23.2 write with auto-precharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 3.23.3 read or write to precharge command spacing summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 3.23.4 concurrent auto-precharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 3.24 refresh . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 3.24.1 auto-refresh command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 3.24.2 self-refresh command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 3.25 power-down . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 3.26 other commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64 3.26.1 no operation command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64 3.26.2 deselect command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64 3.27 input clock frequency change . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64 3.28 asynchronous cke low reset event . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 3.29 dll off mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 66 3.29.1 dll off frequency definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 66 4 truth tables . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67 5 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 5.1 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 table of contents hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram data sheet 5 rev. 1.31, 2006-03 05102005-c5u8-7tle 5.2 dc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 5.3 dc & ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 5.4 output buffer characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72 5.5 input / output capacitance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74 5.6 overshoot and undershoot specification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 5.7 ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 5.7.1 speed grade definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 5.7.2 ac timing parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77 5.7.3 odt ac electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 6 specifications and conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 6.1 i dd test conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 6.1.1 on die termination (odt) current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 7 package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 7.1 package dimension . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 7.2 package thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 table of contents data sheet 6 rev. 1.31, 2006-03 05102005-c5u8-7tle hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram list of figures figure 1 pin configuration for 16 components, p-tfbga-84 (top view) . . . . . . . . . . . . . . . . . . . . . . . . . . 14 figure 2 block diagram 8 mbit 16 i/o 4 internal memory banks. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 figure 3 simplified state diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 figure 4 initialization sequence after power up . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 figure 5 ocd impedance adjustment flow chart . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 figure 6 timing diagram adjust mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 figure 7 timing diagram drive mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 figure 8 functional representation of odt . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 figure 9 odt timing for active and standby (idle) modes (synchronous odt timings). . . . . . . . . . . . . . . 31 figure 10 odt timing for precharge power-down and active power-down mode. . . . . . . . . . . . . . . . . . . . 32 figure 11 odt mode entry timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 figure 12 odt mode exit timing diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 figure 13 bank activate command cycle . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 figure 14 read timing example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 figure 15 activate to read timing exampl e: read followed by a write to the same bank . . . . . . . . . . . . . . 37 figure 16 read to write timing example: read followed by a wr ite to the same bank . . . . . . . . . . . . . . . . 37 figure 17 read to write timing example: read followed by a wr ite to the same bank . . . . . . . . . . . . . . . . 38 figure 18 read to write timing example: read followed by a wr ite to the same bank . . . . . . . . . . . . . . . . 38 figure 19 write to read timing example: write followed by a read to the same bank . . . . . . . . . . . . . . . . . 38 figure 20 basic read timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 figure 21 read operation example 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 figure 22 read operation example 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 figure 23 read followed by write example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 figure 24 seamless read operation example 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 figure 25 seamless read operation example 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 figure 26 basic write timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 figure 27 write operation example 1. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 figure 28 write operation example 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 figure 29 write followed by read example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 figure 30 seamless write operation example 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 figure 31 seamless write operation example 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 figure 32 write data mask timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 figure 33 write operation with data mask example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 figure 34 read interrupt timing example 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 figure 35 write interrupt timing example 2 cl = 3, al = 0, wl = 2, bl = 8 . . . . . . . . . . . . . . . . . . . . . . . . . 47 figure 36 read operation followed by precharge ex ample 1. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 figure 37 read operation followed by precharge ex ample 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 figure 38 read operation followed by precharge ex ample 3. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 figure 39 read operation followed by precharge ex ample 4. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 figure 40 read operation followed by precharge ex ample 5. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 figure 41 write followed by precharge example 1. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 figure 42 write followed by precharge example 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 figure 43 read with auto-precharge example 1, fo llowed by an activation to the same bank ( t rc limit) . . 53 figure 44 read with auto-precharge example 2, fo llowed by an activation to the same bank ( t ras limit) . 53 figure 45 read with auto-precharge example 3, followed by an activation to the same bank . . . . . . . . . . 54 figure 46 read with auto-precharge example 4, followed by an activation to the same bank, . . . . . . . . . . 54 figure 47 write with auto-precharge example 1 ( t rc limit) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 figure 48 write with auto-precharge example 2 (wr + t rp limit) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 figure 49 auto refresh timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 list of figures data sheet 7 rev. 1.31, 2006-03 05102005-c5u8-7tle hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram list of figures figure 50 self refresh timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 figure 51 active power-down mode entry and exit after an activate command . . . . . . . . . . . . . . . . . . . . . 60 figure 52 active power-down mode entry and exit example after a read command rl = 4 (al = 1, cl =3), bl = 4 61 figure 53 active power-down mode entry and exit example after a write command wl = 2, t wtr =2,bl= 4 61 figure 54 active power-down mode entry and exit example after a write command with ap wl = 2, wr = 3, bl = 4 62 figure 55 precharge power down mode entry and exit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 figure 56 auto-refresh command to power-down entry . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 figure 57 mrs, emrs command to power-down en try . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 3 figure 58 input frequency change exampl e during precharge power-down mode . . . . . . . . . . . . . . . . . . . 64 figure 59 asynchronous low reset event. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 figure 60 single-ended ac input test conditio ns diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 figure 61 differential dc and ac input and output logic levels diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 72 figure 62 ac overshoot / undershoot diagram for address and co ntrol pins . . . . . . . . . . . . . . . . . . . . . . . 75 figure 63 ac overshoot / undershoot diagram for clock, data , strobe and mask pins . . . . . . . . . . . . . . . . 75 figure 64 package outline p-tfbga-84 (top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 data sheet 8 rev. 1.31, 2006-03 05102005-c5u8-7tle hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram list of tables table 1 ordering information for rohs compliant products . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 table 2 pin configuration of ddr sdram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 table 3 abbreviations for pin type . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 table 4 abbreviations for buffer type . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 table 5 512-mbit ddr2 addressing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 table 6 mode register definition (ba[2:0] = 000b). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 table 7 extended mode register definition ( ba[2:0] = 001b) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 table 8 single-ended and differential data strobe signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 table 9 emrs(2) programming extended mode register definition (ba[2:0]=010 b ) . . . . . . . . . . . . . . . . . 25 table 10 emr(3) programming extended mode register definition (ba[2:0]=010 b ) . . . . . . . . . . . . . . . . . . 26 table 11 off chip driver program . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 table 12 off-chip-driver adjust program . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 table 13 odt truth table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 table 14 burst length and sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 table 15 bank selection for precharge by addr ess bits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 table 16 minimum command delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 table 17 command delay table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 table 18 dll off frequency definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 66 table 19 command truth table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67 table 20 clock enable (cke) truth table for synchronous transiti ons . . . . . . . . . . . . . . . . . . . . . . . . . . . 68 table 21 data mask (dm) truth table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 68 table 22 dram component operating temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 table 23 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 table 24 recommended dc operating conditions (sstl_18) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 table 25 odt dc electrical charac teristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 table 26 input and output leakage currents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 table 27 dc & ac logic input levels . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 table 28 single-ended ac input test conditio ns . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 table 29 differential dc and ac input and output logic levels. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 table 30 full strength calibrated pull-up driver characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72 table 31 full strength calibrated pu ll-down driver characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73 table 32 input / output capacitance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74 table 33 ac overshoot / undershoot specification for address and control pins . . . . . . . . . . . . . . . . . . . . 75 table 34 ac overshoot / undershoot spec ification for clock, data, strobe and mask pins . . . . . . . . . . . . 75 table 35 speed grade definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 table 36 timing parameter by speed grade . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77 table 37 timing parameter by speed grade . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80 table 38 odt ac electrical characteristics and operating condi tions for all bins. . . . . . . . . . . . . . . . . . . . 83 table 39 i dd measurement conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 table 40 definition for i dd . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 table 41 i dd specification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 table 42 i dd measurement test condition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 table 43 odt current per terminated input pin . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 table 44 package thermal characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 list of tables data sheet 9 rev. 1.31, 2006-03 05102005-c5u8-7tle 512-mbit x16 ddr2 sdram ddr2 sdram hyb18t512161bf 1overview this chapter gives an overview of the 512-mbit double -data-rate-two sdram product family and describes its main characteristics. 1.1 features the 512-mbit double-data-rate-two sdra m offers the following key features: ? 1.8 v 0.1v v dd for [?25/?28/?33] 2.0 v 0.1v v dd for [?20/?22] 1.8 v 0.1v v ddq for [?25/?28/?33] 2.0 v 0.1v v ddq for [?20/?22] ? dram organizations with 16 data in/outputs ? double data rate architec ture: two data transfers per clock cycle four internal banks for concurrent operation ? programmable cas latency: 3, 4, 5, 6, 7 ? programmable burst length: 4 and 8 ? differential clock inputs (ck and ck ) ? bi-directional, differential data strobes (dqs and dqs ) are transmitted / rece ived with data. edge aligned with read data and center-aligned with write data. ? dll aligns dq and dqs transitions with clock ?dqs can be disabled for single-ended data strobe operation ? commands entered on each positive clock edge, data and data mask are referenced to both edges of dqs ? data masks (dm) for write data ? posted cas by programmable additive latency for better command and data bus efficiency ? off-chip-driver impedance adjustment (ocd) and on-die-termination (odt) for better signal quality. ? auto-precharge operation for read and write bursts ? auto-refresh, self-ref resh and power saving power-down modes ? average refresh period 7.8 s at a t case lower than 85 c, 3.9 s between 85 c and 95 c ? full strength and reduced strength (60%) data- output drivers ? 2kb page size ? packages: p-tfbga-84 for 16 components ? rohs compliant products 1) 1) rohs compliant product: restriction of the use of certain hazardous substances (rohs) in electrical and electronic equipment as defined in the directive 2 002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include mercury, lead, cadmiu m, hexavalent chromium, po lybrominated biphenyls and polybrominated biphenyl ethers. table 1 ordering information for rohs compliant products product number org. clock (mhz) package hyb18t512161bf?20/22/25/28/33 16 500/450/400/350/300 p-tfbga-84 hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram overview data sheet 10 rev. 1.31, 2006-03 05102005-c5u8-7tle 1.2 description the 512-mb ddr2 dram is a high-speed double- data-rate-two cmos dram device containing 536,870,912 bits and internally configured as a quad- bank dram. the 512-mb device is organized as 8mbit 16 i/o 4 banks chip. these devices achieve high speed transfer rates starting at 400 mb/sec/pin for general applications. the device is designed to comply with all ddr2 dram key features: 1. posted cas with additive latency, 2. write latency = read latency - 1, 3. normal and weak strength data-output driver, 4. off-chip driver (ocd ) impedance adjustment 5. on-die termination (odt) function. all of the control and address inputs are synchronized with a pair of externally supplied differential clocks. inputs are latched at the cross point of differential clocks (ck rising and ck falling). all i/os are synchronized with a single ended dqs or differential dqs-dqs pair in a source synchronous fashion. a 15-bit address bus for 16 components is used to convey row, column and bank address information in a ras -cas multiplexing style. an auto-refresh and self-refresh mode is provided along with various power-saving power-down modes. the functionality described and the timing specifications included in this data sheet are for the dll enabled mode of operation. the ddr2 sdram is available in p-tfbga package. note: for product nomenclature see chapter 8 of this data sheet data sheet 11 rev. 1.31, 2006-03 05102005-c5u8-7tle hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram pin configuration and block diagrams 2 pin configuration and block diagrams 2.1 pin configuration the pin configuration of a ddr2 sdram is listed by function in table 2 . the abbreviations used in the pin#/buffer type columns are explained in table 3 and table 4 respectively. the pin numbering for the fbga package is depicted in figure 1 for 4, figure 2 for 8 and figure 3 for 16 . table 2 pin configuration of ddr sdram ball#/pin# name pin type buffer type function clock signals 16 organization j8 ck i sstl clock signal ck, complementary clock signal ck k8 ck isstl k2 cke i sstl clock enable control signals 16 organization k7 ras isstl row address strobe (ras), column address strobe (cas), write enable (we) l7 cas isstl k3 we isstl l8 cs isstl chip select address signals 16 organization l2 ba0 i sstl bank address bus 1:0 l3 ba1 i sstl l1 nc ? ? m8 a0 i sstl address signal 12:0,address signal 10/autoprecharge m3 a1 i sstl m7 a2 i sstl n2 a3 i sstl n8 a4 i sstl n3 a5 i sstl n7 a6 i sstl p2 a7 i sstl p8 a8 i sstl p3 a9 i sstl m2 a10 i sstl ap i sstl p7 a11 i sstl r2 a12 i sstl hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram pin configuration and block diagrams data sheet 12 rev. 1.31, 2006-03 05102005-c5u8-7tle data signals 16 organization g8 dq0 i/o sstl data signal 15:0 note: bi-directional data bus. dq[15:0] for 16 components g2 dq1 i/o sstl h7 dq2 i/o sstl h3 dq3 i/o sstl h1 dq4 i/o sstl h9 dq5 i/o sstl f1 dq6 i/o sstl f9 dq7 i/o sstl c8 dq8 i/o sstl c2 dq9 i/o sstl d7 dq10 i/o sstl d3 dq11 i/o sstl d1 dq12 i/o sstl d9 dq13 i/o sstl b1 dq14 i/o sstl b9 dq15 i/o sstl data strobe 16 organization b7 udqs i/o sstl data strobe upper byte a8 udqs i/o sstl f7 ldqs i/o sstl data strobe lower byte e8 ldqs i/o sstl data mask 16 organization b3 udm i sstl data mask upper byte f3 ldm i sstl data mask lower byte power supplies 16 organizations a9,c1,c3,c7, c9 v ddq pwr ? i/o driver power supply a1 v dd pwr ? power supply a7,b2,b8,d2, d8 v ssq pwr ? power supply a3,e3 v ss pwr ? power supply power supplies 16 organization j2 v ref ai ? i/o reference voltage e9, g1, g3, g7, g9 v ddq pwr ? i/o driver power supply j1 v ddl pwr ? power supply e1, j9, m9, r1 v dd pwr ? power supply table 2 pin configuration of ddr sdram ball#/pin# name pin type buffer type function data sheet 13 rev. 1.31, 2006-03 05102005-c5u8-7tle hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram pin configuration and block diagrams e7, f2, f8, h2, h8 v ssq pwr ? power supply j7 v ssdl pwr ? power supply j3,n1,p9 v ss pwr ? power supply not connected 16 organization a2, e2, l1, r3, r7, r8 nc nc ? not connected other pins 16 organization k9 odt i sstl on-die termina tion control table 3 abbreviations for pin type abbreviation description i standard input-only pin. digital levels. o output. digital levels. i/o i/o is a bidirectional input/output signal. ai input. analog levels. pwr power gnd ground nc not connected table 4 abbreviations for buffer type abbreviation description sstl serial stub terminated logic (sstl_18) lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding pin has 2 op erational states, active low and tristate, and allows multiple devices to share as a wire-or. table 2 pin configuration of ddr sdram ball#/pin# name pin type buffer type function hyb18t512161bf?20/22/25/28/33 512-mbit double-data -rate-two sdram pin configuration and block diagrams data sheet 14 rev. 1.31, 2006-03 05102005-c5u8-7tle figure 1 pin configuration for 16 components, p-tfbga-84 (top view) note: 1. udqs/udqs is data strobe for dq[15:8], ldqs/ldqs is data strobe for dq[7:0] 2. ldm is the data mask signal for dq[7:0], udm is the data mask signal for dq[15:8] 3. v ddl and v ddsl are power and ground for the dll. they are isolated on the device from v dd , v ddq , v ss and v ssq. - 0 0 4 6 $ $ . # ! 6 3 3 1 . # 6 3 3 # + % # + 6 3 3 5 $ - $ 1 6 $ $ 1 $ 1 $ 1 6 3 3 6 $ $ , ! 6 3 3 1 $ 1 , $ 1 3 2 ! 3 6 $ $ ! " # $ & |