![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
hy[b/i]25d512400c[c/e/f/t](l) hy[b/i]25d512800c[c/e/f/t](l) hy[b/i]25d512160c[c/e/f/t](l) 512-mbit double-data-rate sdram ddr sdram internet data sheet rev. 1.41 december 2007 date: 2007-12-13
internet data sheet hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram qag_techdoc_rev411 / 3.31 qag / 2007-01-22 2 03292006-3tfj-hnv3 we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com revision history: rev. 1.41, 2007-12 adapted internet edition added idd values previous revision: rev. 1.40, 2007-12 added hyi25d512800ce-5 and hyi25d512800cf-5,a dded HYI25D512800CT-6, hyi25d512800ce-6, hyi25d512800ct-5,hyi25d512800cc-6, hy i25d512800cf-6 and hyi25d512800cc-5 package outline figures updated previous revision: rev. 1.31, 2006-09 qimonda update date: 2007-12-13 hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram internet data sheet rev. 1.41, 2007-12 3 03292006-3tfj-hnv3 1overview this chapter gives an overview of the 512-mbit doub le-data-rate sdram product family and describes its main characteristics. 1.1 features ? double data rate architecture: tw o data transfers per clock cycle ? bidirectional data strobe (dqs) is transmitted and received with data, to be used in capturing data at the receiver ? dqs is edge-aligned with data for reads and is center-aligned with data for writes ? differential clock inputs (ck and ck ) ? four internal banks for concurrent operation ? data mask (dm) for write data ? dll aligns dq and dqs transitions with ck transitions ? commands entered on each positive ck edge; data and data mask referenced to both edges of dqs ? programmable cas latency: 2, 2.5, 3 ? programmable burst lengths: 2, 4, or 8 ? auto precharge option for each burst access ? auto refresh and self refresh modes ? ras-lockout supported t rap = t rcd ?7.8 s maximum average periodic refresh interval ? 2.5 v (sstl_2 compatible) i/o ? v dd = 2.5 v 0.2 v ? v ddq = 2.5 v 0.2 v ? packages: pg-tsopii-66, pg-tfbga -60, p-tsopii-66, p-tfbga-60 ? rohs compliant products table 1 performance part number speed code ?5 ?6 unit speed grade component ddr400b ddr333b ? max. clock frequency @cl3 f ck3 200 166 mhz @cl2.5 f ck2.5 166 166 mhz @cl2 f ck2 133 133 mhz date: 2007-12-13 hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram internet data sheet rev. 1.41, 2007-12 4 03292006-3tfj-hnv3 1.2 description the 512-mbit is a high-speed cmos, dynamic random- access memory containing 536, 870, 912 bits. it is internally configured as a quad-bank dram. the 512-mbit double-data-rate sdram uses a double- data-rate architecture to ac hieve high-speed operation. the double data rate architecture is essentially a 2n prefetch architecture with an interface designed to transfer two data words per clock cycle at the i/o pins. a single read or write access for the 512-mbit double-data-rate sdram effectively consists of a singl e 2n-bit wide, one clock cycle data transfer at the internal dram core and two corresponding n-bit wide, one-ha lf-clock-cycle data transfers at the i/o pins. a bidirectional data strobe (d qs) is transmitted externally, along with data, for use in data capture at the receiver. dqs is a strobe transmitted by the ddr sdram during reads and by the memory controller dur ing writes. dqs is edge-aligned with data for reads and center-a ligned with data for writes. the 512-mbit double-data-rate sdram operates from a differential clock (ck and ck ; the crossing of ck going high and ck going low is referred to as the positive edge of ck). commands (address and control signals) are registered at every positive edge of ck. input data is registered on both edges of dqs, and output data is referenced to both edges of dqs, as well as to both edges of ck. read and write accesses to the ddr sdram are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. accesses begin with the registration of an active command, which is then followed by a read or write command. the address bits registered coincident with the active command are used to select the bank and row to be accessed. the address bits registered coincident with the read or write command are used to select the bank and the starting column location for the burst access. the ddr sdram provides for programmable read or write burst lengths of 2, 4 or 8 locations. an auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. as with standard sdrams, the pipel ined, multibank architecture of ddr sdrams allows for co ncurrent operation, thereby providing high effective bandwidth by hiding row precharge and activation time. an auto refresh mode is provided along with a power-saving power-down mode. all inputs are compatible with the industry standard for sstl_2. all out puts are sstl_2, class ii compatible. note: the functionality described and the timing specifications included in this data sheet are for the dll enabled mode of operation. date: 2007-12-13 hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram internet data sheet rev. 1.41, 2007-12 5 03292006-3tfj-hnv3 table 2 ordering information for rohs compliant products product type 1) 1) for detailed information regarding product type of qimonda please see chapter "product nom enclature" of this datasheet. org. speed cas-rcd-rp latencies 2)3)4) 2) cas: column address strobe clock (mhz) package note 5) standard temperature range (0 c - +85 c) ddr400b( 3-3-3) hyb25d512160cf-5 16 ddr400b 3-3-3 200 pg-tfbga-60 hyb25d512160cfl-5 16 ddr400b 3-3-3 200 pg-tfbga-60 hyb25d512400ce-5 4 ddr400b 3-3-3 200 pg-tsopii-66 hyb25d512400cfl-5 4 ddr400b 3-3-3 200 pg-tfbga-60 hyb25d512800cfl-5 8 ddr400b 3-3-3 200 pg-tfbga-60 hyb25d512800cel-5 8 ddr400b 3-3-3 200 pg-tsopii-66 hyb25d512160ce-5 16 ddr400b 3-3-3 200 pg-tsopii-66 hyb25d512400cf-5 4 ddr400b 3-3-3 200 pg-tfbga-60 hyb25d512800ce-5 8 ddr400b 3-3-3 200 pg-tsopii-66 hyb25d512800cf-5 8 ddr400b 3-3-3 200 pg-tfbga-60 ddr333b( 2.5-3-3) hyb25d512160cel-6 16 ddr333b 2.5-3-3 166 pg-tsopii-66 hyb25d512160cf-6 16 ddr333b 2.5-3-3 166 pg-tfbga-60 hyb25d512160cfl-6 16 ddr333b 2.5-3-3 166 pg-tfbga-60 hyb25d512400ce-6 4 ddr333b 2.5-3-3 166 pg-tsopii-66 hyb25d512400cfl-6 4 ddr333b 2.5-3-3 166 pg-tfbga-60 hyb25d512800cel-6 8 ddr333b 2.5-3-3 166 pg-tsopii-66 hyb25d512800cfl-6 8 ddr333b 2.5-3-3 166 pg-tfbga-60 hyb25d512405cf-6 4 ddr333b 2.5-3-3 166 pg-tfbga-60 hyb25d512160ce-6 16 ddr333b 2.5-3-3 166 pg-tsopii-66 hyb25d512400cf-6 4 ddr333b 2.5-3-3 166 pg-tfbga-60 hyb25d512800ce-6 8 ddr333b 2.5-3-3 166 pg-tsopii-66 hyb25d512800cf-6 8 ddr333b 2.5-3-3 166 pg-tfbga-60 industrial temperature range (?40 c - +85 c) ddr400b( 3-3-3) hyi25d512160ce-5 16 ddr400b 3-3-3 200 pg-tsopii-66 hyi25d512160cf-5 16 ddr400b 3-3-3 200 pg-tfbga-60 hyi25d512800ce-5 8 ddr400b 3-3-3 200 pg-tsopii-66 hyi25d512800cf-5 8 ddr400b 3-3-3 200 pg-tfbga-60 ddr333b( 2.5-3-3) hyi25d512160ce-6 16 ddr333b 2.5-3-3 166 pg-tsopii-66 hyi25d512160cf-6 16 ddr333b 2.5-3-3 166 pg-tfbga-60 hyi25d512800ce-6 8 ddr333b 2.5-3-3 166 pg-tsopii-66 hyi25d512800cf-6 8 ddr333b 2.5-3-3 166 pg-tfbga-60 date: 2007-12-13 hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram internet data sheet rev. 1.41, 2007-12 6 03292006-3tfj-hnv3 table 3 ordering information for non rohs compliant products 3) rcd: row column delay 4) rp: row precharge 5) rohs compliant product: restriction of the use of certain hazardous substances (r ohs) in electrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. product type 1) 1) for detailed information regarding product type of qimonda please see chapter "product nom enclature" of this datasheet. org. speed cas-rcd-rp latencies 2)3)4) 2) cas: column address strobe 3) rcd: row column delay 4) rp: row precharge clock (mhz) package standard temperature range (0 c - +85 c) ddr400b( 3-3-3) hyb25d512160ct-5 16 ddr400b 3-3-3 200 p-tsopii-66 hyb25d512400cc-5 4 ddr400b 3-3-3 200 p-tfbga-60 hyb25d512400ct-5 4 ddr400b 3-3-3 200 p-tsopii-66 hyb25d512800cc-5 8 ddr400b 3-3-3 200 p-tfbga-60 hyb25d512800ct-5 8 ddr400b 3-3-3 200 p-tsopii-66 hyb25d512160cc-5 16 ddr400b 3-3-3 200 p-tfbga-60 ddr333b( 2.5-3-3) hyb25d512160cc-6 16 ddr333b 2.5-3-3 166 p-tfbga-60 hyb25d512160ct-6 16 ddr333b 2.5-3-3 166 p-tsopii-66 hyb25d512400cc-6 4 ddr333b 2.5-3-3 166 p-tfbga-60 hyb25d512400ct-6 4 ddr333b 2.5-3-3 166 p-tsopii-66 hyb25d512800cc-6 8 ddr333b 2.5-3-3 166 p-tfbga-60 hyb25d512800ct-6 8 ddr333b 2.5-3-3 166 p-tsopii-66 industrial temperature range (?40 c - +85 c) ddr400b( 3-3-3) hyi25d512160cc-5 16 ddr400b 3-3-3 200 p-tfbga-60 hyi25d512160ct-5 16 ddr400b 3-3-3 200 p-tsopii-66 hyi25d512800cc-5 8 ddr400b 3-3-3 200 p-tfbga-60 hyi25d512800ct-5 8 ddr400b 3-3-3 200 p-tsopii-66 ddr333b( 2.5-3-3) hyi25d512160cc-6 16 ddr333b 2.5-3-3 166 p-tfbga-60 hyi25d512160ct-6 16 ddr333b 2.5-3-3 166 p-tsopii-66 hyi25d512800cc-6 8 ddr333b 2.5-3-3 166 p-tfbga-60 HYI25D512800CT-6 8 ddr333b 2.5-3-3 166 p-tsopii-66 date: 2007-12-13 hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram internet data sheet rev. 1.41, 2007-12 7 03292006-3tfj-hnv3 2 configuration this chapter contains the chip configuration and block diagrams. 2.1 configuration for tsopii-66 the pin configuration of a ddr sdram is listed by function in table 4 . the abbreviations used in the pin#/buffer type column are explained in table 5 and table 6 respectively. table 4 configuration pin# name pin type buffer type function clock signals 45 ck i sstl clock signal 46 ck i sstl complementary clock signal 44 cke i sstl clock enable control signals 23 ras i sstl row address strobe 22 cas i sstl column address strobe 21 we i sstl write enable 24 cs i sstl chip select address signals 26 ba0 i sstl bank address bus 27 ba1 i sstl 29 a0 i sstl address bus 30 a1 i sstl 31 a2 i sstl 32 a3 i sstl 35 a4 i sstl 36 a5 i sstl 37 a6 i sstl 38 a7 i sstl 39 a8 i sstl 40 a9 i sstl 28 a10 i sstl ap i sstl 41 a11 i sstl 42 a12 i sstl date: 2007-12-13 hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram internet data sheet rev. 1.41, 2007-12 8 03292006-3tfj-hnv3 data signals 4 organization 5 dq0 i/o sstl data signal bus 3:0 11 dq1 i/o sstl 56 dq2 i/o sstl 62 dq3 i/o sstl data strobe 4 organization 51 dqs i/o sstl data strobe data mask 4 organization 47 dm i sstl data mask data signals 8 organization 2 dq0 i/o sstl data signal bus 7:0 5 dq1 i/o sstl 8 dq2 i/o sstl 11 dq3 i/o sstl 56 dq4 i/o sstl 59 dq5 i/o sstl 62 dq6 i/o sstl 65 dq7 i/o sstl data strobe 8 organization 51 dqs i/o sstl data strobe data mask 8 organization 47 dm i sstl data mask data signals 16 organization 2 dq0 i/o sstl data signal 15:0 4 dq1 i/o sstl 5 dq2 i/o sstl 7 dq3 i/o sstl 8 dq4 i/o sstl 10 dq5 i/o sstl 11 dq6 i/o sstl 13 dq7 i/o sstl 54 dq8 i/o sstl 56 dq9 i/o sstl 57 dq10 i/o sstl 59 dq11 i/o sstl 60 dq12 i/o sstl 62 dq13 i/o sstl 63 dq14 i/o sstl 65 dq15 i/o sstl pin# name pin type buffer type function date: 2007-12-13 hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram internet data sheet rev. 1.41, 2007-12 9 03292006-3tfj-hnv3 data strobe 16 organization 51 udqs i/o sstl data strobe upper byte 16 ldqs i/o sstl data strobe lower byte data mask 16 organization 47 udm i sstl data mask upper byte 20 ldm i sstl data mask lower byte power supplies 49 v ref ai ? i/o reference voltage 3, 9, 15, 55, 61 v ddq pwr ? i/o driver power supply 1, 18, 33 v dd pwr ? power supply 6, 12, 52, 58, 64 v ssq pwr ? power supply 34,48, 66 v ss pwr ? power supply not connected 4 organization 2, 4, 7, 8, 10, 13, 14, 16, 17, 19, 20, 25, 43, 50, 53, 54, 57, 59, 60, 63, 65 nc nc ? not connected not connected 8 organization 4, 7, 10, 13, 14, 16, 17, 19, 20, 25, 43, 50, 53, 54, 57, 60, 63 nc nc ? not connected 16 organization 14, 17, 19, 25, 43, 50, 53 nc nc ? pin# name pin type buffer type function date: 2007-12-13 hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram internet data sheet rev. 1.41, 2007-12 10 03292006-3tfj-hnv3 table 5 abbreviations for pin type table 6 abbreviations for buffer type abbreviation description i standard input-only pin. digital levels o output. digital levels i/o i/o is a bidirectional input/output signal ai input. analog levels pwr power gnd ground nc not connected abbreviation description sstl serial stub terminalted logic (sstl2) lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding pin has 2 ope rational states, active low and tristate, and allows multiple devices to share as a wire-or date: 2007-12-13 hy[b/i]25d512[40/80/ 16]0c[c/e/f/t](l) 512-mbit double-data-rate sdram internet data sheet rev. 1.41, 2007-12 11 03292006-3tfj-hnv3 figure 1 pin configuration tsopii-66 0 3 3 ' 9 ' ' ' 4 9 ' ' 4 9 6 6 4 ' 4 ' 4 9 ' ' 4 ' 4 ' 4 ' 4 ' 4 9 6 6 4 ' 4 9 ' ' 4 1 & |