Part Number Hot Search : 
DDTA113 PC5004 2520D DB102 2ATTD 24S12 HT46R62 18000
Product Description
Full Text Search
 

To Download 21555-AA Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  21555 non-transparent pci-to-pci bridge datasheet product features  full compliance with the pci local bus specification , revision 2.2, plus: ? pci power management support ? vital product data (vpd) support ? compactpci distributed hot-swap support  3.3-v operation with 5.0-v tolerant i/o  selectable asynchronous or synchronous primary and secondary interface clocks  concurrent primary and secondary bus operation  fully compliant with the advanced configuration power interface (acpi) specification  fully compliant with the pci bus power management specification  queuing of multiple transactions in either direction  256 bytes of posted write (data and address) buffering in each direction  256 bytes of read data buffering in each direction  four delayed transaction entries in each direction  two dedicated i2o delayed transaction entries  two sets of standard pci configuration registers corresponding to the primary and secondary interface; each set is accessible from either the primary or secondary interface  direct offset address translation for downstream memory and i/o transactions  hardware enable for secondary bus central functions  ieee standard 1149.1 boundary-scan jtag interface  four primary interface base address configuration registers for downstream forwarding, with size and prefetchability programmable for all four address ranges  three secondary interface address configuration registers specifying local address ranges for upstream forwarding, with size and prefetchability programmable for all three address ranges  inverse decoding above the 4 gb address boundary for upstream dacs  ability to generate type 0 and type 1 configuration commands on the primary or secondary interface via configuration or i/o csr accesses  ability to generate i/o commands on the primary or secondary interface via i/o csr accesses  i2o message unit  doorbell registers for software generation of primary and secondary bus interrupts, 16 bits per interface  eight dwords of scratchpad registers  generic own bit (can memory-map) semaphore  parallel flash rom interface with primary bus expansion rom base address register  serial rom interface  secondary bus arbiter support for up to nine external devices at 33 mhz and up to four external devices at 66 mhz (in addition to the 21555)  secondary bus clock output for synchronous operation  four 32-bit base address configuration registers mapping the 21555 control and status registers (csrs)  available in 33 mhz and 66 mhz versions order number: 278320-002 notice: this document contains preliminary information on new products in production. the specifications are subject to change without notice. verify with your local intel sales office that you have the latest datasheet before finalizing a design.
ii datasheet information in this document is provided in connection with intel ? products. no license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. except as provided in intel?s terms and conditions of sale for such products, inte l assumes no liability whatsoever, and intel disclaims any express or implied warranty, relating to sale and/or use of intel products including liabil ity or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property righ t. intel products are not intended for use in medical, life saving, or life sustaining applications. intel may make changes to specifications and product descriptions at any time, without notice. the 21555 non-transparent pci-to-pci bridge may contain design defects or errors known as errata which may cause the product to deviate from published specifications. current characterized errata are available on request. contact your local intel sales office or your distributor to obtain the latest specifications and before placing your product o rder. copies of documents which have an ordering number and are referenced in this document, or other intel literature may be obtaine d by calling 1-800-548-4725 or by visiting intel?s website at http://www.intel.com. copyright ? intel corporation, 2001 intel is a trademark or registered trademark of intel corporation or its subsidiaries in the united states and other countries. *other names and brands may be claimed as the property of others.
datasheet iii contents contents 1.0 introduction ............................................................................................................................... ..... 5 1.1 comparing 21555 and standard pci-to-pci bridge ............................................................. 5 1.2 architectural overview...................................................................................................... .... 8 2.0 pin assignment ...........................................................................................................................10 2.1 pin location list (alphanumeric) ........................................................................................12 2.2 pin signal list (alphanumeric)............................................................................................17 3.0 electrical specifications .............................................................................................................22 3.1 pci electrical specification conformance ..........................................................................22 3.2 absolute maximum ratings ................................................................................................22 3.3 dc specifications ........................................................................................................... ....23 3.4 ac timing specifications .................................................................................................... 23 3.4.1 clock timing specifications ...................................................................................23 3.4.2 pci signal timing specifications ...........................................................................25 3.4.3 reset timing specifications ..................................................................................26 3.4.4 serial rom timing specifications .........................................................................27 3.4.5 parallel rom timing specifications.......................................................................27 3.4.6 jtag timing specifications...................................................................................28 4.0 mechanical specifications ..........................................................................................................29 figures 1 21555 intelligent controller application ...................................................................................... .. 6 2 21555 microarchitecture ....................................................................................................... ........ 9 3 21555 pbga cavity down view.................................................................................................11 4 pci clock signal ac parameter measurements ........................................................................25 5 pci signal timing measurement conditions ..............................................................................25 6 304 pbga (four-layer) package...............................................................................................29 tables 1 21555 and ppb feature comparison...........................................................................................7 2 signal type abbreviations ..................................................................................................... .....10 3 21555 pin location list (alphanumeric) .....................................................................................12 4 21555 pin signal list (alphanumeric).........................................................................................1 7 5 absolute maximum ratings ...................................................................................................... ..22 6 functional operating range.................................................................................................... ...22 7 dc parameters ................................................................................................................. ..........23 8 33 mhz pci clock signal ac parameters..................................................................................24 9 66 mhz pci clock signal ac parameters..................................................................................24 10 33 mhz pci signal timing specifications ..................................................................................26 11 66 mhz pci signal timing specifications ..................................................................................26 12 reset timing specifications .................................................................................................. .....26 13 serial rom timing specifications ............................................................................................. .27 14 parallel rom timing specifications ........................................................................................... 27 15 jtag timing specifications................................................................................................... .....28
contents iv datasheet 16 304-point 4-layer pbga package dimensions ......................................................................... 30
non-transparent ppb datasheet 5 1.0 introduction intel ? s 21555 is a pci peripheral device that performs pci bridging functions for embedded and intelligent i/o applications. the 21555 has a 64-bit primary interface, a 64-bit secondary interface, and 66-mhz capability. the 21554 a related pci peripheral device, has a 64-bit primary interface, a 64-bit secondary interface, and 33-mhz capability. ? the 21555 is a ? non-transparent ? pci-to-pci bridge that acts as a gateway to an intelligent subsystem. it allows a local processor to independently configure and control the local subsystem. the 21555 implements an i2o message unit that enables any local processor to function as an intelligent i/o processor (iop) in an i2o-capable system. because the 21555 is architecture independent, it works with any host and local processors that support a pci bus. this architecture independence enables vendors to leverage existing investments while moving products to pci technology. unlike a transparent pci-to-pci bridge, the 21555 is specifically designed to bridge between two processor domains. the processor domain on the primary interface of the 21555 is also referred to as the host domain, and its processor is the host processor. the secondary bus interfaces to the local domain and the local processor. special features include support of independent primary and secondary pci clocks, independent primary and secondary address spaces, and address translation between the primary (host) and secondary (local) domains. the 21555 enables add-in card vendors to present to the host system a higher level of abstraction than is possible with a transparent pci-to-pci bridge. the 21555 uses a type 0 configuration header, which presents the entire subsystem as a single ? device ? to the host processor. this allows loading of a single device driver for the entire subsystem, and independent local processor initialization and control of the subsystem devices. because the 21555 uses a type 0 configuration header, it does not require hierarchical pci-to-pci bridge configuration code. the 21555 forwards transactions between the primary and secondary pci buses as does a transparent pci-to-pci bridge. in contrast to a transparent pci-to-pci bridge, however, the 21555 can translate the address of a forwarded transaction from a system address to a local address, or vice versa. this mechanism allows the 21555 to hide subsystem resources from the host processor and to resolve any resource conflicts that may exist between the host and local subsystems. the 21555 operates at 3.3 v and is also 5.0-v i/o tolerant. adapter cards designed using the 21555 can be keyed as universal, thus permitting use in either a 5-v or 3-v slot. 1.1 comparing 21555 and standard pci-to-pci bridge the 21555 is functionally similar to a standard pci-to-pci bridge (ppb) in that both provide a connection path between devices attached to two independent pci buses. a 21555 and a ppb allow the electrical loading of devices on one pci bus to be isolated from the other bus while permitting concurrent operation on both buses. because the pci local bus specification restricts pci option cards to a single electrical load, the ability of ppbs and the 21555 to spawn pci buses enables the design of multi device pci option cards. the key difference between a ppb and the 21555 is that the presence of a ppb in a connection path between the host processor and a device is transparent to devices and device drivers, while the presence of the 21555 is not. this difference enables the 21555 to provide features that better support the use of intelligent controllers in the subsystem.
non-transparent ppb 6 datasheet it was a primary goal of the pci-to-pci bridge architecture that a ppb be transparent to devices and device drivers. for example, no changes are needed to a device driver when a pci peripheral is located behind a ppb. once configured during system initialization, a ppb operates without the aid of a device driver. a ppb does not require a device driver of its own since it does not have any resources that must be managed by software during run-time. this requirement for transparency forced the usage of a flat addressing model across pci-to-pci bridges. this means that a given physical address exists at only one location in the pci bus hierarchy and that this location may be accessed by any device attached at any point in the pci bus hierarchy. as a consequence, it is not possible for a ppb to isolate devices or address ranges from access by devices on the opposite interface of a ppb. the ppb architecture assumes that the resources of any device in a pci system are configured and managed by the host processor. however, there are applications where the transparency of a pci-to-pci bridge is not desired. for example, figure 1 shows a hypothetical pci add-in card used for an intelligent subsystem application. assume that the local processor on the add-in card is used to manage the resources of the devices attached to the add-in card ? s local pci bus. assume also that it is desirable to restrict access to these same resources from other pci bus masters in the system and from the host processor. in addition, there is a need to resolve address conflicts that may exist between the host system and the local processor. the non transparency of the 21555 is perfectly suited to this kind of configuration, where a transparent pci-to-pci bridge is problematic. because the 21555 is not transparent, the device driver for the add-in card must be aware of the presence of the 21555 and manage its resources appropriately. the 21555 allows the entire subsystem to appear as a single virtual device to the host. this enables configuration software to identify the appropriate driver for the subsystem. with a transparent pci-to-pci bridge, a driver does not need to know about the presence of the bridge and manage its resources. the subsystem appears to the host system as individual pci devices on a secondary pci bus, not as a single virtual device. table 1 shows a comparison between a 21555 and a standard transparent pci-to-pci bridge. figure 1. 21555 intelligent controller application a8826-01 local cpu cpu- pci bridge intel ? 21555 device dram/ rom pci device pci device pci bus host core logic host cpu memory pci device pci bus intelligent subsystem
non-transparent ppb datasheet 7 table 1. 21555 and ppb feature comparison feature 21555 pci-to-pci bridge transaction forwarding adheres to ppb ordering rules. adheres to ppb ordering rules. uses posted writes and delayed transactions. uses posted writes and delayed transactions. adheres to ppb transaction error and parity error guidelines, although some errors may be reported differently. adheres to ppb transaction error and parity error guidelines. address decoding base address registers are used to define independent downstream and upstream forwarding windows. ppb base and limit address registers are used to define downstream forwarding windows. inverse decoding is only used for upstream transactions above the 4 gb boundary. inverse decoding for upstream forwarding. address translation supported for both memory and i/o transactions. no translation, a flat address model is assumed. configuration downstream devices are not visible to host. downstream devices are visible to host. does not require hierarchical configuration code (type 0 configuration header). requires hierarchical configuration code (type 1 configuration header). does not respond to type 1 configuration transactions. forwards and converts type 1 configuration transactions. supports configuration access from the secondary bus. implements separate set of configuration registers for the secondary interface. does not support configuration access from the secondary bus. same set of configuration registers is used to control both primary and secondary interfaces. run-time resources includes features such as doorbell interrupts, i2o message unit, and so on, that must be managed by the device driver. typically has only configuration registers; no device driver is required. clocks generates secondary bus clock output. generates one or more secondary bus clock outputs. asynchronous secondary clock input is also supported. secondary bus central functions implements secondary bus arbiter. this function can be disabled. implements secondary bus arbiter. drives secondary bus ad, c/be#, and par during reset. this function can be disabled. drives secondary bus ad, c/be#, and par during reset.
non-transparent ppb 8 datasheet 1.2 architectural overview the 21555 consists of the following function blocks: data buffers data buffers include the buffers along with the associated data path control logic. delayed transaction buffers contain the compare functionality for completing delayed transactions. the blocks also contain the watchdog timers associated with the buffers. the data buffers are as follows:  four-entry downstream delayed transaction buffer  four-entry upstream delayed transaction buffer  256-byte downstream posted write buffer  256-byte upstream posted write buffer  256-byte downstream read data buffer  256-byte upstream read data buffer  two downstream i2o delayed transaction entries registers the following register blocks also contain address decode and translation logic, i2o message unit, and interrupt control logic:  primary interface header type 0 configuration registers  secondary interface header type 0 configuration registers  device-specific configuration registers  memory and i/o mapped control and status registers control logic the 21555 has the following control logic:  primary pci target control logic  primary pci master control logic  secondary pci target control logic  secondary pci master control logic  rom interface control logic for both serial and parallel rom connections (interfaces between the rom registers and rom signals)  secondary pci bus arbiter interface to secondary bus device request and grant lines, as well as the 21555 secondary master control logic  jtag control logic
non-transparent ppb datasheet 9 figure 2 shows the 21555 microarchitecture. figure 2. 21555 microarchitecture a7418-01 primary config registers device- specific config registers csr registers secondary config registers jtag rom interface control primary target control primary master control secondary target control secondary master control secondary bus arbiter jtag signals rom interface signals interrupt signals secondary arbiter signals downstream delayed buffer downstream posted write buffer upstream read data buffer downstream read data buffer upstream posted write buffer upstream delayed buffer rimary pci bus secondary pci bus 21555 21555
non-transparent ppb 10 datasheet 2.0 pin assignment this chapter describes the 21555 pin assignment and lists the pins according to location and in alphabetic order. figure 3 shows the 21555 304-point ball grid array (pbga), representing the pins in vertical rows labeled numerically, and horizontal rows labeled alphabetically. table 2 defines the signal type abbreviations used in the signal and pin tables for this specification. table 3 and table 4 use these alphanumerics to identify pin assignments. table 2. signal type abbreviations signal type description i standard input only. o standard output only. ts tristate bidirectional. sts sustained tristate. active low signal must be pulled high for one clock cycle when deasserting. od standard open drain.
non-transparent ppb datasheet 11 figure 3. 21555 pbga cavity down view a7436-01 01 02 03 04 05 06 07 08 09 10 11 12 13 14 15 16 17 18 19 20 a b c d e f g h j k l m n p r t u v w y 21555 aa ab ac 21 22 23 pin 1 corner top view (pin down)
non-transparent ppb 12 datasheet 2.1 pin location list (alphanumeric) table 3 lists the 21555 pins in order of location, showing the location code, signal name, and signal type of each pin. figure 3 provides the map for identifying the pin location codes, listed in alphanumeric order in the pbga location column. table 2 defines the signal type abbreviations used in the type column. table 3. 21555 pin location list (alphanumeric) (sheet 1 of 5) pbga location signal name type pbga location signal name type a1 s_req_l[4] i aa7 p_ad[12] ts a2 s_req_l[3] i aa8 p_ad[10] ts a3 s_req_l[1] i aa9 p_cbe_l[0] ts a4 s_ad[29] ts aa10 p_ad[5] ts a5 s_ad[27] ts aa11 vss p a6 s_ad[25] ts aa12 vdd p a7 s_cbe_l[3] ts aa13 vss p a8 s_ad[22] ts aa14 p_cbe_l[7] ts a9 s_ad[20] ts aa15 p_cbe_l[4] ts a10 s_ad[16] ts aa16 vdd p a11 s_frame_l sts aa17 p_ad[58] ts a12 s_devsel_l sts aa18 p_ad[54] ts a13 s_par ts aa19 vss p a14 s_ad[13] ts aa20 vdd p a15 s_ad[10] ts aa21 p_ad[46] ts a16 s_m66ena i aa22 p_ad[42] ts a17 s_cbe_l[0] ts aa23 vdd p a18 s_ad[6] ts ab1 p_ad[16] ts a19 s_ad[3] ts ab2 vss p a20 s_ad[1] ts ab3 p_trdy_l sts a21 s_req64_l sts ab4 p_stop_l sts a22 vdd p ab5 p_serr_l od a23 s_cbe_l[6] ts ab6 p_ad[15] ts aa1 p_ad[18] ts ab7 vss p aa2 vss p ab8 vss p aa3 p_ad[17] ts ab9 p_ad[8] ts aa4 vss p ab10 p_ad[6] ts aa5 vdd p ab11 vdd p aa6 p_par ts ab12 p_ad[1] ts
non-transparent ppb datasheet 13 ab13 p_ad[0] ts b4 vdd p ab14 p_cbe_l[6] ts b5 s_ad[26] ts ab15 p_ad[63] ts b6 s_ad[24] ts ab16 p_ad[60] ts b7 s_idsel i ab17vsspb8vssp ab18 p_ad[55] ts b9 s_ad[18] ts ab19 p_ad[53] ts b10 vss p ab20 p_ad[51] ts b11 vss p ab21 p_ad[48] ts b12 s_trdy_l sts ab22 vss p b13 s_serr_l od ab23 vdd p b14 s_ad[14] ts ac1 vdd p b15 s_ad[12] ts ac2 vdd p b16 vdd p ac3 p_frame_l sts b17 s_ad[9] ts ac4 p_devsel_l sts b18 s_ad[7] ts ac5 p_perr_l sts b19 s_ad[4] ts ac6 p_cbe_l[1] ts b20 vdd p ac7 p_ad[14] ts b21 vss p ac8 p_ad[11] ts b22 vss p ac9 p_m66ena i b23 vdd p ac10 p_ad[7] ts c1 s_req_l[6] i ac11 p_ad[3] ts c2 s_req_l[7] i ac12 p_ad[2] ts c3 s_req_l[2] i ac13 p_ack64_l sts c4 s_ad[31] ts ac14 p_cbe_l[5] ts c5 s_ad[28] ts ac15 p_ad[61] ts c6 vss p ac16 p_ad[59] ts c7 s_ad[23] ts ac17 p_ad[56] ts c8 s_ad[21] ts ac18 vdd p c9 s_ad[17] ts ac19 p_ad[52] ts c10 vdd p ac20 p_ad[50] ts c11 s_irdy_l sts ac21 p_ad[47] ts c12 s_stop_l sts ac22 p_ad[45] ts c13 s_perr_l sts ac23 p_ad[44] ts c14 s_ad[15] ts b1 vdd p c15 vdd p b2 vss p c16 vss p b3 s_req_l[0] i c17 vss p table 3. 21555 pin location list (alphanumeric) (sheet 2 of 5) pbga location signal name type pbga location signal name type
non-transparent ppb 14 datasheet c18 s_ad[5] ts f1 s_gnt_l[6] ts c19 s_ad[2] ts f2 s_gnt_l[7] ts c20 s_ack64_l sts f3 s_gnt_l[5] ts c21 s_cbe_l[5] ts f4 vss p c22 s_par64 ts f20 vss p c23 s_cbe_l[4] ts f21 vss p d1 s_gnt_l[1] ts f22 s_ad[56] ts d2 s_gnt_l[2] ts f23 s_ad[57] ts d3 s_req_l[8] i g1 s_gnt_l[8] ts d4 s_req_l[5] i g2 vss p d5 s_ad[30] ts g3 s_clk i d6 vdd p g4 s_clk_o o d7 vdd p g20 vdd p d8 vss p g21 s_ad[53] ts d9 s_ad[19] ts g22 s_ad[54] ts d10 vdd p g23 s_ad[55] ts d11 s_cbe_l[2] ts h1 s_rst_l o d12 vss p h2 s_inta_l od d13 s_cbe_l[1] ts h3 tdi i d14 vdd p h4 vdd p d15 s_ad[11] ts h20 vdd p d16 vss p h21 s_ad[50] ts d17 s_ad[8] ts h22 s_ad[51] ts d18 vdd p h23 s_ad[52] ts d19 s_ad[0] ts j1 tdo o d20 s_cbe_l[7] ts j2 tck i d21 vss p j3 trst_l i d22 s_ad[61] ts j4 tms i d23 s_ad[62] ts j20 vdd p e1 s_rst_in_l i j21 s_ad[47] ts e2 s_gnt_l[4] ts j22 s_ad[48] ts e3 s_gnt_l[3] ts j23 s_ad[49] ts e4 s_gnt_l[0] ts k1 sr_cs o e20 s_ad[63] ts k2 pr_ad[7] ts e21 s_ad[60] ts k3 pr_ad[6] ts e22 s_ad[58] ts k4 vss p e23 s_ad[59] ts k20 vss p table 3. 21555 pin location list (alphanumeric) (sheet 3 of 5) pbga location signal name type pbga location signal name type
non-transparent ppb datasheet 15 k21 s_ad[45] ts r3 vdd p k22 vss p r4 p_clk i k23 s_ad[46] ts r20 l_stat ts l1 pr_ad[4] ts r21 s_ad[33] ts l2 pr_ad[3] ts r22 s_ad[32] ts l3 pr_ad[2] ts r23 s_pme_l i l4 pr_ad[5] ts t1 p_ad[30] ts l20 s_ad[44] ts t2 p_ad[31] ts l21 s_ad[42] ts t3 p_req_l ts l22 s_ad[41] ts t4 vdd p l23 s_ad[43] ts t20 vdd p m1 pr_ad[0] ts t21 s_vio i m2 pr_rd_l o t22 p_enum_l od m3 pr_ad[1] ts t23 p_pme_l od m4 vdd p u1 p_ad[27] ts m20 vdd p u2 p_ad[29] ts m21 vdd p u3 vss p m22 s_ad[40] ts u4 p_ad[28] ts m23 vss p u20 p_par64 ts n1 pr_wr_l o u21 p_vio i n2 pr_ale_l o u22 vdd p n3 pr_cs_l / pr_rdy o/i u23 p_ad[32] ts n4 pr_clk o v1 p_ad[25] ts n20 s_ad[36] ts v2 p_ad[26] ts n21 s_ad[39] ts v3 p_ad[24] ts n22 s_ad[38] ts v4 vss p n23 s_ad[37] ts v20 vss p p1 p_rst_l i v21 p_ad[35] ts p2 p_inta_l od v22 p_ad[33] ts p3 scan_ena i v23 p_ad[34] ts p4 vss p w1 p_idsel i p20 vss p w2 p_cbe_l[3] ts p21 s_ad[35] ts w3 p_ad[23] ts p22 s_ad[34] ts w4 p_ad[20] ts p23 vss p w20 p_ad[40] ts r1 p_gnt_l i w21 p_ad[38] ts r2 vss p w22 p_ad[36] ts table 3. 21555 pin location list (alphanumeric) (sheet 4 of 5) pbga location signal name type pbga location signal name type
non-transparent ppb 16 datasheet w23 p_ad[37] ts y12 vss p y1 p_ad[21] ts y13 p_req64_l sts y2 p_ad[22] ts y14 vdd p y3 p_ad[19] ts y15 p_ad[62] ts y4 p_cbe_l[2] ts y16 vss p y5 p_irdy_l sts y17 p_ad[57] ts y6 vdd p y18 vdd p y7 p_ad[13] ts y19 p_ad[49] ts y8 vss p y20 p_ad[43] ts y9 p_ad[9] ts y21 p_ad[41] ts y10 vdd p y22 p_ad[39] ts y11 p_ad[4] ts y23 vss p table 3. 21555 pin location list (alphanumeric) (sheet 5 of 5) pbga location signal name type pbga location signal name type
non-transparent ppb datasheet 17 2.2 pin signal list (alphanumeric) table 4 lists the 21555 signals in alphanumeric order, showing the name, location code, and type of each signal. figure 3 provides the map for identifying the pin location codes that are listed under pbga location column. table 2 defines the signal type abbreviations used in the type column. table 4. 21555 pin signal list (alphanumeric) (sheet 1 of 5) signal name pbga location type signal name pbga location type l_stat r20 ts p_ad[27] u1 ts p_ack64_l ac13 sts p_ad[28] u4 ts p_ad[0] ab13 ts p_ad[29] u2 ts p_ad[1] ab12 ts p_ad[30] t1 ts p_ad[2] ac12 ts p_ad[31] t2 ts p_ad[3] ac11 ts p_ad[32] u23 ts p_ad[4] y11 ts p_ad[33] v22 ts p_ad[5] aa10 ts p_ad[34] v23 ts p_ad[6] ab10 ts p_ad[35] v21 ts p_ad[7] ac10 ts p_ad[36] w22 ts p_ad[8] ab9 ts p_ad[37] w23 ts p_ad[9] y9 ts p_ad[38] w21 ts p_ad[10] aa8 ts p_ad[39] y22 ts p_ad[11] ac8 ts p_ad[40] w20 ts p_ad[12] aa7 ts p_ad[41] y21 ts p_ad[13] y7 ts p_ad[42] aa22 ts p_ad[14] ac7 ts p_ad[43] y20 ts p_ad[15] ab6 ts p_ad[44] ac23 ts p_ad[16] ab1 ts p_ad[45] ac22 ts p_ad[17] aa3 ts p_ad[46] aa21 ts p_ad[18] aa1 ts p_ad[47] ac21 ts p_ad[19] y3 ts p_ad[48] ab21 ts p_ad[20] w4 ts p_ad[49] y19 ts p_ad[21] y1 ts p_ad[50] ac20 ts p_ad[22] y2 ts p_ad[51] ab20 ts p_ad[23] w3 ts p_ad[52] ac19 ts p_ad[24] v3 ts p_ad[53] ab19 ts p_ad[25] v1 ts p_ad[54] aa18 ts p_ad[26] v2 ts p_ad[55] ab18 ts
non-transparent ppb 18 datasheet p_ad[56] ac17 ts pr_ad[2] l3 ts p_ad[57] y17 ts pr_ad[3] l2 ts p_ad[58] aa17 ts pr_ad[4] l1 ts p_ad[59] ac16 ts pr_ad[5] l4 ts p_ad[60] ab16 ts pr_ad[6] k3 ts p_ad[61] ac15 ts pr_ad[7] k2 ts p_ad[62] y15 ts pr_ale_l n2 o p_ad[63] ab15 ts pr_clk n4 o p_cbe_l[0] aa9 ts pr_cs_l / pr_rdy n3 o/i p_cbe_l[1] ac6 ts pr_rd_l m2 o p_cbe_l[2] y4 ts pr_wr_l n1 o p_cbe_l[3] w2 ts p_vio u21 i p_cbe_l[4] aa15 ts s_ack64_l c20 sts p_cbe_l[5] ac14 ts s_ad[0] d19 ts p_cbe_l[6] ab14 ts s_ad[1] a20 ts p_cbe_l[7] aa14 ts s_ad[2] c19 ts p_clk r4 i s_ad[3] a19 ts p_devsel_l ac4 sts s_ad[4] b19 ts p_enum_l t22 od s_ad[5] c18 ts p_frame_l ac3 sts s_ad[6] a18 ts p_gnt_l r1 i s_ad[7] b18 ts p_idsel w1 i s_ad[8] d17 ts p_inta_l p2 od s_ad[9] b17 ts p_irdy_l y5 sts s_ad[10] a15 ts p_m66ena ac9 i s_ad[11] d15 ts p_par aa6 ts s_ad[12] b15 ts p_par64 u20 ts s_ad[13] a14 ts p_perr_l ac5 sts s_ad[14] b14 ts p_pme_l t23 od s_ad[15] c14 ts p_req_l t3 ts s_ad[16] a10 ts p_req64_l y13 sts s_ad[17] c9 ts p_rst_l p1 i s_ad[18] b9 ts p_serr_l ab5 od s_ad[19] d9 ts p_stop_l ab4 sts s_ad[20] a9 ts p_trdy_l ab3 sts s_ad[21] c8 ts pr_ad[0] m1 ts s_ad[22] a8 ts pr_ad[1] m3 ts s_ad[23] c7 ts table 4. 21555 pin signal list (alphanumeric) (sheet 2 of 5) signal name pbga location type signal name pbga location type
non-transparent ppb datasheet 19 s_ad[24] b6 ts s_ad[61] d22 ts s_ad[25] a6 ts s_ad[62] d23 ts s_ad[26] b5 ts s_ad[63] e20 ts s_ad[27] a5 ts s_cbe_l[0] a17 ts s_ad[28] c5 ts s_cbe_l[1] d13 ts s_ad[29] a4 ts s_cbe_l[2] d11 ts s_ad[30] d5 ts s_cbe_l[3] a7 ts s_ad[31] c4 ts s_cbe_l[4] c23 ts s_ad[32] r22 ts s_cbe_l[5] c21 ts s_ad[33] r21 ts s_cbe_l[6] a23 ts s_ad[34] p22 ts s_cbe_l[7] d20 ts s_ad[35] p21 ts s_clk g3 i s_ad[36] n20 ts s_clk_o g4 o s_ad[37] n23 ts s_devsel_l a12 sts s_ad[38] n22 ts s_frame_l a11 sts s_ad[39] n21 ts s_gnt_l[0] e4 ts s_ad[40] m22 ts s_gnt_l[1] d1 ts s_ad[41] l22 ts s_gnt_l[2] d2 ts s_ad[42] l21 ts s_gnt_l[3] e3 ts s_ad[43] l23 ts s_gnt_l[4] e2 ts s_ad[44] l20 ts s_gnt_l[5] f3 ts s_ad[45] k21 ts s_gnt_l[6] f1 ts s_ad[46] k23 ts s_gnt_l[7] f2 ts s_ad[47] j21 ts s_gnt_l[8] g1 ts s_ad[48] j22 ts s_idsel b7 i s_ad[49] j23 ts s_inta_l h2 od s_ad[50] h21 ts s_irdy_l c11 sts s_ad[51] h22 ts s_m66ena a16 i s_ad[52] h23 ts s_par a13 ts s_ad[53] g21 ts s_par64 c22 ts s_ad[54] g22 ts s_perr_l c13 sts s_ad[55] g23 ts s_pme_l r23 i s_ad[56] f22 ts s_req_l[0] b3 i s_ad[57] f23 ts s_req_l[1] a3 i s_ad[58] e22 ts s_req_l[2] c3 i s_ad[59] e23 ts s_req_l[3] a2 i s_ad[60] e21 ts s_req_l[4] a1 i table 4. 21555 pin signal list (alphanumeric) (sheet 3 of 5) signal name pbga location type signal name pbga location type
non-transparent ppb 20 datasheet s_req_l[5] d4 i vdd d7 p s_req_l[6] c1 i vdd d10 p s_req_l[7] c2 i vdd d14 p s_req_l[8] d3 i vdd d18 p s_req64_l a21 sts vdd g20 p s_rst_in_l e1 i vdd h4 p s_rst_l h1 o vdd h20 p s_serr_l b13 od vdd j20 p s_stop_l c12 sts vdd m4 p s_trdy_l b12 sts vdd m20 p scan_ena p3 i vdd m21 p sr_cs k1 o vdd r3 p s_vio t21 i vdd t4 p tck j2 i vdd t20 p tdi h3 i vdd u22 p tdo j1 o vdd y6 p tms j4 i vdd y10 p trst_l j3 i vdd y14 p vdd a22 p vdd y18 p vdd aa5 p vss aa2 p vdd aa12 p vss aa4 p vdd aa16 p vss aa11 p vdd aa20 p vss aa13 p vdd aa23 p vss aa19 p vdd ab11 p vss ab2 p vdd ab23 p vss ab7 p vdd ac1 p vss ab8 p vdd ac2 p vss ab17 p vdd ac18 p vss ab22 p vdd b1 p vss b2 p vdd b4 p vss b8 p vdd b16 p vss b10 p vdd b20 p vss b11 p vdd b23 p vss b21 p vdd c10 p vss b22 p vdd c15 p vss c6 p vdd d6 p vss c16 p table 4. 21555 pin signal list (alphanumeric) (sheet 4 of 5) signal name pbga location type signal name pbga location type
non-transparent ppb datasheet 21 vss c17 p vss m23 p vss d8 p vss p4 p vss d12 p vss p20 p vss d16 p vss p23 p vss d21 p vss r2 p vss f4 p vss u3 p vss f20 p vss v4 p vss f21 p vss v20 p vss g2 p vss y8 p vss k4 p vss y12 p vss k20 p vss y16 p vss k22 p vss y23 p table 4. 21555 pin signal list (alphanumeric) (sheet 5 of 5) signal name pbga location type signal name pbga location type
non-transparent ppb 22 datasheet 3.0 electrical specifications this section specifies the following electrical behavior of the 21555:  pci electrical conformance.  absolute maximum ratings.  dc specifications.  ac timing specifications. 3.1 pci electrical specification conformance the 21555 pci pins conform to the basic set of pci electrical specifications in the pci local bus specification , revision 2.2. see that document for a complete description of the pci i/o protocol and pin ac specifications. 3.2 absolute maximum ratings the 21555 is specified to operate at a maximum frequency of 33 mhz or 66 mhz if 66 mhz capable, at a junction temperature (t j ) not to exceed 125 c. table 5 lists the absolute maximum ratings for the 21555. stressing the device beyond the absolute maximum ratings may cause permanent damage. these are stress ratings only. operating beyond the functional operating range is not recommended and extended exposure beyond the functional operating range may affect reliability. table 6 lists the functional operating range. . table 5. absolute maximum ratings parameter minimum maximum junction temperature, t j ? 125 c supply voltage v cc ? 4.3 v maximum voltage applied to signal pins ? 5.5 v maximum power, p wc ? 3.0 w storage temperature range, t stg ? 55 c 125 c table 6. functional operating range parameter minimum maximum supply voltage, v cc 3.0 v 3.6 v operating ambient temperature, t a 0 c70 c
non-transparent ppb datasheet 23 3.3 dc specifications table 7 defines the dc parameters met by all 21555 signals under the conditions of the functional operating range. note: in table 7 , currents into the chip (chip sinking) are denoted as positive (+) current. currents from the chip (chip sourcing) are denoted as negative ( ? ) current. 3.4 ac timing specifications the next sections specify the ac characteristics met by all 21555 signals under the conditions of the functional operating range:  clock timing.  pci signal timing.  reset timing.  serial rom timing.  parallel rom timing.  jtag timing. 3.4.1 clock timing specifications the ac specifications consist of input requirements and output responses. the input requirements consist of setup and hold times, pulse widths, and high and low times. the output responses are delays from clock to signal. the ac specifications are defined separately for each clock domain within the 21555. table 7. dc parameters symbol parameter condition minimum maximum unit v cc supply voltage ? 3.0 3.6 v v il low-level input voltage a a. guarantees meeting the specification for the 5-v signaling environment. ?? 0.5 0.3 v cc v v ih high-level input voltage a ? 0.5 v cc v io + 0.5 v v v ol low-level output voltage b b. for 3.3-v signaling environment. i out = 1500 a ? 0.1 v cc v v ol5v low-level output voltage c c. for 5-v signaling environment. i out = 6 ma ? 0.55 v v oh high-level output voltage b i out = ? 500 a 0.9 v cc ? v v oh5v high-level output voltage c i out = ? 2 ma 2.4 ? v i il low-level input leakage current a,d d. input leakage currents include high-z output leakage for all bidirectional buffers with tristate outputs. 0 non-transparent ppb 24 datasheet table 8 and table 9 specify p_clk and s_clk parameter values for clock signal ac timing, and figure 4 shows the ac parameter measurements for the p_clk and s_clk signals. see also figure 5 for a further illustration of signal timing. unless otherwise indicated, all ac parameters are guaranteed when tested within the functional operating range of table 6 . table 8. 33 mhz pci clock signal ac parameters symbol parameter minimum maximum unit t cyc p_clk,s_clk cycle time 30 ns t high p_clk, s_clk high time 11 ? ns t low p_clk, s_clk low time 11 ? ns ? p_clk, s_clk slew rate a a. 0.2 v cc to 0.6 v cc . 14v/ns t sclk delay from p_clk to s_clk b b. required when the 21555 is operating in synchronous mode. 315ns t sclkr p_clk rising to s_clk_o rising 0 8 ns t sclkf p_clk falling to s_clk_o falling c c. measured with 30 pf lumped load. 08ns t dskew s_clk_o duty cycle skew from p_clk duty cycle c ? 0.75 ns table 9. 66 mhz pci clock signal ac parameters symbol parameter minimum maximum unit t cyc p_clk,s_clk cycle time 15 30 ns t high p_clk, s_clk high time 6 ? ns t low p_clk, s_clk low time 6 ? ns ? p_clk, s_clk slew rate a a. 0.2 v cc to 0.6 v cc . 1.5 4 v/ns t sclk delay from p_clk to s_clk b b. required when the 21555 is operating in synchronous mode. 315ns t sclkr p_clk rising to s_clk_o rising 0 13 ns t sclkf p_clk falling to s_clk_o falling c c. measured with 30 pf lumped load. 013ns t dskew s_clk_o duty cycle skew from p_clk duty cycle c ? 0.75 ns
non-transparent ppb datasheet 25 3.4.2 pci signal timing specifications figure 5 and tables 10 and 11 show the pci signal timing specifications. figure 4. pci clock signal ac parameter measurements a7834-01 v t1 t high p_clk s_clk v t2 v t3 t cyc t cyc t r t f t low v t1 t high t skew v t2 t r t f v t3 t skew t low notes: t t1 - 2.0 v for 5-v signals; 0.5 v cc for 3.3-v clocks t t2 - 1.5 v for 5-v signals; 0.4 v cc for 3.3-v clocks t t3 - 0.8 v for 5-v signals; 0.3 v cc for 3.3-v clocks figure 5. pci signal timing measurement conditions a7835-01 v test t val t inval t on t off t su t h clk valid output input note: t test - 1.5 v for 5-v signals; 0.4 v cc for 3.3-v signals valid
non-transparent ppb 26 datasheet 3.4.3 reset timing specifications table 12 shows the reset timing specifications for p_rst_l and s_rst_l. table 10. 33 mhz pci signal timing specifications symbol parameter minimum maximum unit t val clk to signal valid delay ? bused signals a,b,c a. see figure 5 . b. all primary interface signals are synchronized to p_clk. all secondary interface signals are synchronized to s_clk. c. point-to-point signals are p_req_l, s_req_l[8:0], p_gnt_l, and s_gnt_l[8:0]. bused signals are p_ad, p_cbe_l, p_par, p_par64, p_perr_l, p_serr_l, p_frame_l, p_irdy_l, p_trdy_l, p_devsel_l, p_stop_l, p_idsel, p_req64_l, p_ack64_l, s_ad, s_cbe_l, s_par, s_par64, s_perr_l, s_serr_l, s_frame_l, s_irdy_l, s_trdy_l, s_devsel_l, s_stop_l, s_req64_l, s_ack64_l, and s_idsel. 211ns t val(ptp) clk to signal valid delay ? point-to-point a,b,c 212ns t on float to active delay a,b 2 ? ns t off active to float delay a,b ? 28 ns t su input setup time to clk ? bused signals a,b,c 7 ? ns t su(ptp) input setup time to clk ? point-to-point a,b,c 10, 12 ? ns t h input signal hold time from clk a,b 0 ? ns table 11. 66 mhz pci signal timing specifications symbol parameter minimum maximum unit t val clk to signal valid delay ? bused signals a,b,c a. see figure 5 . b. all primary interface signals are synchronized to p_clk. all secondary interface signals are synchronized to s_clk. c. point-to-point signals are p_req_l, s_req_l[8:0], p_gnt_l, and s_gnt_l[8:0]. bused signals are p_ad, p_cbe_l, p_par, p_par64, p_perr_l, p_serr_l, p_frame_l, p_irdy_l, p_trdy_l, p_devsel_l, p_stop_l, p_idsel, p_req64_l, p_ack64_l, s_ad, s_cbe_l, s_par, s_par64, s_perr_l, s_serr_l, s_frame_l, s_irdy_l, s_trdy_l, s_devsel_l, s_stop_l, s_req64_l, s_ack64_l, and s_idsel. 26ns t val(ptp) clk to signal valid delay ? point-to-point a,b,c 26ns t on float to active delay a,b 2 ? ns t off active to float delay a,b ? 14 ns t su input setup time to clk ? bused signals a,b 3 ? ns t su(ptp) input setup time to clk ? point-to-point a,b 5 ? ns t h input signal hold time from clk a,b 0 ? ns table 12. reset timing specifications (sheet 1 of 2) symbol parameter minimum maximum unit t rst p_rst_l active time after power stable 1 ? s t rst-clk p_rst_l active time after p_clk stable 100 ? s t rst-off p_rst_l active-to-output float delay ? 40 ns t srst s_rst_l active after p_rst_l assertion ? 40 ns t srst-on s_rst_l active time after s_clk stable 100 ? s t dsrst s_rst_l deassertion after p_rst_l deassertion 0 25 cycles ? p_rst_l slew rate a 50 ? mv/ns
non-transparent ppb datasheet 27 3.4.4 serial rom timing specifications table 13 shows the serial rom timing specifications. 3.4.5 parallel rom timing specifications table 14 shows the parallel rom timing specifications. t rrsus s_req64_l asserted to s_rst_l deasserted 10*t cyc ? ns a t rrval s_rst_l to s_req64_l deasserted delay time 0 t cyc ? ns a t rrsu req64# to rst# deasserting setup time t cyc ? ns t rrh req64# from rst# deasserting hold time 0 50 ns a. applies to rising (deasserting) edge only. table 12. reset timing specifications (sheet 2 of 2) symbol parameter minimum maximum unit table 13. serial rom timing specifications symbol parameter minimum maximum unit t scval pclk to pr_ad[0] serial rom clock valid ? 14 ns t son pr_ad float to active delay 2 ? ns t soff pr_ad active to float delay ? 28 ns t ssu pr_ad[1] di to pr_ad[0] serial rom clock setup time 400 ? ns t sh pr_ad[1] to pr_ad[0] serial rom clock hold time 20 ? ns t smcs sr_cs minimum low time 400 ? ns t scyc pr_ad[0] serial rom clock cycle time 1000 ? ns table 14. parallel rom timing specifications symbol parameter minimum maximum unit t pas pr_ale_l setup to pr_clk rising 30 ? ns t pcc pr_clk cycle time 60 ? ns t pacs pr_ale_l rising to pr_cs_l falling 25 ? ns t pcsl pr_cs_l low 200 ? ns t pcrw pr_cs_l falling to pr_rd_l or pr_wr_l falling 25 ? ns t prs pr_ad setup time to pr_rd_l rising 180 ? ns t prh pr_ad hold time from pr_rd_l rising 0 ? ns t prv pr_clk rising to pr_ad valid 0 15 ns
non-transparent ppb 28 datasheet 3.4.6 jtag timing specifications table 15 shows the jtag timing specifications. table 15. jtag timing specifications symbol parameter minimum maximum unit t jr tck frequency 0 5 mhz t jp tck period 200 ns t ght tck high time 100 ? ns t glt tck low time 100 ? ns t jrt tck rise time a a. measured between 0.8 v and 2.0 v. ? 10 ns t gft tck fall time b b. measured between 2.0 v and 0.8 v. ? 10 ns t js tdi, tms setup time to tck rising edge 10 ? ns t jh tdi, tms hold time from tck rising edge 25 ? ns t jd tdo valid delay from tck falling edge c c. c 1 =50 pf. ? 30 ns t jfd tdo float delay from tck falling edge ? 30 ns
non-transparent ppb datasheet 29 4.0 mechanical specifications the 21555 is contained in an industry-standard 304 pbga, a four-layer plastic ball grid array package, as shown in figure 6 . figure 6. 304 pbga (four-layer) package a7523-01 01 02 03 04 05 06 07 08 09 10 11 12 13 14 15 16 17 18 19 20 a b c d e f g h j k l m n p r t u v w y 21555 aa ab ac 21 22 23 pin 1 corner pin 1 i.d. d d1 _ b _ _ a _ e1 e _ c _ _ basic dimension _ reference dimension ( ) a c s b aaa notes: c bbb / 0.30 s a 2 a a 1 c pin 1 corner e ( j ) ( i ) 30 o b / s top view bottom view / / e
non-transparent ppb 30 datasheet table 16 lists the package dimensions in millimeters. table 16. 304-point 4-layer pbga package dimensions symbol dimension minimum value nominal value maximum value e ball pitch ? 1.27 bsc a a. ansi y14.5m-1982 american national standard dimensioning and tolerancing, section 1.3.2, defines basic dimension (bsc) as: a numerical value used to describe the theoretically exact size, profile, orientation, or location of a feature or da tum target. it is the basis from which permissible variations are established by tolerances on other dimensions, in notes, or in f ea- ture control frames. ? a overall package height 2.12 2.33 2.54 a 1 package standoff height 0.50 0.60 0.70 a 2 encapsulation thickness 1.12 1.17 1.22 b ball diameter 0.60 0.76 0.90 c substrate thickness 0.56 reference b b. the value for this measurement is for reference only. aaa coplanarity ?? 0.2 bbb overall package planarity ?? 0.15 d overall package width 30.80 31.00 31.20 d 1 overall encapsulation width ? 26.00 26.70 e overall package width 30.80 31.00 31.20 e 1 overall encapsulation width ? 26.00 26.70 i location of first row ( x -direction) ? 1.53 reference b ? j location of first row ( y -direction) ? 1.53 reference b ?


▲Up To Search▲   

 
Price & Availability of 21555-AA

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X