![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
merging Memory & Logic Solutions Inc. Document Title 128K x8 bit Super Low Power and Low Voltage Full CMOS Static RAM EM610FV8S Series Low Power, 128Kx8 SRAM Revision History Revision No. 0.0 0.1 History Initial Draft 2'nd Draft Add Pb-free part number Draft Date May 9 , 2003 February 13 , 2004 Remark Emerging Memory & Logic Solutions Inc. IT Venture Tower Eastside 11F, 78, Karac-Dong, Songpa-Ku, Seoul, Rep.of Korea Zip Code : 138-160 Tel : +82-2-2142-1759~1766 Fax : +82-2-2142-1769 / Homepage : www.emlsi.com The attached datasheets are provided by EMLSI reserve the right to change the specifications and products. EMLSI will answer to your questions about device. If you have any questions, please contact the EMLSI office. 1 merging Memory & Logic Solutions Inc. FEATURES * * * * * * Process Technology : 0.18m Full CMOS Organization : 128K x 8 bit Power Supply Voltage : 2.7V ~ 3.6V Low Data Retention Voltage : 1.5V(Min) Three state output and TTL Compatible Package Type : 32-sTSOP1 EM610FV8S Series Low Power, 128Kx8 SRAM GENERAL DESCRIPTION The EM610FV8S families are fabricated by EMLSI's advanced full CMOS process technology. The families support industrial temperature range and Chip Scale Package for user flexibility of system design. The families also supports low data retention voltage for battery back-up operation with low data retention current. PRODUCT FAMILY Power Dissipation Product Family Operating Temperature Industrial (-40 ~ 85oC) Vcc Range Speed Standby (ISB1 , Typ) 0.5A2) Operating (I CC1.Max) 3 mA PKG Type EM610FV8S 2.7V~3.6V 551) / 70ns 32 - sTSOP1 1. The parameter is measured with 30pF test load. 2. Typical values are measured at Vcc=3.3V, T A =25 oC and not 100% tested. PIN DESCRIPTION A11 A9 A8 A13 WE CS2 A15 VCC NC A16 A14 A12 A7 A6 A5 A4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 OE A10 CS1 IO8 IO7 IO6 IO5 IO4 VSS I/O3 I/O2 I/O1 A0 A1 A2 A3 FUNCTIONAL BLOCK DIAGRAM Pre-charge Circuit 23 22 21 20 19 18 17 Row S elect 32 - sTSOP Type1 - Forward 26 25 24 A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 VC C VSS Memory Array 1024 x 1024 I/O1 ~ I/O8 Data Cont I/O Circuit Column Select Name CS 1 ,CS 2 OE A 0 ~A16 I/O1 ~I/O 8 Function Chip select inputs Output Enable input Address Inputs Data Inputs/outputs Name WE Vcc Vss NC Function A A11 A A13 A A A 14 15 16 10 12 Write Enable input Power Supply Ground No Connection WE OE C1 S C2 S Control Logic 2 merging Memory & Logic Solutions Inc. ABSOLUTE MAXIMUM RATINGS * Parameter Voltage on Any Pin Relative to Vss Voltage on Vcc supply relative to Vss Power Dissipation Operating Temperature EM610FV8S Series Low Power, 128Kx8 SRAM Symbol VIN , VOUT VCC PD TA Ratings -0.2 to Vcc+0.3 (Max. 4.0V) -0.2 to 4.0V 1.0 -40 to 85 Unit V V W oC * Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended periods may affect reliability. FUNCTIONAL DESCRIPTION CS 1 H X L L L CS 2 X L H H H OE X X H L X WE X X H H L I/O High-Z High-Z High-Z Data Out Data In Mode Deselected Deselected Output Disabled Read Write Power Stand by Stand by Active Active Active Note: X means don't care. (Must be low or high state) 3 merging Memory & Logic Solutions Inc. RECOMMENDED DC OPERATING CONDITIONS 1) Parameter Supply voltage Ground Input high voltage Input low voltage 1. 2. 3. 4. EM610FV8S Series Low Power, 128Kx8 SRAM Symbol VCC VSS VIH VIL Min 2.7 0 2.2 -0.2 3) Typ 3.3 0 - Max 3.6 0 VCC + 0.22) 0.6 Unit V V V V TA= -40 to 85oC, otherwise specified Overshoot: VCC +2.0 V in case of pulse width < 20ns Undershoot: -2.0 V in case of pulse width < 20ns Overshoot and undershoot are sampled, not 100% tested. CAPACITANCE 1) (f =1MHz, TA=25oC) Item Input capacitance Input/Ouput capacitance 1. Capacitance is sampled, not 100% tested Symbol C IN CIO Test Condition VIN=0V VIO =0V Min - Max 8 10 Unit pF pF DC AND OPERATING CHARACTERISTICS Parameter Input leakage current Output leakage current Operating power supply Symbol ILI ILO ICC I CC1 Average operating current I CC2 Output low voltage Output high voltage Standby Current (TTL) VOL VOH ISB V IN=V SS to V CC CS 1 = VIH , CS2 =VIL or OE=V IH or WE=VIL , VIO= VSS to V CC I IO=0mA, CS 1=V IL, CS 2=WE = VIH , VI N=VI H or VIL Cycle time=1s, 100% duty, I IO=0mA, CS 1< 0.2V, CS2 >V CC -0.2V, V IN< 0.2V or VIN >V CC-0.2V Cycle time = Min, I IO =0mA, 100% duty, CS 1=V IL, CS2 =V IH, V IN=V IL or VI H I OL = 2.1mA I O H = -1.0mA CS 1 = VIH , CS2 =VIL , Other inputs=V IH or V IL CS 1 >V CC-0.2V, CS 2>V C C-0.2V (CS 1 controlled) or 0V Min -1 -1 55ns 70ns 2.4 - Typ - Max 1 1 3 3 25 20 0.4 0.3 Unit A A mA mA mA V V mA Standby Current (CMOS) ISB1 Other inputs=0~V CC (Typ. condition : V C C=3.3V @ 25 C) (Max. condition : V CC=3.6V @ 85 o C) o LL LF - 0.5 1) 5 A NOTES 1. Typical values are measured at Vcc=3.3V, T A=25o C and not 100% tested. 4 merging Memory & Logic Solutions Inc. AC OPERATING CONDITIONS Test Conditions (Test Load and Test Input/Output Reference) Input Pulse Level : 0.4 to 2.2V Input Rise and Fall Time : 5ns Input and Output reference Voltage : 1.5V Output Load (See right) : CL = 100pF+ 1 TTL CL 1) = 30pF + 1 TTL 1. Including scope and Jig capacitance 2. R1 =3070, R 2 =3150 3. VTM=2.8V EM610FV8S Series Low Power, 128Kx8 SRAM VTM 3) R12) CL1) R22) READ CYCLE (V cc =2.7 to 3.6V, Gnd = 0V, T A = -40oC to +85oC) Parameter Read cycle time Address access time Chip select to output Output enable to valid output Chip select to low-Z output Output enable to low-Z output Chip disable to high-Z output Output disable to high-Z output Output hold from address change Symbol tRC tAA tco1, tco2 tO E tLZ1, tLZ2 tOLZ tHZ1, tHZ2 tOHZ tOH 55ns Min 55 10 5 0 0 10 Max 55 55 25 20 20 Min 70 10 5 0 0 10 70ns Max 70 70 35 25 25 - Unit ns ns ns ns ns ns ns ns ns WRITE CYCLE (Vcc =2.7 to 3.6V, Gnd = 0V, TA = -40oC to +85oC) Parameter Write cycle time Chip select to end of write Address setup time Address valid to end of write Write pulse width Write recovery time Write to ouput high-Z Data to write time overlap Data hold from write time End write to output low-Z Symbol tWC tCW1, tCW2 tAs tAW tWP tWR tWHZ tDW tDH tOW 55ns Min 55 45 0 45 40 0 0 25 0 5 Max 20 Min 70 60 0 60 50 0 0 30 0 5 70ns Max 20 Unit ns ns ns ns ns ns ns ns ns ns 5 merging Memory & Logic Solutions Inc. TIMING DIAGRAMS TIMING WAVEFORM OF READ CYCLE(1). EM610FV8S Series Low Power, 128Kx8 SRAM (Address Controlled, CS1=OE=VIL, CS2= WE=V IH ) tRC Address tAA tOH Data Out Previous Data Valid Data Valid TIMING WAVEFORM OF READ CYCLE(2) (WE = VIH) tRC Address tAA CS1 tCO tOH CS2 tHZ tOE OE tOLZ Data Out High-Z Data Valid tOHZ tLZ NOTES (READ CYCLE) 1. t HZ and tOHZ are defined as the outputs achieve the open circuit conditions and are not referanced to output voltage levels. 2. At any given temperature and voltage condition, t HZ(Max.) is less than t LZ(Min.) both for a given device and from device to device interconnection. 6 merging Memory & Logic Solutions Inc. TIMING WAVEFORM OF WRITE CYCLE(1) (WE CONTROLLED) tWC Address tCW (2) CS1 EM610FV8S Series Low Power, 128Kx8 SRAM tWR (4) CS2 tAW tWP (1) WE tAS(3) Data in High-Z Data Valid tDW tDH High-Z tOW tWHZ Data out Data Undefined TIMING WAVEFORM OF WRITE CYCLE(2) (CS1 CONTROLLED) tWC Address tAS(3) CS1 tCW (2) tWR (4) CS2 tAW tWP (1) WE tDW Data in Data Valid tDH Data out High-Z High-Z 7 merging Memory & Logic Solutions Inc. TIMING WAVEFORM OF WRITE CYCLE(3) ( CS2 CONTROLLED) EM610FV8S Series Low Power, 128Kx8 SRAM tWC Address tCW(2) CS1 tAS(3) tW R(4) CS2 tAW tW P(1) WE tDW Data in Data out High-Z Data Valid tDH High-Z NOTES (WRITE CYCLE) 1. A write occurs during the overlap(tWP ) of low CS1, a high CS2 and low WE. A write begins at the latest transition among CS1 goes low, CS2 goes high and WE goes low. A write ends at the earliest transition when CS1 goes high, CS2 goes hagh and WE goes high. The t WP is measured from the beginning of write to the end of write. 2. t CW is measured from the CS1 going low to end of write. 3. t A S is measured from the address valid to the beginning of write. 4. t WR is measured from the end or write to the address change. tWR applied in case a write ends as CS1 or WE going high. 8 merging Memory & Logic Solutions Inc. DATA RETENTION CHARACTERISTICS Parameter VCC for Data Retention Data Retention Current Chip Deselect to Data Retention Time Operation Recovery Time NOTES EM610FV8S Series Low Power, 128Kx8 SRAM Symbol VDR I DR tSDR tRDR Test Condition ISB1 Test Condition (Chip Disabled) 1) Min 1.5 0 Typ2) 0.25 - Max 3.6 - Unit V A VCC =1.5V, ISB1 Test Condition (Chip Disabled) 1) See data retention wave form ns t RC - 1. See the IS B 1 measurement condition of datasheet page 4. 2. Typical values are measured at T A=25o C and not 100% tested. DATA RETENTION WAVE FORM CS1 Controlled Vcc 2.7V tSDR Data Retention Mode tRDR 2.2V VDR CS 1 GND CS 1 > Vcc-0.2V CS2 Controlled Vcc 2.7V CS2 tSDR Data Retention Mode tRDR VDR 0.4V CS 2 < 0.2V GND 9 merging Memory & Logic Solutions Inc. PACKAGE DIMENSIONS EM610FV8S Series Low Power, 128Kx8 SRAM Unit : millimeters/Inches ( 32-sTSOP1-0813.4F ) +0.10 - 0.05 0.008 +0.004 - 0.002 0.20 13.40 +/-0.20 0.528 +/- 0.008 0.10 0.004 MAX #32 #1 ( 0.25 ) 0.010 8.40 0.331MAX 8.00 0.315 0.50 0.0197 #16 #17 1.00 +/-0.10 0.039 +/- 0.004 0.25 TYP 0.010 11.80 0.465 +/-0.10 +/- 0.004 +0.10 - 0.05 0.006 +0.004 - 0.002 0.05 0.002 MIN 0.15 1.20 MAX 0.047 0~8 0.45~0.75 0.018~0.030 0.50 ( 0.020 ) 10 merging Memory & Logic Solutions Inc. MEMORY FUNCTION GUIDE EM610FV8S Series Low Power, 128Kx8 SRAM EM X XX X X X XX X X - XX XX 1. EMLSI Memory 2. Device Type 3. Density 4. Option 5. Technology 6. Operating Voltage 1. Memory Component 2. Device Type 6 ------------------------ Low Power SRAM 7 ------------------------ STRAM 3. Density 1 ------------------------- 1M 2 ------------------------- 2M 4 ------------------------- 4M 8 ------------------------- 8M 16 ----------------------- 16M 32 ----------------------- 32M 64 ----------------------- 64M 4. Option 0 ----------------------- Dual CS 1 ----------------------- Single CS 5. Technology Blank ------------------ CMOS F ------------------------ Full CMOS 6. Operating Voltage Blank ------------------ 5.0V V ------------------------- 2.7V~3.6V U ------------------------- 3.0V S ------------------------- 2.5V R ------------------------- 2.0V P ------------------------- 1.8V 7. Orginzation 8 ---------------------- x8 bit 16 ---------------------- x16 bit 32 ---------------------- x32 bit 11 11. Power 10. Speed 9. Packages 8. Version 7. Orgainzation 8. Version Blank ----------------- Mother Die A ----------------------- First revision B ----------------------- Second revision C ----------------------- Third revision D ----------------------- Fourth revision E ----------------------- Fifth revision F ----------------------- Sixth revision 9. Package Blank ---------------------- FPBGA S ---------------------------- 32 sTSOP1 T ---------------------------- 32 TSOP1 U ---------------------------- 44 TSOP2 W ---------------------------- Wafer 10. Speed 45 ---------------------- 45ns 55 ---------------------- 55ns 70 ---------------------- 70ns 85 ---------------------- 85ns 10 --------------------- 100ns 12 --------------------- 120ns 11. Power LL ---------------------- Low Low Power LF ---------------------- Low Low Power(Pb-Free) L ---------------------- Low Power S ---------------------- Standard Power |
Price & Availability of EM621FV8AU-70LL
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |