![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Preliminary Technical Data FEATURES 2 pF off capacitance 1 pC charge injection 33 V supply range 150 on resistance Fully specified at +12 V, 15 V No VL supply required 3 V logic-compatible inputs Rail-to-rail operation 16-lead TSSOP and 16-lead LFCSP packages Typical power consumption: <0.03 W 1 pF Off Capacitance, 1 pC Charge Injection, 15 V/12 V iCMOSTM Quad SPST Switches ADG1211/ADG1212/ADG1213 FUNCTIONAL BLOCK DIAGRAM S1 IN1 D1 S2 IN2 IN2 D2 S3 IN3 D3 S4 IN4 D4 IN4 D4 IN3 D3 S4 IN4 04778-0-001 S1 IN1 D1 S2 IN2 D2 S3 IN3 IN1 S1 D1 S2 D2 ADG1211 ADG1212 ADG1213 S3 D3 S4 D4 SWITCHES SHOWN FOR A LOGIC 1 INPUT APPLICATIONS Automatic test equipment Data aquisition systems Battery-powered systems Sample-and-hold systems Audio signal routing Video signal routing Communication systems Figure 1. iCMOS construction ensures ultralow power dissipation, making the parts ideally suited for portable and batterypowered instruments. The ADG1211/ADG1212/ADG1213 contain four independent single-pole/single-throw (SPST) switches. The ADG1211 and ADG1212 differ only in that the digital control logic is inverted. The ADG1211 switches are turned on with Logic 0 on the appropriate control input, while Logic 1 is required for the ADG1212. The ADG1213 has two switches with digital control logic similar to that of the ADG1211; the logic is inverted on the other two switches. Each switch conducts equally well in both directions when on, and has an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked. The ADG1213 exhibits break-before-make switching action for use in multiplexer applications. Inherent in the design is low charge injection for minimum transients when switching the digital inputs. GENERAL DESCRIPTION The ADG1211/ADG1212/ADG1213 are monolithic CMOS devices containing four independently selectable switches designed on an iCMOS process. iCMOS (industrial-CMOS) is a modular manufacturing process combining high voltage CMOS (complementary metal-oxide semiconductor) and bipolar technologies. It enables the development of a wide range of high performance analog ICs capable of 30 V operation in a footprint that no previous generation of high voltage parts has been able to achieve. Unlike analog ICs using conventional CMOS processes, iCMOS components can tolerate high supply voltages, while providing increased performance, dramatically lower power consumption, and reduced package size. The ultralow capacitance and charge injection of these switches make them ideal solutions for data acquisition and sample-andhold applications, where low glitch and fast settling are required. Fast switching speed coupled with high signal bandwidth make the parts suitable for video signal switching. PRODUCT HIGHLIGHTS 1. 2. 3. 4. 5. 6. 2 pF off capacitance (15 V supply). 1 pC charge injection. 3 V logic-compatible digital inputs: VIH = 2.0 V, VIL = 0.8 V. No VL logic power supply required. Ultralow power dissipation: <0.03 W. 16-lead TSSOP and 4 mm x 4 mm LFCSP packages. Rev. PrE Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.326.8703 (c) 2004 Analog Devices, Inc. All rights reserved. ADG1211/ADG1212/ADG1213 TABLE OF CONTENTS Specifications..................................................................................... 3 Single Supply ................................................................................. 3 Absolute Maximum Ratings............................................................ 6 ESD Caution.................................................................................. 6 Pin Configurations and Function Descriptions ........................... 7 Preliminary Technical Data Terminology .......................................................................................8 Typical Performance Characteristics ..............................................9 Test Circuits..................................................................................... 12 Outline Dimensions ....................................................................... 14 Ordering Guide .......................................................................... 14 REVISION HISTORY 11/04--Revision PrE: Preliminary Version Rev. PrE | Page 2 of 16 Preliminary Technical Data SPECIFICATIONS SINGLE SUPPLY VDD = 15 V 10%, VSS = -15 V, GND = 0 V, unless otherwise noted. Table 1. Parameter ANALOG SWITCH Analog Signal Range On Resistance (RON) On Resistance Match between Channels (RON) On Resistance Flatness (RFLAT(ON)) LEAKAGE CURRENTS Source Off Leakage, IS (Off) Drain Off Leakage, ID (Off) 25C 85C Y Version1 VDD to VSS 180 Unit ADADG1211/ADG1212/ADG1213 Test Conditions/Comments 120 5 160 V typ max typ max typ max nA typ nA max nA typ nA max nA typ VS = 10 V, IS = -10 mA; Figure 20 VS = 10 V , IS = -10 mA 25 50 0.01 0.5 0.01 0.5 VS = -5 V/0 V/+5 V; IS = -10 mA VDD = +10 V, VSS = -10 V VS = 0 V/10 V, VD = 10 V/0 V; Figure 21 VS = 0 V/10 V, VD = 10 V/0 V; Figure 21 1 5 1 5 Channel On Leakage, ID, IS (On) 0.04 1 VS = VD = 0 V or 10 V; Figure 22 2 5 2.0 0.8 2.5 0.5 nA max DIGITAL INPUTS Input High Voltage, VINH Input Low Voltage, VINL Input Current, IINL or IINH Digital Input Capacitance, CIN DYNAMIC CHARACTERISTICS2 tON tOFF Break-before-Make Time Delay, tD Charge Injection Off Isolation Channel-to-Channel Crosstalk Total Harmonic Distortion + Noise -3 dB Bandwidth CS (Off) CD (Off) CD, CS (On) POWER REQUIREMENTS IDD IDD ISS 0.005 5 50 15 15 V min V max A typ A max pF typ ns typ ns max ns typ ns max ns typ ns min pC typ dB typ dB typ % typ MHz typ pF typ pF typ pF typ A typ A max A typ A max A typ A max VIN = VINL or VINH 1 1 75 85 0.002 700 2 2 4 0.001 5.0 0.001 5.0 0.001 5.0 Rev. PrE | Page 3 of 16 RL = 300 , CL = 35 pF VS = 10 V; Figure 23 RL = 300 , CL = 35 pF VS = 10 V; Figure 23 RL = 300 , CL = 35 pF VS1 = VS2 = 10 V; Figure 24 VS = 0 V, RS = 0 , CL = 1 nF; Figure 25 RL = 50 , CL = 5 pF, f = 1 MHz; Figure 26 RL = 50 , CL = 5 pF, f = 1 MHz; Figure 27 RL = 600 , 5 V rms, f = 20 Hz to 20 kHz RL = 50 , CL = 5 pF; Figure 28 VDD = +16.5 V, VSS = -16.5 V Digital Inputs = 0 V or VDD Digital Inputs = 5 V Digital Inputs = 0 V or VDD ADG1211/ADG1212/ADG1213 Parameter IGND IGND 25C 0.001 0.001 5.0 Temperature range for Y Version is -40C to +125C. Guaranteed by design, not subject to production test. Preliminary Technical Data 85C Y Version1 5.0 Unit A typ A max A typ A max Test Conditions/Comments Digital Inputs = 0 V or VDD Digital Inputs = 5 V 1 2 VDD = 12 V 10%, VSS = 0 V, GND = 0 V, unless otherwise noted. Table 2. Parameter ANALOG SWITCH Analog Signal Range On Resistance (RON) On Resistance Match between Channels (RON) On -Resistance Flatness (RFLAT(ON)) LEAKAGE CURRENTS Source Off Leakage, IS (Off) Drain Off Leakage, ID (Off) Channel On Leakage, ID, IS (On) DIGITAL INPUTS Input High Voltage, VINH Input Low Voltage, VINL Input Current, IINLor IINH Digital Input Capacitance, CIN DYNAMIC CHARACTERISTICS2 tON tOFF Break-before-Make Time Delay, tD Charge Injection Off Isolation Channel-to-Channel Crosstalk -3 dB Bandwidth CS (Off) CD (Off) CD, CS (On) 25C 85C Y Version1 0 V to VDD 220 1 250 Unit V typ max typ max typ nA typ nA max nA typ nA max nA typ nA max V min V max A typ A max pF typ ns typ ns max ns typ ns max ns typ ns min pC typ dB typ dB typ MHz typ pF typ pF typ pF typ Test Conditions/Comments VS = +10 V, IS = -10 mA; Figure 20 VS = +10 V, IS = -10 mA 12 0.01 0.5 0.01 0.5 0.04 1 VS = -5 V/0 V/+5 V, IS = -10 mA VDD = 12 V VS = 1 V/10 V, VD = 10 V/0 V; Figure 21 VS = 1 V/10 V, VD = 10 V/0 V; Figure 21 VS = VD = 1 V or 10 V; Figure 22 2.5 2.5 5 2.0 0.8 0.001 0.5 5 50 15 15 1 5 75 85 100 2 2 4 VIN = VINL or VINH RL = 300 , CL = 35 pF VS = 8 V; Figure 23 RL = 300 , CL = 35 pF VS = 8 V; Figure 23 RL = 300 , CL = 35 pF VS1 = VS2 = 8 V; Figure 24 VS = 0 V, RS = 0 , CL = 1 nF; Figure 25 RL = 50 , CL = 5 pF, f = 1 MHz; Figure 267 RL = 50 , CL = 5 pF, f = 1 MHz; Figure 27 RL = 50 , CL = 5 pF; Figure 28 Rev. PrE | Page 4 of 16 Preliminary Technical Data Parameter POWER REQUIREMENTS IDD IDD 25C 0.001 5.0 0.001 5.0 Temperature range for Y Version is -40C to +125C. Guaranteed by design, not subject to production test. ADADG1211/ADG1212/ADG1213 85C Y Version1 Unit A typ A max A typ A max Test Conditions/Comments VDD = 13.2 V Digital Inputs = 0 V or VDD Digital Inputs = 5 V 1 2 Rev. PrE | Page 5 of 16 ADG1211/ADG1212/ADG1213 ABSOLUTE MAXIMUM RATINGS TA = 25C, unless otherwise noted. Table 3. Parameter VDD to VSS VDD to GND VSS to GND Analog Inputs1 Digital Inputs1 Peak Current, S or D Continuous Current, S or D Operating Temperature Range Industrial (B Version) Automotive (Y Version) Storage Temperature Range Junction Temperature 16-Lead TSSOP, JA Thermal Impedance 16-Lead LFCSP, JA Thermal Impedance Lead Temperature, Soldering Vapor Phase (60 s) Infrared (15 s) Rating 35 V -0.3 V to +25 V +0.3 V to -25 V VSS - 0.3 V to VDD + 0.3 V GND - 0.3 V to VDD + 0.3 V or 30 mA, whichever occurs first 100 mA (pulsed at 1 ms, 10% duty cycle max) 30 mA -40C to +85C -40C to +125C -65C to +150C 150C 150.4C/W 30.4C/W Preliminary Technical Data Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time. Table 4. ADG1211/ADG1212 Truth Table ADG1211 In 0 1 ADG1212 In 1 0 Switch Condition On Off Table 5. ADG1213 Truth Table Logic 0 1 Switch 1, 4 Off On Switch 2, 3 On Off 215C 220C 1 Overvoltages at IN, S, or D are clamped by internal diodes. Current should be limited to the maximum ratings given. ESD CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Rev. PrE | Page 6 of 16 Preliminary Technical Data PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS ADADG1211/ADG1212/ADG1213 ADG1211/ADG1212/ADG1213 15 IN1 16 D1 14 IN2 13 D2 IN1 D1 S1 VSS GND S4 D4 IN4 1 2 3 4 5 6 7 8 16 15 IN2 D2 S2 VDD NC S3 D3 04788-0-002 ADG1211/ ADG1212/ ADG1213 TOP VIEW 14 13 12 11 10 9 S1 1 VSS 2 GND 3 S4 4 PIN 1 INDICATOR 12 S2 11 VDD 10 NC 9 S3 TOP VIEW (Not to Scale) IN4 6 IN3 7 D4 5 D3 8 IN3 NC = NO CONNECT NC = NO CONNECT Figure 2. TSSOP Pin Configuration Figure 3. LFCSP Pin Configuration Table 6. Pin Function Descriptions TSSOP 1 2 3 4 5 6 7 8 0 10 11 12 13 14 15 16 Pin No. LFCSP 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 Mnemonic IN1 D1 S1 VSS GND S4 D4 IN4 IN3 D3 S3 NC VDD S2 D2 IN2 Function Logic Control Input. Drain Terminal. Can be an input or output. Source Terminal. Can be an input or output. Most Negative Power Supply Potential. Ground (0 V) Reference. Source Terminal. Can be an input or output. Drain Terminal. Can be an input or output. Logic Control Input. Logic Control Input. Drain Terminal. Can be an input or output. Source Terminal. Can be an input or output. No Connection. Most Positive Power Supply Potential. Source Terminal. Can be an input or output. Drain Terminal. Can be an input or output. Logic Control Input. Rev. PrE | Page 7 of 16 04778-0-003 ADG1211/ADG1212/ADG1213 TERMINOLOGY IDD The positive supply current. ISS The negative supply current. VD (VS) The analog voltage on Terminals D and S. RON The ohmic resistance between D and S. RFLAT(ON) Flatness is defined as the difference between the maximum and minimum value of on resistance, as measured over the specified analog signal range. IS (Off) The source leakage current with the switch off. ID (Off) The drain leakage current with the switch off. ID, IS (On) The channel leakage current with the switch on. VINL The maximum input voltage for Logic 0. VINH The minimum input voltage for Logic 1. IINL (IINH) The input current of the digital input. CS (Off) The off switch source capacitance, measured with reference to ground. Preliminary Technical Data CD (Off) The off switch drain capacitance, measured with reference to ground. CD, CS (On) The on switch capacitance, measured with reference to ground. CIN The digital input capacitance. tON The delay between applying the digital control input and the output switching on. See Figure 23. tOFF The delay between applying the digital control input and the output switching off. Charge Injection A measure of the glitch impulse transferred from the digital input to the analog output during switching. Off Isolation A measure of unwanted signal coupling through an off switch. Crosstalk A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance. Bandwidth The frequency at which the output is attenuated by 3 dB. On Response The frequency response of the on switch. Insertion Loss The loss due to the on resistance of the switch. Rev. PrE | Page 8 of 16 Preliminary Technical Data TYPICAL PERFORMANCE CHARACTERISTICS ADADG1211/ADG1212/ADG1213 Figure 4. On Resistance as a Function of VD (VS) for Single Supply Figure 7. On Resistance as a Function of VD (VS) for Different Temperatures, Single Supply Figure 5. On Resistance as a Function of VD (VS) for Dual Supply Figure 8. On Resistance as a Function of VD (VS) for Different Temperatures, Dual Supply Figure 6. On Resistance as a Function of VD (VS) for Different Temperatures, Single Supply Figure 9. Leakage Currents as a Function of VD (VS) Rev. PrE | Page 9 of 16 ADG1211/ADG1212/ADG1213 Preliminary Technical Data Figure 10. Leakage Currents as a Function of VD (VS) Figure 13. Leakage Currents as a Function of Temperature Figure 11. Leakage Currents as a Function of VD (VS) Figure 14. Supply Current vs. Input Switching Frequency Figure 12. Leakage Currents as a Function of Temperature Figure 15. Charge Injection vs. Source Voltage Rev. PrE | Page 10 of 16 Preliminary Technical Data ADADG1211/ADG1212/ADG1213 Figure 16. TON/TOFF Times vs. Temperature Figure 18. Crosstalk vs. Frequency Figure 17. Off Isolation vs. Frequency Figure 19. On Response vs. Frequency Rev. PrE | Page 11 of 16 ADG1211/ADG1212/ADG1213 TEST CIRCUITS IDS V1 S D 04778-0-020 Preliminary Technical Data IS (OFF) A VS S D ID (OFF) A 04778-0-021 ID (ON) NC S D A VD 04778-0-022 VS RON = V1/IDS VD NC = No Connect Figure 20. Test Circuit 1--On Resistance Figure 21. Test Circuit 2--Off Leakage Figure 22. Test Circuit 3 --On Leakage VDD 0.1F VSS 0.1F VIN VOUT VIN RL 300V GND CL 35pF VOUT ADG1211 50% 50% VDD S VS VSS D ADG1212 50% 90% 50% 90% 04778-0-023 IN tON tOFF Figure 23. Test Circuit 4--Switching Times VDD 0.1F VSS 0.1F VIN 0V 50% 50% VDD VS1 VS2 S1 S2 VSS D1 D2 RL 300V CL 35pF VOUT2 RL 300V CL 35pF VOUT1 VOUT1 0V 90% 90% VOUT2 0V 90% 90% GND tD Figure 24. Test Circuit 5--Break Before Make Time Delay VDD VSS VDD RS S VSS D VOUT CL 1nF GND VIN ADG1212 ON OFF VS IN VIN VOUT ADG1211 QINJ = CL3 DVOUT 04778-0-025 DVOUT Figure 25. Test Circuit 6--Charge Injection Rev. PrE | Page 12 of 16 04778-0-024 IN1, IN2 ADG1213 tD Preliminary Technical Data VDD 0.1F VSS 0.1F NETWORK ANALYZER ADADG1211/ADG1212/ADG1213 VDD 0.1F VSS 0.1F NETWORK ANALYZER VDD S IN VSS VDD S VSS 50 D 50 VS VOUT 50 VS D VOUT IN VIN GND RL 50 VIN GND 04778-0-026 RL 50 OFF ISOLATION = 20 LOG VOUT VS INSERTION LOSS = 20 LOG VOUT WITH SWITCH VOUT WITHOUT SWITCH Figure 26. Test Circuit 7--Off Isolation Figure 28. Test Circuit 9--Bandwidth VDD 0.1F NETWORK ANALYZER VOUT RL 50 VSS 0.1F VDD S1 VSS D S2 VS GND R 50 CHANNEL-TO-CHANNEL CROSSTALK = 20 LOG VOUT VS Figure 27. Test Circuit 8--Channel-to-Channel Crosstalk 04778-0-027 Rev. PrE | Page 13 of 16 04778-0-028 ADG1211/ADG1212/ADG1213 OUTLINE DIMENSIONS 5.10 5.00 4.90 Preliminary Technical Data 16 9 4.50 4.40 4.30 1 8 6.40 BSC PIN 1 1.20 MAX 0.20 0.09 0.65 BSC 0.30 0.19 COPLANARITY 0.10 SEATING PLANE 8 0 0.75 0.60 0.45 0.15 0.05 COMPLIANT TO JEDEC STANDARDS MO-153AB Figure 29. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters 4.00 BSC SQ 0.60 MAX 0.60 MAX 13 12 16 1 PIN 1 INDICATOR 2.25 2.10 SQ 1.95 0.25 MIN 1.95 BSC PIN 1 INDICATOR TOP VIEW 0.65 BSC 3.75 BSC SQ 0.75 0.60 0.50 EXPOSED PAD (BOTTOM VIEW) 9 8 5 4 12 MAX 1.00 0.85 0.80 0.80 MAX 0.65 TYP 0.05 MAX 0.02 NOM SEATING PLANE 0.30 0.23 0.18 0.20 REF COPLANARITY 0.08 COMPLIANT TO JEDEC STANDARDS MO-220-VGGC Figure 30. 16-Lead Lead Frame Chip Scale Package [VQ_LFCSP] 4 mm x 4 mm Body, Very Thin Quad (CP-16-4) Dimensions shown in millimeters ORDERING GUIDE Model ADG1211YRU ADG1211YCP ADG1212YRU ADG1212YCP ADG1213YRU ADG1213YCP Temperature Range -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C Package Description Thin Shrink Small Outline Package (TSSOP) Lead Frame Chip Scale Package (LFCSP) Thin Shrink Small Outline Package (TSSOP) Lead Frame Chip Scale Package (LFCSP) Thin Shrink Small Outline Package (TSSOP) Lead Frame Chip Scale Package (LFCSP) Package Option RU-16 CP-16-4 RU-16 CP-16-4 RU-16 CP-16-4 Rev. PrE | Page 14 of 16 Preliminary Technical Data NOTES ADADG1211/ADG1212/ADG1213 Rev. PrE | Page 15 of 16 ADG1211/ADG1212/ADG1213 NOTES Preliminary Technical Data (c) 2004 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. PR04778-0-11/04(PrE) Rev. PrE | Page 16 of 16 |
Price & Availability of ADG1211
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |