![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
ISL9N315AD3 / ISL9N315AD3ST February 2003 ISL9N315AD3 / ISL9N315AD3ST N-Channel Logic Level PWM Optimized UltraFET(R) Trench Power MOSFETs General Description This device employs a new advanced trench MOSFET technology and features low gate charge while maintaining low on-resistance. Optimized for switching applications, this device improves the overall efficiency of DC/DC converters and allows operation to higher switching frequencies. Formerly developmental type 83337 Features * Fast switching * rDS(ON) = 0.012 (Typ), VGS = 10V * rDS(ON) = 0.022 (Typ), VGS = 4.5V * Qg (Typ) = 18nC, VGS = 5V * Qgd (Typ) = 3.4nC * CISS (Typ) = 900pF Applications * DC/DC converters DRAIN (FLANGE) DRAIN (FLANGE) SOURCE DRAIN GATE G D GATE SOURCE TO-252 TO-251 S MOSFET Maximum Ratings TA=25C unless otherwise noted Symbol VDSS VGS Parameter Drain to Source Voltage Gate to Source Voltage Drain Current Continuous (TC = 25oC, VGS = 10V) ID Continuous (TC = 100oC, VGS = 4.5V) Continuous (TC = 25oC, VGS = 10V, RJA= 52oC/W) Pulsed PD TJ, TSTG Power dissipation Derate above 25oC Operating and Storage Temperature 30 23 10 Figure 4 55 0.37 -55 to 175 A A A A W W/oC o Ratings 30 20 Units V V C Thermal Characteristics RJC RJA RJA Thermal Resistance Junction to Case TO-251, TO-252 Thermal Resistance Junction to Ambient TO-251, TO-252 Thermal Resistance Junction to Ambient TO-252, 1in2 copper pad area 2.73 100 52 o o o C/W C/W C/W Package Marking and Ordering Information Device Marking N315AD N315AD Device ISL9N315AD3ST ISL9N315AD3 Package TO-252AA TO-251AA Reel Size 330mm Tube Tape Width 16mm N/A Quantity 2500 units 75 units (c)2003 Fairchild Semiconductor Corporation ISL9N315AD3/ISL9N315AD3ST Rev. A1 ISL9N315AD3 / ISL9N315AD3ST Electrical Characteristics TA = 25C unless otherwise noted Symbol Parameter Test Conditions Min Typ Max Units Off Characteristics BVDSS IDSS IGSS Drain to Source Breakdown Voltage Zero Gate Voltage Drain Current Gate to Source Leakage Current ID = 250A, VGS = 0V VDS = 25V VGS = 0V VGS = 20V TC = 150oC 30 1 250 100 V A nA On Characteristics VGS(TH) rDS(ON) Gate to Source Threshold Voltage Drain to Source On Resistance VGS = VDS, ID = 250A ID = 30A, VGS = 10V ID = 23A, VGS = 4.5V 1 0.012 0.022 3 0.015 0.028 V Dynamic Characteristics CISS COSS CRSS Qg(TOT) Qg(5) Qg(TH) Qgs Qgd Input Capacitance Output Capacitance Reverse Transfer Capacitance Total Gate Charge at 10V Total Gate Charge at 5V Threshold Gate Charge Gate to Source Gate Charge Gate to Drain "Miller" Charge VDS = 15V, VGS = 0V, f = 1MHz VGS = 0V to 10V VGS = 0V to 1V VGS = 0V to 5V V = 15V DD ID = 23A Ig = 1.0mA 900 210 90 18 9.6 1.0 3.4 3.4 28 14 1.5 pF pF pF nC nC nC nC nC Switching Characteristics (VGS = 4.5V) tON td(ON) tr td(OFF) tf tOFF Turn-On Time Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Turn-Off Time VDD = 15V, ID = 10A VGS = 4.5V, RGS = 18 11 49 27 28 90 83 ns ns ns ns ns ns Switching Characteristics (VGS = 10V) tON td(ON) tr td(OFF) tf tOFF Turn-On Time Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Turn-Off Time VDD = 15V, ID = 10A VGS = 10V, R GS = 18 6 26 52 28 48 120 ns ns ns ns ns ns Unclamped Inductive Switching tAV Avalanche Time ID = 2.7 A, 3.0 mH 180 s Drain-Source Diode Characteristics V SD trr QRR Source to Drain Diode Voltage Reverse Recovery Time Reverse Recovered Charge ISD = 23A ISD = 12A ISD = 23A, dISD /dt = 100A/s ISD = 23A, dISD /dt = 100A/s 1.25 1.0 29 18 V V ns nC (c)2003 Fairchild Semiconductor Corporation ISL9N315AD3/ISL9N315AD3ST Rev.A1 ISL9N315AD3 / ISL9N315AD3ST Typical Characteristic 1.2 40 POWER DISSIPATION MULTIPLIER 1.0 ID, DRAIN CURRENT (A) 30 0.8 0.6 20 VGS = 10V VGS = 4.5V 10 0.4 0.2 0 0 25 50 75 100 125 150 175 TC , CASE TEMPERATURE (oC) 0 25 50 75 100 125 150 175 TC, CASE TEMPERATURE (oC) Figure 1. Normalized Power Dissipation vs Ambient Temperature 2 1 DUTY CYCLE - DESCENDING ORDER 0.5 0.2 0.1 0.05 0.02 0.01 Figure 2. Maximum Continuous Drain Current vs Case Temperature ZJC, NORMALIZED THERMAL IMPEDANCE PDM 0.1 t1 t2 SINGLE PULSE NOTES: DUTY FACTOR: D = t1/t2 PEAK TJ = PDM x ZJC x RJC + TC 10-3 10-2 t , RECTANGULAR PULSE DURATION (s) 10-1 100 101 0.01 10-5 10-4 Figure 3. Normalized Maximum Transient Thermal Impedance 500 TRANSCONDUCTANCE MAY LIMIT CURRENT IN THIS REGION IDM, PEAK CURRENT (A) VGS = 10V TC = 25 oC FOR TEMPERATURES ABOVE 25o C DERATE PEAK CURRENT AS FOLLOWS: I = I25 100 VGS = 5V 175 - TC 150 20 10-5 10-4 10-3 10 -2 t , PULSE WIDTH (s) 10 -1 100 101 Figure 4. Peak Current Capability (c)2003 Fairchild Semiconductor Corporation ISL9N315AD3/ISL9N315AD3ST Rev.A1 ISL9N315AD3 / ISL9N315AD3ST Typical Characteristic (Continued) 60 TJ = 25o C ID , DRAIN CURRENT (A) ID, DRAIN CURRENT (A) 60 VGS = 10V VGS = 4.5V 40 40 VGS = 3.5V 20 TJ = 175oC TJ = -55oC 0 1 2 3 4 5 20 VGS = 3.0V PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX TC = 25oC 0 0 0.5 1.0 1.5 2.0 2.5 VGS , GATE TO SOURCE VOLTAGE (V) VDS , DRAIN TO SOURCE VOLTAGE (V) Figure 5. Transfer Characteristics 50 NORMALIZED DRAIN TO SOURCE ON RESISTANCE PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX rDS(ON), DRAIN TO SOURCE ON RESISTANCE (m) 40 ID = 15A 30 ID = 30A Figure 6. Saturation Characteristics 2.0 PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX 1.5 1.0 20 VGS = 10V, ID = 30A 10 2 4 6 8 10 VGS, GATE TO SOURCE VOLTAGE (V) 0.5 -80 -40 0 40 80 120 160 200 TJ, JUNCTION TEMPERATURE (oC) Figure 7. Drain to Source On Resistance vs Gate Voltage and Drain Current 1.4 VGS = VDS, ID = 250A 1.2 THRESHOLD VOLTAGE NORMALIZED GATE Figure 8. Normalized Drain to Source On Resistance vs Junction Temperature 1.2 ID = 250A NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE 1.1 1.0 0.8 1.0 0.6 0.4 -80 -40 0 40 80 120 160 200 TJ, JUNCTION TEMPERATURE (oC) 0.9 -80 -40 0 40 80 120 160 200 TJ , JUNCTION TEMPERATURE (oC) Figure 9. Normalized Gate Threshold Voltage vs Junction Temperature Figure 10. Normalized Drain to Source Breakdown Voltage vs Junction Temperature (c)2003 Fairchild Semiconductor Corporation ISL9N315AD3/ISL9N315AD3ST Rev.A1 ISL9N315AD3 / ISL9N315AD3ST Typical Characteristic (Continued) 2000 1000 C, CAPACITANCE (pF) VGS , GATE TO SOURCE VOLTAGE (V) CISS = C GS + CGD 10 VDD = 15V 8 COSS CGS + CGD 6 CRSS = CGD 4 WAVEFORMS IN DESCENDING ORDER: ID = 30A ID = 15A 0 3 6 9 Qg, GATE CHARGE (nC) 12 15 2 100 70 0.1 VGS = 0V, f = 1MHz 1 10 30 0 VDS , DRAIN TO SOURCE VOLTAGE (V) Figure 11. Capacitance vs Drain to Source Voltage 100 VGS = 4.5V, VDD = 15V, ID = 9A 80 SWITCHING TIME (ns) tf 60 td(OFF) 40 tr Figure 12. Gate Charge Waveforms for Constant Gate Currents 140 120 SWITCHING TIME (ns) td(OFF) 100 80 60 40 tr 20 0 td(ON) VGS = 10V, VDD = 15V, ID = 9A tf 20 td(ON) 0 0 10 20 30 40 RGS, GATE TO SOURCE RESISTANCE () 50 0 10 20 30 40 RGS, GATE TO SOURCE RESISTANCE () 50 Figure 13. Switching Time vs Gate Resistance Figure 14. Switching Time vs Gate Resistance Test Circuits and Waveforms VDS tP L IAS VARY tP TO OBTAIN REQUIRED PEAK IAS VGS DUT tP 0V RG - BVDSS VDS VDD + VDD IAS 0.01 0 tAV Figure 15. Unclamped Energy Test Circuit (c)2003 Fairchild Semiconductor Corporation Figure 16. Unclamped Energy Waveforms ISL9N315AD3/ISL9N315AD3ST Rev.A1 ISL9N315AD3 / ISL9N315AD3ST Test Circuits and Waveforms (Continued) VDS RL VDD VDS Qg(TOT) VGS = 10V VGS Qg(5) VDD DUT Ig(REF) 0 VGS VGS = 1V Qg(TH) Qgs Ig(REF) 0 Qgd VGS = 5V + Figure 17. Gate Charge Test Circuit Figure 18. Gate Charge Waveforms VDS tON td(ON) RL VDS 90% tr tOFF td(OFF) tf 90% VGS + VDD DUT 0 10% 10% 90% VGS 50% PULSE WIDTH 50% RGS VGS 0 10% Figure 19. Switching Time Test Circuit Figure 20. Switching Time Waveforms (c)2003 Fairchild Semiconductor Corporation ISL9N315AD3/ISL9N315AD3ST Rev.A1 ISL9N315AD3 / ISL9N315AD3ST Thermal Resistance vs. Mounting Pad Area The maximum rated junction temperature, TJM , and the thermal resistance of the heat dissipating path determines the maximum allowable device power dissipation, PDM , in an application. Therefore the application's ambient temperature, TA (oC), and thermal resistance RJA (oC/W) must be reviewed to ensure that TJM is never exceeded. Equation 1 mathematically represents the relationship and serves as the basis for establishing the rating of the part. (T -T ) JM A P D M = ----------------------------Z J A 125 RJA = 33.32 + 23.84/(0.268+Area) 100 RJA (oC/W) 75 (EQ. 1) 50 In using surface mount devices such as the TO-252 package, the environment in which it is applied will have a significant influence on the part's current and maximum power dissipation ratings. Precise determination of P DM is complex and influenced by many factors: 1. Mounting pad area onto which the device is attached and whether there is copper on one side or both sides of the board. 2. The number of copper layers and the thickness of the board. 3. The use of external heat sinks. 4. The use of thermal vias. 5. Air flow and board orientation. 6. For non steady state applications, the pulse width, the duty cycle and the transient thermal response of the part, the board and the environment they are in. Fairchild provides thermal information to assist the designer's preliminary application evaluation. Figure 21 defines the RJA for the device as a function of the top copper (component side) area. This is for a horizontally positioned FR-4 board with 1oz copper after 1000 seconds of steady state power with no air flow. This graph provides the necessary information for calculation of the steady state junction temperature or power dissipation. Pulse applications can be evaluated using the Fairchild device Spice thermal model or manually utilizing the normalized maximum transient thermal impedance curve. Displayed on the curve are RJA values listed in the Electrical Specifications table. The points were chosen to depict the compromise between the copper board area, the thermal resistance and ultimately the power dissipation, PDM . Thermal resistances corresponding to other copper areas can be obtained from Figure 21 or by calculation using Equation 2. R JA is defined as the natural log of the area times a coefficient added to a constant. The area, in square inches is the top copper area including the gate and source pads. 25 0.01 0.1 1 10 AREA, TOP COPPER AREA (in2) Figure 21. Thermal Resistance vs Mounting Pad Area R JA = 33.32 + ------------------------------------ 23.84 ( 0.268 + Area ) (EQ. 2) (c)2003 Fairchild Semiconductor Corporation ISL9N315AD3/ISL9N315AD3ST Rev.A1 ISL9N315AD3 / ISL9N315AD3ST PSPICE Electrical Model .SUBCKT ISL9N315AD3 2 1 3 ; CA 12 8 5.0e-10 CB 15 14 3.9e-10 CIN 6 8 7.8e-10 DBODY 7 5 DBODYMOD DBREAK 5 11 DBREAKMOD DPLCAP 10 5 DPLCAPMOD EBREAK 11 7 17 18 31.0 EDS 14 8 5 8 1 EGS 13 8 6 8 1 ESG 6 10 6 8 1 EVTHRES 6 21 19 8 1 EVTEMP 20 6 18 22 1 LGATE rev October 02 LDRAIN DPLCAP 10 RSLC1 51 ESLC 50 RDRAIN EVTHRES + 19 8 6 MSTRO CIN LSOURCE 8 RSOURCE RLSOURCE S1A 12 13 8 S1B CA 13 + EGS 6 8 EDS 14 13 S2B CB + 5 8 8 22 RVTHRES 14 IT VBAT + S2A 15 17 RBREAK 18 RVTEMP 19 7 SOURCE 3 21 16 MWEAK MMED EBREAK RLDRAIN DBREAK 11 + 17 18 DBODY 5 DRAIN 2 RSLC2 5 51 ESG + EVTEMP RGATE + 9 RLGATE 20 18 22 GATE 1 6 8 - IT 8 17 1 LDRAIN 2 5 1.0e-9 LGATE 1 9 4.53e-9 LSOURCE 3 7 5.38e-10 MMED 16 6 8 8 MMEDMOD MSTRO 16 6 8 8 MSTROMOD MWEAK 16 21 8 8 MWEAKMOD RBREAK 17 18 RBREAKMOD 1 RDRAIN 50 16 RDRAINMOD 1.2e-3 RGATE 9 20 2.8 RLDRAIN 2 5 10 RLGATE 1 9 45.3 RLSOURCE 3 7 5.4 RSLC1 5 51 RSLCMOD 1e-6 RSLC2 5 50 1e3 RSOURCE 8 7 RSOURCEMOD 1.0e-2 RVTHRES 22 8 RVTHRESMOD 1 RVTEMP 18 19 RVTEMPMOD 1 S1A S1B S2A S2B 6 12 13 8 S1AMOD 13 12 13 8 S1BMOD 6 15 14 13 S2AMOD 13 15 14 13 S2BMOD VBAT 22 19 DC 1 ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*120),3.5))} .MODEL DBODYMOD D (IS = 3.5e-11 N=1.12 RS = 6.4e-3 TRS1 = 1e-3 TRS2 = 2.0e-6 XTI=2.3 CJO = 6.1e-10 TT = 1e-8 M=0.62) .MODEL DBREAKMOD D (RS = 6.0e-1 TRS1 = 1e-3 TRS2 = -8.5e-6) .MODEL DPLCAPMOD D (CJO = 3.4e-10 IS = 1e-30 N = 10 M = 0.45) .MODEL MMEDMOD NMOS (VTO = 1.68 KP = 3.5 IS=1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 2.8) .MODEL MSTROMOD NMOS (VTO = 2.00 KP = 35 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u) .MODEL MWEAKMOD NMOS (VTO = 1.36 KP = 0.05 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 28 RS = 0.1) .MODEL RBREAKMOD RES (TC1 = 1e-3 TC2 = -1e-7) .MODEL RDRAINMOD RES (TC1 = 3.4e-2 TC2 = 6.0e-5) .MODEL RSLCMOD RES (TC1 = 1e-3 TC2 = 1e-6) .MODEL RSOURCEMOD RES (TC1 = 1e-3 TC2 = 1e-6) .MODEL RVTHRESMOD RES (TC1 = -1.9e-3 TC2 = -8e-6) .MODEL RVTEMPMOD RES (TC1 = -2e-3 TC2 = 1e-6) .MODEL S1AMOD VSWITCH (RON = 1e-5 .MODEL S1BMOD VSWITCH (RON = 1e-5 .MODEL S2AMOD VSWITCH (RON = 1e-5 .MODEL S2BMOD VSWITCH (RON = 1e-5 .ENDS Note: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley. ROFF = 0.1 ROFF = 0.1 ROFF = 0.1 ROFF = 0.1 VON = -4.0 VOFF= -1.5) VON = -1.5 VOFF= -4.0) VON = -0.5 VOFF= 0.3) VON = 0.3 VOFF= -0.5) (c)2003 Fairchild Semiconductor Corporation + ISL9N315AD3/ISL9N315AD3ST Rev.A1 ISL9N315AD3 / ISL9N315AD3ST SABER Electrical Model REV October 2002 template ISL9N315AD3 n2,n1,n3 electrical n2,n1,n3 { var i iscl dp..model dbodymod = (isl = 3.5e-11, nl=1.12, rs = 6.4e-3, trs1 = 1e-3, trs2 = 2e-6, xti=2.3, cjo = 6.1e-10, tt = 1e-8, m = 0.62) dp..model dbreakmod = (rs = 6e-1, trs1 = 1e-3, trs2 = -8.5e-6) dp..model dplcapmod = (cjo = 3.4e-10, isl=10e-30, nl=10, m=0.45) m..model mmedmod = (type=_n, vto = 1.68, kp=3.5, is=1e-30, tox=1) m..model mstrongmod = (type=_n, vto = 2.00, kp = 35, is = 1e-30, tox = 1) m..model mweakmod = (type=_n, vto = 1.36, kp = 0.05, is = 1e-30, tox = 1, rs=0.1) sw_vcsp..model s1amod = (ron = 1e-5, roff = 0.1, von = -4.0, voff = -1.5) sw_vcsp..model s1bmod = (ron =1e-5, roff = 0.1, von = -1.5, voff = -4.0) sw_vcsp..model s2amod = (ron = 1e-5, roff = 0.1, von = -0.5, voff = 0.3) LDRAIN sw_vcsp..model s2bmod = (ron = 1e-5, roff = 0.1, von = 0.3, voff = -0.5) DPLCAP 5 DRAIN c.ca n12 n8 = 5.0e-10 c.cb n15 n14 = 3.9e-10 c.cin n6 n8 = 7.8e-10 dp.dbody n7 n5 = model=dbodymod dp.dbreak n5 n11 = model=dbreakmod dp.dplcap n10 n5 = model=dplcapmod i.it n8 n17 = 1 LGATE 10 RSLC1 51 RSLC2 ISCL ESG + GATE 1 RLGATE CIN EVTEMP RGATE + 18 22 9 20 6 6 8 50 RDRAIN EVTHRES 16 21 + 19 8 MMED MSTRO 8 DBREAK 11 MWEAK EBREAK + 17 18 RLDRAIN 2 DBODY l.ldrain n2 n5 = 1.00e-9 l.lgate n1 n9 = 4.53e-9 l.lsource n3 n7 = 5.38e-10 LSOURCE 7 RLSOURCE 18 RVTEMP m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u res.rbreak n17 n18 = 1, tc1 = 1e-3, tc2 = -1e-7 res.rdrain n50 n16 = 1.2e-3, tc1 = 3.4e-2, tc2 = 6e-5 res.rgate n9 n20 = 2.8 res.rldrain n2 n5 = 10 res.rlgate n1 n9 = 45.3 res.rlsource n3 n7 = 5.4 res.rslc1 n5 n51= 1e-6, tc1 = 1e-3, tc2 =1e-6 res.rslc2 n5 n50 = 1e3 res.rsource n8 n7 = 1e-2, tc1 = 1e-3, tc2 =1e-6 res.rvtemp n18 n19 = 1, tc1 = -2e-3, tc2 = 1e-6 res.rvthres n22 n8 = 1, tc1 = -1.9e-3, tc2 = -8e-6 spe.ebreak n11 n7 n17 n18 = 31.0 spe.eds n14 n8 n5 n8 = 1 spe.egs n13 n8 n6 n8 = 1 spe.esg n6 n10 n6 n8 = 1 spe.evtemp n20 n6 n18 n22 = 1 spe.evthres n6 n21 n19 n8 = 1 sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod v.vbat n22 n19 = dc=1 S1A 12 13 8 S1B CA 13 + EGS 6 8 S2A 14 13 S2B SOURCE 3 RSOURCE RBREAK 17 15 CB + EDS 5 8 19 14 IT VBAT + 8 RVTHRES 22 equations { i (n51->n50) +=iscl iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/120))** 3.5)) } } (c)2003 Fairchild Semiconductor Corporation ISL9N315AD3/ISL9N315AD3ST Rev.A1 ISL9N315AD3 / ISL9N315AD3ST SPICE Thermal Model REV October 2002 ISL9N315AD3T CTHERM1 th 6 1.3e-3 CTHERM2 6 5 1.5e-3 CTHERM3 5 4 1.6e-3 CTHERM4 4 3 1.7e-3 CTHERM5 3 2 5.8e-3 CTHERM6 2 tl 4.0e-2 RTHERM1 th 6 2.7e-3 RTHERM2 6 5 3.7e-3 RTHERM3 5 4 5.3e-2 RTHERM4 4 3 6.3e-1 RTHERM5 3 2 7.4e-1 RTHERM6 2 tl 7.6e-1 th JUNCTION RTHERM1 CTHERM1 6 RTHERM2 CTHERM2 5 SABER Thermal Model SABER thermal model ISL9N315AD3T template thermal_model th tl thermal_c th, tl { ctherm.ctherm1 th 6 = 1.3e-3 ctherm.ctherm2 6 5 = 1.5e-3 ctherm.ctherm3 5 4 = 1.6e-3 ctherm.ctherm4 4 3 = 1.7e-3 ctherm.ctherm5 3 2 = 5.8e-3 ctherm.ctherm6 2 tl = 4.0e-2 rtherm.rtherm1 th 6 = 2.7e-3 rtherm.rtherm2 6 5 = 3.7e-3 rtherm.rtherm3 5 4 = 5.3e-2 rtherm.rtherm4 4 3 = 6.3e-1 rtherm.rtherm5 3 2 = 7.4e-1 rtherm.rtherm6 2 tl = 7.6e-1 } RTHERM3 CTHERM3 4 RTHERM4 CTHERM4 3 RTHERM5 CTHERM5 2 RTHERM6 CTHERM6 tl CASE (c)2003 Fairchild Semiconductor Corporation ISL9N315AD3/ISL9N315AD3ST Rev.A1 TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ACExTM FACTTM ActiveArrayTM FACT Quiet SeriesTM BottomlessTM FAST(R) CoolFETTM FASTrTM CROSSVOLTTM FRFETTM DOMETM GlobalOptoisolatorTM EcoSPARKTM GTOTM E2CMOSTM HiSeCTM I2CTM EnSignaTM Across the board. Around the world.TM The Power FranchiseTM Programmable Active DroopTM DISCLAIMER ImpliedDisconnectTM ISOPLANARTM LittleFETTM MicroFETTM MicroPakTM MICROWIRETM MSXTM MSXProTM OCXTM OCXProTM OPTOLOGIC(R) OPTOPLANARTM PACMANTM POPTM Power247TM PowerTrench(R) QFETTM QSTM QT OptoelectronicsTM Quiet SeriesTM RapidConfigureTM RapidConnectTM SILENT SWITCHER(R) SMART STARTTM SPMTM StealthTM SuperSOTTM-3 SuperSOTTM-6 SuperSOTTM-8 SyncFETTM TinyLogic(R) TruTranslationTM UHCTM UltraFET(R) VCXTM FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. PRODUCT STATUS DEFINITIONS Definition of Terms Datasheet Identification Advance Information Product Status Formative or In Design First Production Definition This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. Preliminary No Identification Needed Full Production Obsolete Not In Production Rev. I2 |
Price & Availability of ISL9N315AD3
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |