![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Preliminary PM5395 CRSU-4x2488 Quad Clock Recovery and Synthesis Unit for 2488 Mbit/s FEATURES * Processes four independent bit-serial 2488.32 Mbit/s STS-48 (STM-16) data streams with on-chip clock and data recovery and clock synthesis. * Complies with ITU-T G.958, Telcordia GR-253-CORE and ANSI-T1.105.031994 jitter tolerance, jitter transfer and intrinsic jitter criteria. * Interfaces with downstream SONET/ SDH framer devices over a set of four 4-bit 622 MHz ports that conforms to the timing and AC characteristics defined in the Optical Internetworking Forum, contribution OIF1999.102.8. * Supports Internal Channel-to-Channel Loopback Function (Serial In/Serial Out). Channel 1 can be internally connected to Channel 2, and Channel 3 can be connected to Channel 4. * Provides performance monitoring of SONET Section and Line layer entities or SDH Regenerator Section and Multiplex Section entities. * Supports data streams between 2.4 and 2.7 Gbit/s with arbitrary format in pure Serializer-Deserializer (SERDES) mode. RCLK[3:0] * Supports line loopback from the line side receive stream to the transmit stream and diagnostic loopback from the system side transmit interface to the system side receive stream interface. * Supports loop-timing of the transmit stream from the associated receive stream. * Provides a standard 5 signal IEEE 1149.1 JTAG test port for boundary scan board test purposes. * Provides a generic 16-bit microprocessor bus interface for configuration, control, and status monitoring. * Low power 1.8 V CMOS core logic with 3.3 V CMOS/TTL compatible digital inputs and digital outputs. PECL inputs and outputs are 3.3 V compatible. * Industrial temperature range (-40 C to +85 C Ambient, 105 C Maximum Junction Temperature). * 580-pin UBGA package. SONET SECTION AND LINE/SDH REGENERATOR AND MUX SECTION * Frames to the SONET/SDH receive stream and inserts the framing bytes (A1, A2) into the transmit stream; unscrambles the received stream and scrambles the transmit stream. * Calculates and compares the bit interleaved parity (BIP) error detection codes (B1, B2) for the receive stream. Calculates and inserts B1 in the transmit stream. Accumulates near end errors (B1, B2) and far end errors (M1). * Extracts and filters the automatic protection switch (APS) channel (K1, K2) bytes into internal registers. * Extracts and filters the synchronization status message (S1) byte into an internal register for the receive stream. * Detects loss of signal (LOS), out of frame (OOF), loss of frame (LOF), line remote defect indication (RDI-L), line alarm indication signal (AIS-L), and protection switching byte failure alarms on the receive stream. * Provides automatic line AIS insertion following detection of various received BLOCK DIAGRAM ATP[9.0] Clock Recovery Unit SD[3:0] RXD[3:0]+/Receive Line Interface SALM[3:0] To Analog Blocks RXDATA0[3:0]+/RXCLK0+/RXDATA1[3:0]+/RXCLK1+/RXDATA2[3:0]+/RXCLK2+/RXDATA3[3:0]+/RXCLK3+/SYNC_ERR[3.0]+/- SONET/SDH Bit Error Rate Monitor SONET/SDH Receive Line Interface Receive Regenerator and Multiplexer Processing Receive OIF Interface REFCLK[3:0]+/Transmit Regenerator and Multiplexer Processing TXENB[3:0] TXD[3:0]+/- Transmit Line Interface Transmit OIF Interface C0[3:0] C1[3:0] Transmit Line Clock Synthesis Unit Microprocessor Interface JTAG TXDATA0[3:0]+/TXCLK0+/TXCLK0_SRC+/TXDATA1[3:0]+/TXCLK1+/TXCLK1_SRC+/TXDATA2[3:0]+/TXCLK2+/TXCLK2_SRC+/TXDATA3[3:0]+/TXCLK3+/TXCLK3_SRC+/PHASE_ERR[3.0]+/PHASE_INT[3.0]+/- A[13:0] ALE CSB WRB RDB RSTB PMC-2001500 (P4) PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS' INTERNAL USE TCLK[3.0] D[15:0] TDI TMS TCK TRSTB INTB TDO (c) Copyright PMC-Sierra, Inc. 2001 Preliminary PM5395 CRSU-4x2488 Quad Clock Recovery and Synthesis Unit for 2488 Mbit/s alarms (LOS, LOF, AIS-L) on the OIF receive interface. * Configurable to force line AIS in the transmit stream. APPLICATIONS * Analog Front End for PM5317 SPECTRA-9953 SONET/SDH Framer or PM5390 S/UNI-9953 ATM/POS PHY in 4xOC-48 mode. * High Density OC-48 Serial In/Serial Out Regenerators with optional SONET/SDH performance monitoring and termination, or Optical Overhead Transparency. * Optical Modules requiring Quad Channel Clock Recovery, Clock Synthesis and SERDES to/from an OIF interface with optional SONET/ SDH performance monitoring. TYPICAL APPLICATIONS QUAD CHANNEL 2.4 TO 2.7 GBPS TO OIF SERDES 1 bit PECL Optical* Data Link 4 bit + clock (OIF) Optical Data Link 1 bit PECL 4 bit + clock (OIF) PM5390 S/UNI-9953 - or PM5317 SPECTRA-9953 - or Protocol Processor PM5395 CRSU-4x2488 Optical Data Link 1 bit PECL 4 bit + clock (OIF) Optical Data Link 1 bit PECL 4 bit + clock (OIF) Optical Module or PCB board QUAD CHANNEL 2.4 TO 2.7 GBPS REGENERATOR * Optical Data Link Optical/Electrical and Electrical/Optical Converter Pre Amp Post Amp PM5935 CRSU-4x2488 2.4 to 2.7 Gbps optical stream Laser Driver Head Office: PMC-Sierra, Inc. #105 - 8555 Baxter Place Burnaby, B.C. V5A 4V7 Canada Tel: 604.415.6000 Fax: 604.415.6200 To order documentation, send email to: document@pmc-sierra.com or contact the head office, Attn: Document Coordinator All product documentation is available on our web site at: http://www.pmc-sierra.com For corporate information, send email to: info@pmc-sierra.com PMC-2001500 (P4) (c) Copyright PMC-Sierra, Inc. 2001. All rights reserved. S/UNI is a registered trademark of PMCSierra, Inc. CHESS and SPECTRA are trademarks of PMC-Sierra, Inc. PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS' INTERNAL USE |
Price & Availability of 2001500
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |