![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
HUF76129D3, HUF76129D3S Data Sheet September 1999 File Number 4394.5 20A, 30V, 0.016 Ohm, N-Channel, Logic Level UltraFET Power MOSFETs These N-Channel power MOSFETs are manufactured using the innovative UltraFETTM process. This advanced process technology achieves the lowest possible on-resistance per silicon area, resulting in outstanding performance. This device is capable of withstanding high energy in the avalanche mode and the diode exhibits very low reverse recovery time and stored charge. It was designed for use in applications where power efficiency is important, such as switching regulators, switching converters, motor drivers, relay drivers, lowvoltage bus switches, and power management in portable and battery-operated products. Formerly developmental type TA76129. Features * Logic Level Gate Drive * 20A, 30V * Ultra Low On-Resistance, rDS(ON) = 0.016 * Temperature Compensating PSPICE(R) Model * Temperature Compensating SABER(c) Mode * Thermal Impedance SPICE Model * Thermal Impedance SABER Model * Peak Current vs Pulse Width Curve * UIS Rating Curve * Related Literature - TB334, "Guidelines for Soldering Surface Mount Components to PC Boards" Ordering Information PART NUMBER HUF76129D3 HUF76129D3S PACKAGE TO-251AA TO-252AA BRAND 76129D 76129D Symbol D NOTE: When ordering, use the entire part number. Add the suffix T to obtain the TO-252AA variant in tape and reel, e.g., HUF76129D3ST. G S Packaging JEDEC TO-251AA JEDEC TO-252AA DRAIN (FLANGE) SOURCE DRAIN GATE GATE SOURCE DRAIN (FLANGE) CAUTION: These devices are sensitive to electrostatic discharge; follow proper ESD Handling Procedures. UltraFETTM is a trademark of Intersil Corporation. PSPICE(R) is a registered trademark of MicroSim Corporation. SABER(c) This Material Copyrighted By Its Respective Manufacturer is a Copyright of Analogy Inc. http://www.intersil.com or 407-727-9207 | Copyright (c) Intersil Corporation 1999 1 HUF76129D3, HUF76129D3S Absolute Maximum Ratings TC = 25oC, Unless Otherwise Specified UNITS Drain to Source Voltage (Note 1). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VDSS Drain to Gate Voltage (RGS = 20k) (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VDGR Gate to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VGS Drain Current Continuous (TC = 25oC, VGS = 10V) (Figure 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .ID Continuous (TC = 100oC, VGS = 5V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .ID Continuous (TC = 100oC, VGS = 4.5V) (Figure 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . .ID Pulsed Drain Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . IDM Pulsed Avalanche Rating. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . EAS Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . PD Derate Above 25oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Operating and Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TJ, TSTG Maximum Temperature for Soldering Leads at 0.063in (1.6mm) from Case for 10s. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TL Package Body for 10s, See Techbrief 334. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .Tpkg 30 30 16 20 20 20 Figure 4 Figures 6, 17, 18 105 .83 -55 to 150 300 260 W W/oC oC oC oC V V V A A A CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTE: 1. TJ = 25oC to 150oC. TA = 25oC, Unless Otherwise Specified SYMBOL TEST CONDITIONS MIN TYP MAX UNITS Electrical Specifications PARAMETER OFF STATE SPECIFICATIONS Drain to Source Breakdown Voltage Zero Gate Voltage Drain Current BVDSS IDSS ID = 250A, VGS = 0V (Figure 12) VDS = 25V, VGS = 0V VDS = 25V, VGS = 0V, TC = 150oC 30 - - 1 250 100 V A A nA Gate to Source Leakage Current ON STATE SPECIFICATIONS Gate to Source Threshold Voltage Drain to Source On Resistance IGSS VGS = 16V VGS(TH) rDS(ON) VGS = VDS, ID = 250A (Figure 11) ID = 20A, VGS = 10V (Figure 9, 10) ID = 20A, VGS = 5V (Figure 9) ID = 20A, VGS = 4.5V (Figure 9) 1 - 0.014 0.0175 0.0195 3 0.016 0.021 0.023 V THERMAL SPECIFICATIONS Thermal Resistance Junction to Case Thermal Resistance Junction to Ambient SWITCHING SPECIFICATIONS (VGS = 4.5V) Turn-On Time Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Turn-Off Time tON td(ON) tr td(OFF) tf tOFF VDD = 15V, ID 20A, RL = 0.75, VGS = 4.5V, RGS = 10 (Figures 15, 21, 22) 20 165 30 54 275 125 ns ns ns ns ns ns RJC RJA (Figure 3) TO-251, TO-252 1.20 100 oC/W oC/W 2 This Material Copyrighted By Its Respective Manufacturer HUF76129D3, HUF76129D3S Electrical Specifications PARAMETER SWITCHING SPECIFICATIONS (VGS = 10V) Turn-On Time Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Turn-Off Time GATE CHARGE SPECIFICATIONS Total Gate Charge Gate Charge at 5V Threshold Gate Charge Gate to Source Gate Charge Gate to Drain "Miller" Chatge CAPACITANCE SPECIFICATIONS Input Capacitance Output Capacitance Reverse Transfer Capacitance CISS COSS CRSS VDS = 25V, VGS = 0V, f = 1MHz (Figure 13) 1425 720 170 pF pF pF Qg(TOT) Qg(5) Qg(TH) Qgs Qgd VGS = 0V to 10V VDD = 15V, ID 20A, RL = 0.75 VGS = 0V to 5V Ig(REF) = 1.0mA (Figures 14, 19, 20) V = 0V to 1V GS TA = 25oC, Unless Otherwise Specified (Continued) SYMBOL TEST CONDITIONS MIN TYP MAX UNITS tON td(ON) tr td(OFF) tf tOFF VDD = 15V, ID 20A, RL = 0.75, VGS = 10V, RGS = 10 (Figures 16, 21, 22) - 7 47 60 54 - 80 110 ns ns ns ns ns ns - 38 22 1.4 3.70 11.20 46 26 1.7 - nC nC nC nC nC Source to Drain Diode Specifications PARAMETER Source to Drain Diode Voltage Reverse Recovery Time Reverse Recovered Charge SYMBOL VSD trr QRR ISD = 20A ISD = 20A, dISD/dt = 100A/s ISD = 20A, dISD/dt = 100A/s TEST CONDITIONS MIN TYP MAX 1.25 72 107 UNITS V ns nC Typical Performance Curves 1.2 POWER DISSIPATION MULTIPLIER 1.0 0.8 0.6 0.4 0.2 0 0 25 50 75 100 125 150 TA , AMBIENT TEMPERATURE (oC) ID, DRAIN CURRENT (A) 25 20 15 VGS=10V VGS=4.5V 10 5 0 25 50 75 100 125 150 TC, CASE TEMPERATURE (oC) FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE 3 This Material Copyrighted By Its Respective Manufacturer HUF76129D3, HUF76129D3S Typical Performance Curves 2 1 THERMAL IMPEDANCE ZJC, NORMALIZED DUTY CYCLE - DESCENDING ORDER 0.5 0.2 0.1 0.05 0.02 0.01 PDM 0.1 t1 t2 SINGLE PULSE 0.01 10-5 10-4 10-2 10-3 10-1 t, RECTANGULAR PULSE DURATION (s) NOTES: DUTY FACTOR: D = t1/t2 PEAK TJ = PDM x ZJC x RJC + TC 100 101 (Continued) FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE 2000 TC = 25oC IDM, PEAK CURRENT (A) FOR TEMPERATURES ABOVE 25oC DERATE PEAK CURRENT AS FOLLOWS: VGS = 10V I 100 = I25 150 - TC 125 VGS = 5V TRANSCONDUCTANCE MAY LIMIT CURRENT IN THIS REGION 10 10-5 10-4 10-3 10-2 t, PULSE WIDTH (s) 10-1 100 101 FIGURE 4. PEAK CURRENT CAPABILITY 1000 ID, DRAIN CURRENT (A) 100s 100 IAS, AVALANCHE CURRENT (A) TJ = MAX RATED TC = 25oC 500 If R = 0 tAV = (L)(IAS)/(1.3*RATED BVDSS - VDD) If R 0 tAV = (L/R)ln[(IAS*R)/(1.3*RATED BVDSS - VDD) +1] 100 1ms 10 10ms OPERATION IN THIS AREA MAY BE LIMITED BY rDS(ON) 1 1 STARTING TJ = 25oC 10 STARTING TJ = 150oC BVDSS MAX = 30V 100 10 VDS, DRAIN TO SOURCE VOLTAGE (V) 1 0.01 1 10 0.1 tAV, TIME IN AVALANCHE (ms) 100 NOTE: Refer to Intersil Application Notes AN9321 and AN9322. FIGURE 5. FORWARD BIAS SAFE OPERATING AREA FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY 4 This Material Copyrighted By Its Respective Manufacturer HUF76129D3, HUF76129D3S Typical Performance Curves 60 PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX ID, DRAIN CURRENT (A) 45 150oC 30 (Continued) 25oC -55oC ID, DRAIN CURRENT (A) 60 45 VGS = 10V VGS = 5V VGS = 4.5V VGS = 4V PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX VGS = 3.5V 30 VGS = 3V 15 15 VDD = 15V 0 0 1 2 3 4 0 0 1 2 3 4 5 VDS, DRAIN TO SOURCE VOLTAGE (V) VGS, GATE TO SOURCE VOLTAGE (V) FIGURE 7. TRANSFER CHARACTERISTICS FIGURE 8. SATURATION CHARACTERISTICS 30 ID = 20A rDS(ON), DRAIN TO SOURCE ON RESISTANCE (m) 27 ID = 10A 24 21 18 15 12 2 4 6 ID = 5A NORMALIZED DRAIN TO SOURCE ON RESISTANCE PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX 1.6 1.4 PULSE DURATION = 80s DUTY CYCLE = 0.5% MAX VGS = 10V, ID = 20A 1.2 1.0 0.8 8 10 0.6 -80 -40 0 40 80 120 160 VGS, GATE TO SOURCE VOLTAGE (V) TJ, JUNCTION TEMPERATURE (oC) FIGURE 9. DRAIN TO SOURCE ON RESISTANCE vs GATE VOLTAGE AND DRAIN CURRENT FIGURE 10. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE 1.2 1.1 NORMALIZED GATE THRESHOLD VOLTAGE 1.0 0.9 0.8 0.7 0.6 -80 NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE VGS = VDS, ID = 250A 1.15 ID = 250A 1.10 1.05 1.00 0.95 -40 0 40 80 120 160 0.90 -80 -40 0 40 80 120 160 TJ, JUNCTION TEMPERATURE (oC) TJ , JUNCTION TEMPERATURE (oC) FIGURE 11. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE FIGURE 12. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE 5 This Material Copyrighted By Its Respective Manufacturer HUF76129D3, HUF76129D3S Typical Performance Curves 2000 VGS , GATE TO SOURCE VOLTAGE (V) (Continued) 10 VDD = 15V 8 C, CAPACITANCE (pF) 1600 CISS 1200 COSS 800 VGS = 0V, f = 1MHz CISS = CGS + CGD CRSS = CGD COSS CDS + CGD 6 4 WAVEFORMS IN DESCENDING ORDER: ID = 20A ID = 10A ID = 2A 0 10 20 Qg, GATE CHARGE (nC) 30 40 400 CRSS 0 0 5 10 15 20 25 30 VDS , DRAIN TO SOURCE VOLTAGE (V) 2 0 NOTE: Refer to Intersil Application Notes 7254 and 7260. FIGURE 13. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 14. GATE CHARGE WAVEFORMS FOR CONSTANT GATE CURRENT 500 VGS = 4.5V, VDD = 15V, ID = 20A, RL= 0.75 400 SWITCHING TIME (ns) 300 VGS = 10V, VDD = 15V, ID = 20A, RL= 0.75 250 SWITCHING TIME (ns) tr td(OFF) 200 tf 150 100 tr 50 0 td(ON) 0 10 20 30 40 50 300 td(OFF) 200 tf 100 td(ON) 0 0 10 20 30 40 50 RGS, GATE TO SOURCE RESISTANCE () RGS, GATE TO SOURCE RESISTANCE () FIGURE 15. SWITCHING TIME vs GATE RESISTANCE FIGURE 16. SWITCHING TIME vs GATE RESISTANCE Test Circuits and Waveforms VDS BVDSS L VARY tP TO OBTAIN REQUIRED PEAK IAS VGS DUT tP RG IAS VDD tP VDS VDD + 0V IAS 0.01 0 tAV FIGURE 17. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 18. UNCLAMPED ENERGY WAVEFORMS 6 This Material Copyrighted By Its Respective Manufacturer HUF76129D3, HUF76129D3S Test Circuits and Waveforms VDS RL VDD VDS VGS = 10 VGS + (Continued) Qg(TOT) Qg(5) VDD VGS VGS = 1V 0 Qg(TH) Ig(REF) 0 VGS = 5V DUT Ig(REF) FIGURE 19. GATE CHARGE TEST CIRCUIT FIGURE 20. GATE CHARGE WAVEFORMS VDS tON td(ON) RL VDS + tOFF td(OFF) tr tf 90% 90% VGS DUT RGS VDD 0 10% 90% 10% VGS VGS 0 10% 50% PULSE WIDTH 50% FIGURE 21. SWITCHING TIME TEST CIRCUIT FIGURE 22. SWITCHING TIME WAVEFORM 7 This Material Copyrighted By Its Respective Manufacturer HUF76129D3, HUF76129D3S PSPICE Electrical Model SUBCKT HUF76129D 2 1 3 ; CA 12 8 1.95e-9 CB 15 14 1.85e-9 CIN 6 8 1.31e-9 10 REV April 1998 LDRAIN DPLCAP 5 RLDRAIN DBREAK 11 + 17 EBREAK 18 DRAIN 2 RSLC1 51 ESLC 50 RSLC2 5 51 EBREAK 11 7 17 18 32 EDS 14 8 5 8 1 EGS 13 8 6 8 1 ESG 6 10 6 8 1 EVTHRES 6 21 19 8 1 EVTEMP 20 6 18 22 1 IT 8 17 1 LDRAIN 2 5 1e-9 LGATE 1 9 2.20e-9 LSOURCE 3 7 3.03e-9 MMED 16 6 8 8 MMEDMOD MSTRO 16 6 8 8 MSTROMOD MWEAK 16 21 8 8 MWEAKMOD RBREAK 17 18 RBREAKMOD 1 RDRAIN 50 16 RDRAINMOD 1.9e-3 RGATE 9 20 3.6e-1 RLDRAIN 2 5 10 RLGATE 1 9 22 RLSOURCE 3 7 30.3 RSLC1 5 51 RSLCMOD 1e-6 RSLC2 5 50 1e3 RSOURCE 8 7 RSOURCEMOD 10e-3 RVTHRES 22 8 RVTHRESMOD 1 RVTEMP 18 19 RVTEMPMOD 1 S1A S1B S2A S2B 6 12 13 8 S1AMOD 13 12 13 8 S1BMOD 6 15 14 13 S2AMOD 13 15 14 13 S2BMOD GATE 1 ESG + LGATE EVTEMP RGATE + 18 22 9 20 6 8 EVTHRES + 19 8 6 RLGATE CIN MSTRO LSOURCE 8 RSOURCE RLSOURCE 7 SOURCE 3 S1A 12 S1B CA 13 + EGS 6 8 13 8 S2A 14 13 S2B CB + EDS 5 8 14 IT 15 17 - - VBAT 22 19 DC 1 ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*1000),3.5))} .MODEL DBODYMOD D (IS = 1.2e-12 IKF = 8 TIKF = 1e-2 RS = 7.7e-3 TRS1 = 3e-4 TRS2 = 1e-6 CJO = 2.23e-9 TT = 35e-9 M = 4e-1 XTI =4.75 ) .MODEL DBREAKMOD D (RS = 9.5e-2 TRS1 = 4e-3 TRS2 = 3e-5 IKF = 1e-1) .MODEL DPLCAPMOD D (CJO = 1.12e-10 IS = 1e-30 N = 10 M = 6.5e-1 VJ = 1.45) .MODEL MMEDMOD NMOS (VTO = 1.87 KP = 5.75 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 1) .MODEL MSTROMOD NMOS (VTO = 2.15 KP = 90 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u) .MODEL MWEAKMOD NMOS (VTO = 1.49 KP =2e-2 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 10) .MODEL RBREAKMOD RES (TC1 = 9.8e-4 TC2 = -1e-10) .MODEL RDRAINMOD RES (TC1 = 1e-2 TC2 = 1e-5) .MODEL RSLCMOD RES (TC1 = 1e-6 TC2 = 1.05e-6) .MODEL RSOURCEMOD RES (TC1 = 2.5e-3 TC2 = 2e-6) .MODEL RVTHRESMOD RES (TC1 = -1.8e-3 TC2 = -1.1e-5) .MODEL RVTEMPMOD RES (TC1 = -1.65e-3 TC2 = 1.45e-6) .MODEL S1AMOD VSWITCH (RON = 1e-5 .MODEL S1BMOD VSWITCH (RON = 1e-5 .MODEL S2AMOD VSWITCH (RON = 1e-5 .MODEL S2BMOD VSWITCH (RON = 1e-5 .ENDS ROFF = 0.1 ROFF = 0.1 ROFF = 0.1 ROFF = 0.1 VON = -10.0 VOFF= -0.50) VON = -0.50 VOFF= -10.0) VON = 0.00 VOFF= 0.50) VON = 0.50 VOFF= 0.00) NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley. 8 This Material Copyrighted By Its Respective Manufacturer + DBODY 7 5 DBODYMOD DBREAK 5 11 DBREAKMOD DPLCAP 10 5 DPLCAPMOD - RDRAIN 21 16 DBODY MWEAK MMED RBREAK 18 RVTEMP 19 VBAT + 8 22 RVTHRES HUF76129D3, HUF76129D3S SABER Electrical Model nom temp=25 deg c REV April 1998 template huf76129D n2,n1,n3 electrical n2,n1,n3 { var i iscl d..model dbodymod = (is=1.2e-12, xti=4.75, cjo=2.23e-9,tt=35e-8, m=4e-1) d..model dbreakmod = (is=1e-14) d..model dplcapmod = (cjo=1.12e-9,is=1e-30,n=10,m=6.5e-1, vj=1.45, fc=5e-1) m..model mmedmod = (type=_n,vto=1.87,kp=5.75,is=1e-30, tox=1) m..model mstrongmod = (type=_n,vto=2.15,kp=90,is=1e-30, tox=1) DPLCAP m..model mweakmod = (type=_n,vto=1.49,kp=2e-2,is=1e-30, tox=1) sw_vcsp..model s1amod = (ron=1e-5,roff=0.1,von=-10.0,voff=-0.5) 10 sw_vcsp..model s1bmod = (ron=1e-5,roff=0.1,von=-0.5,voff=10.0) sw_vcsp..model s2amod = (ron=1e-5,roff=0.1,von=0,voff=0.5) sw_vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=0.5,voff=0) RSLC2 30v LL Ultrafet LDRAIN 5 RLDRAIN RDBREAK 72 DBREAK 11 MWEAK DBODY MMED MSTRO EBREAK + 17 18 71 RDBODY DRAIN 2 RSLC1 51 ISCL c.ca n12 n8 = 1.95e-9 c.cb n15 n14 = 1.85e-9 c.cin n6 n8 = 1.31e-9 d.dbody n7 n71 = model=dbodymod d.dbreak n72 n11 = model=dbreakmod d.dplcap n10 n5 = model=dplcapmod i.it n8 n17 = 1 l.ldrain n2 n5 = 1e-9 l.lgate n1 n9 = 2.2e-9 l.lsource n3 n7 = 3.03e-9 LGATE GATE 1 RLGATE CIN ESG + EVTEMP RGATE + 18 22 9 20 6 8 EVTHRES + 19 8 6 50 RDRAIN 21 16 m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u res.rbreak n17 n18 = 1, tc1=9.8e-4,tc2=-1e-10 res.rdbody n71 n5 =7.7e-3, tc1=2.5e-3, tc2=1e-6 res.rdbreak n72 n5 =9.5e-2, tc1=4e-3, tc2=3e-5 res.rdrain n50 n16 = 1.9e-3, tc1=1e-2,tc2=1e-5 res.rgate n9 n20 = 3.6e-1 res.rldrain n2 n5 = 10 res.rlgate n1 n9 = 22 res.rlsource n3 n7 = 30.3 res.rslc1 n5 n51 = 1e-6, tc1=1e-6,tc2=-1.05e-6 res.rslc2 n5 n50 = 1e3 res.rsource n8 n7 = 10e-3, tc1=2.5e-3,tc2=2e-6 res.rvtemp n18 n19 = 1, tc1=-1.8e-3,tc2=1.1e-5 res.rvthres n22 n8 = 1, tc1=-1.65e-3,tc2=-1.45e-6 spe.ebreak n11 n7 n17 n18 = 37 spe.eds n14 n8 n5 n8 = 1 spe.egs n13 n8 n6 n8 = 1 spe.esg n6 n10 n6 n8 = 1 spe.evtemp n20 n6 n18 n22 = 1 spe.evthres n6 n21 n19 n8 = 1 sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod v.vbat n22 n19 = dc=1 equations { i (n51->n50) +=iscl iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/1000))** 3.5 )) } } S1A 12 S1B CA 13 + EGS 6 8 EDS 13 8 S2A 14 13 S2B CB + 5 8 14 15 8 RSOURCE LSOURCE 7 RLSOURCE SOURCE 3 RBREAK 17 18 RVTEMP 19 IT VBAT + - - 8 22 RVTHRES 9 This Material Copyrighted By Its Respective Manufacturer HUF76129D3, HUF76129D3S SPICE Thermal Model REV April 1998 HUF76129D CTHERM1 th 6 1.10e-5 CTHERM2 6 5 2.70e-2 CTHERM3 5 4 3.90e-2 CTHERM4 4 3 1.00e-2 CTHERM5 3 2 2.30e-2 CTHERM6 2 tl 1.80 RTHERM1 th 6 1.00e-4 RTHERM2 6 5 5.00e-4 RTHERM3 5 4 2.90e-2 RTHERM4 4 3 4.80e-1 RTHERM5 3 2 2.80e-1 RTHERM6 2 tl 1.00e-1 RTHERM1 CTHERM1 th JUNCTION 6 RTHERM2 CTHERM2 5 RTHERM3 CTHERM3 SABER Thermal Model Saber thermal model HUF76129D template thermal_model th tl thermal_c th, tl { ctherm.ctherm1 th c2 = 1.10e-5 ctherm.ctherm2 c2 c3 = 2.70e-2 ctherm.ctherm3 c3 c4 = 3.90e-2 ctherm.ctherm4 c4 c5 = 1.00e-2 ctherm.ctherm5 c5 c6 = 2.30e-2 ctherm.ctherm6 c6 tl = 1.80 rtherm.rtherm1 th c2 = 1.00e-4 rtherm.rtherm2 c2 c3 = 5.00e-4 rtherm.rtherm3 c3 c4 = 2.90e-2 rtherm.rtherm4 c4 c5 = 4.80e-1 rtherm.rtherm5 c5 c6 = 2.80e-1 rtherm.rtherm6 c6 tl = 1.00e-1 } 4 RTHERM4 CTHERM4 3 RTHERM5 CTHERM5 2 RTHERM6 CTHERM6 tl CASE All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com 10 This Material Copyrighted By Its Respective Manufacturer |
Price & Availability of HUF76129D3
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |