![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
(R) ISL6410, ISL6410A Data Sheet April 2004 FN9149.1 Single Synchronous Buck Regulators with Integrated FET The ISL6410, ISL6410A are synchronous current-mode PWM regulators designed to provide a total DC-DC solution for microcontrollers, microprocessors, CPLDs, FPGAs, core processors/BBP/MAC, and ASICs. The ISL6410 should be selected for applications using 3.3V 10% as an input voltage and the ISL6410A in applications requiring 5.0V 10%. These synchronous current mode PWM regulators have integrated N- and P-Channel power MOSFETs and provide pre-set pin programmable outputs. Synchronous rectification with internal MOSFETs is used to achieve higher efficiency and a reduced external component count. The operating frequency of 750kHz typical allows the use of small inductor and capacitor values. The device can be synchronized to an external clock signal in the range of 500kHz to 1MHz. A power good signal "PG" is generated when the output voltage falls outside the regulation limits. Other features include overcurrent protection and thermal overload shutdown. The ISL6410, ISL6410A are available in an MSOP 10 lead package. Features * Fully Integrated Synchronous Buck Regulator * PWM Fixed Output Voltage Options - 1.8V, 1.5V or 1.2V with ISL6410 (VIN = 3.3V) - 3.3V, 1.8V or 1.2V with ISL6410A (VIN = 5.0V) * Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500mA * Ultra-Compact DC-DC Converter Design * Stable with Small Ceramic Output Capacitors * High Conversion Efficiency * Extensive Circuit Protection and Monitoring features - Overvoltage, UVLO - Overcurrent - Thermal Shutdown * Available in MSOP package * Pb-Free Packaging Available Applications * CPUs, DSP, CPLDs, FPGAs * ASICs * DVD and DSL applications Ordering Information PART NUMBER ISL6410IU ISL6410IUZ (Note) ISL6410AIU ISL6410AIUZ (Note) TEMP. RANGE (C) -40 to 85 -40 to 85 -40 to 85 -40 to 85 PACKAGE 10 Ld MSOP 10 Ld MSOP (Pb-free) 10 Ld MSOP 10 Ld MSOP (Pb-free) PKG. DWG. # M10.118 M10.118 M10.118 M10.118 * WLAN Cards * Generic 5V to 3.3V Conversion Pinout ISL6410 (MSOP) TOP VIEW PVCC 1 VIN 2 GND 3 PG 4 FB 5 10 PGND 9L 8 EN 7 SYNC 6 VSET NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B. 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright (c) Intersil Americas Inc. 2004. All Rights Reserved All other trademarks mentioned are the property of their respective owners. Functional Block Diagram VIN 10F PVCC 0.1F VIN CURRENT SENSE SOFT START SLOPE COMPENSATION EN EA GM PWM OVERCURRENT, OVERVOLTAGE LOGIC L 2 GND L1 12H GATE DRIVE VOUT 10F COMPENSATION PGND ISL6410, ISL6410A SYNC 750kHz OSCILLATOR ZERO CURRENT DETECT VSET POWER GOOD PWM VOUT UVLO EN PWM REFERENCE 0.45V FB PG NOTES: 1. VIN is 3.3V for ISL6410 and 5.0V for ISL6410A. 2. VSEL in the above schematic is connected to VIN, so the VOUT is 1.8V for ISL6410 and 3.3V for ISL6410A. ISL6410, ISL6410A Typical Application Schematics VIN 3.3V 10% CIN 10F 0.1F 1 PVCC 2 VIN PGND 10 L9 L1 8.2H VOUT 1.8V COUT 10F ISL6410 3 GND 4 PG 5 FB EN 8 SYNC 7 VSET 6 FIGURE 1. SCHEMATIC USING THE ISL6410 VIN 5.0V 10% CIN 10F 0.1F 1 PVCC 2 VIN PGND 10 L9 L1 12H VOUT 3.3V COUT 10F ISL6410A 3 GND 4 PG 5 FB EN 8 SYNC 7 VSET 6 FIGURE 2. SCHEMATIC USING THE ISL6410A 3 ISL6410, ISL6410A Absolute Maximum Ratings (Note 1) Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +6.0V SYNC, FB, VSET & Enable Input (Note 3) . . . . -0.3V to VCC+0.3V ESD Classification (Human Body Model) . . . . . . . . . . . . . . . .1500V Thermal Information Thermal Resistance (Typical) JA (C/W) MSOP Package (Note 4) . . . . . . . . . . . . . . . . . . . . . 128 Maximum Junction Temperature (Plastic Package) . . . . . . . . 150C Maximum Storage Temperature Range . . . . . . . . . . . -65C to 150C Maximum Lead Temperature (10s, soldering . . . . . . . . . . . . . 260C Ambient Temperature Range. . . . . . . . . . . . . . . . . . . . -40C to 85C Junction Temperature Range. . . . . . . . . . . . . . . . . . . -40C to 125C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTES: 3. All voltages are with respect to GND. 4. JA is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. Electrical Specifications PARAMETER VCC SUPPLY Supply Voltage Range Recommended operating conditions unless otherwise noted. VIN = 3.3V 10% (ISL6410) or 5V 10% (ISL6410A), TA = 25C (Note 5). TEST CONDITIONS MIN TYP MAX UNITS VIN (ISL6410) VIN (ISL6410A) 3.0 4.5 2.62 2.53 4.27 4.1 - 3.3 5.0 2.68 2.59 4.37 4.22 2.3 5 10 150 20 3.6 5.5 2.73 2.64 4.45 4.32 10 15 25 V V V V V V mA A A C C Input UVLO Threshold VTR (ISL6410) Rising VTF (ISL6410) Falling VTR (ISL6410A) Rising VTF (ISL6410A) Falling Quiescent Supply Current Shutdown Supply Current IOUT = 0mA EN = GND, TA = 25C EN = GND, TA = 85C Thermal Shutdown Temperature (Note 6) Thermal Shutdown Hysteresis (Note 6) SYNCHRONOUS BUCK PWM REGULATOR Output Voltage Rising Threshold ISL6410, VSEL = L ISL6410, VSEL = H ISL6410, VSEL = OPEN ISL6410A, VSEL = L ISL6410A, VSEL = H ISL6410A, VSEL = OPEN -1.5 -0.5 -1.5 700 1.2 1.8 1.5 1.2 3.3 1.8 230 230 92 93 +1.5 +0.5 +1.5 500 1300 - V V V V V V % % % mA mA m m % % Output Voltage Accuracy Line Regulation Load Regulation Maximum Output Current Peak Output Current Limit PMOS rDS(ON) NMOS rDS(ON) Efficiency Efficiency IOUT = 3mA, TA = -40C to 85C IOUT = 3mA IOUT = 3mA to 500mA IOUT = 200mA IOUT = 200mA IOUT = 200mA, VIN = 3.3V, VO = 1.8V (ISL6410) IOUT = 200mA, VIN = 5.0V, VO = 3.3V (ISL6410A) - 4 ISL6410, ISL6410A Electrical Specifications PARAMETER Efficiency Soft-Start Time OSCILLATOR Oscillator Frequency Frequency Synchronization Range (fSYNC) SYNC High Level Input Voltage SYNC Low Level Input Voltage Sync Input Leakage Current Duty Cycle of External Clock Signal (Note 6) PGOOD (ISL6410 interfaces to 3.3V Logic, ISL6410A interfaces to 5.0V Logic) Rising Threshold Falling Threshold Rising/Falling Hysteresis ENABLE EN High Level Input Voltage EN Low Level Input Voltage EN Input Leakage Current OVERVOLTAGE Overvoltage Threshold NOTES: 5. Specifications at -40C and +85C are guaranteed by design, not production tested. 6. Guaranteed by design, not production tested. 27 30 33 % As % of VIN As % of VIN EN = GND or VIN 70 -1 30 1 % % A 1mA minimum source/sink +5.5 -10.5 8.0 -8.0 1 +10.5 -5.5 % % % Clock signal on SYNC pin As % of VIN As % of VIN SYNC = GND or VIN 620 500 70 -1 20 750 860 1000 30 1 60 kHz kHz % % A % Recommended operating conditions unless otherwise noted. VIN = 3.3V 10% (ISL6410) or 5V 10% (ISL6410A), TA = 25C (Note 5). (Continued) TEST CONDITIONS IOUT = 500mA, VIN = 5.0V, VO = 3.3V (ISL6410A) 4096 Clock Cycles @ 750kHz MIN TYP 91 5.5 MAX UNITS % ms Pin Description VIN - Supply voltage for the IC. It is recommended to place a 1F decoupling capacitor as close as possible to the IC. GND - Small signal ground for the PWM controller stage. All internal control circuits are referenced to this pin. PG - The Power good is an open-drain output. A pull-up resistor should be connected between PG and VIN. It is asserted active high when the output voltage reaches 94.5% of the nominal value. FB - The Feedback pin is used to sense the output voltage, and should be connected to VOUT for normal operation. VSET - This pin is used to program the output voltages. Refer to Table 1 below for details. TABLE 1. VSET High Open (NC) Low ISL6410 Vo 1.8V 1.5V 1.2V ISL6410A Vo 3.3V 1.8V 1.2V SYNC - This pin is used for synchronization. The converter switching frequency can be synchronized to an external CMOS clock signal in the range of (500kHz to 1MHz). EN - A logic high enables the converter, logic low forces the device into shutdown mode reducing the supply current to less than 10A at 25C. This pin should be pulled up to VCC via a 10K resistor. L - This pin is the drain junction of the internal power MOSFETs and is to be connected to the external inductor. PGND - Power ground. Connect all power grounds to this pin. PVCC - This pin provides the Input supply for the internal MOSFETs. It is recommended to place a 1F decoupling capacitor as close as possible to the IC. 5 ISL6410, ISL6410A Functional Description The ISL6410, ISL6410A is a synchronous buck regulator with integrated N- and P-channel power MOSFET and provides pre-set pin programmable outputs. Synchronous rectification with internal MOSFETs is used to achieve higher efficiency and reduced number of external components. Operating frequency of 750kHz typical allows the use of small inductor and capacitor values. The device can be synchronized to an external clock signal in the range of 500kHz to 1MHz. The PG output indicates loss of regulation on PWM output. The PWM is based on the peak current mode control topology with internal slope compensation. At the beginning of each clock cycle, the high side P-channel MOSFET is turned on. The current in the inductor ramps up and is sensed via an internal circuit. On exceeding a preset limit the high side switch is turned off causing the PWM comparator to trip. This occurs whenever the output voltage is in regulation or when the inductor current reaches the current limit. After a minimum dead time to prevent shoot through current, the low side N-channel MOSFET turns on and the current ramps down. As the clock cycle is completed, the low side switch turns off and the next clock cycle is initiated. The control loop is internally compensated thus reducing the amount of external components. The switch current is internally sensed and the maximum current limit is 1300mA peak. Enable Logic low on EN pin forces the PWM section into shutdown. In the shutdown mode all the major blocks of the PWM including power switches, drivers, voltage reference, and oscillator are turned off. Undervoltage Lockout An undervoltage lockout circuit prevents the converter from turning on when the voltage on VIN is less than the values specified in the Input UVLO Threshold section of the electrical specification. Power Good This output is asserted high when the PWM is enabled, and Vout is within 8.0% typical of its final value, and is active low outside this range. When disabled, the output turns active low. It is recommended to leave the PG pin unconnected when not used. PWM Overvoltage and Overcurrent Protection The PWM output current is sampled at the end of each PWM cycle, exceeding the overcurrent limit, causes a 4 bit up/down counter to increment by one LSB. A normal current state causes the counter to decrement by one LSB (the counter will not however "rollover" or count below 0000). When the PWM goes into overcurrent, the counter rapidly reaches count 1111 and the PWM output is shut down and the soft-start counter is reset. After 16 clocks the PWM output is enabled and the soft-start cycle is started. If Vout exceeds the overvoltage limit for 32 consecutive clock cycles the PWM output is shut off and the soft-start cycle is initiated. Synchronization The typical operating frequency for the converter is 750kHz. It is possible to synchronize the converter to an external clock frequency in the range of 500kHz to 1000kHz when an external signal is applied to SYNC pin. The device will automatically detect and synchronize to the rising edge of the first clock pulse. If the clock signal is stopped, the converter automatically switches back to the internal clock and continues its operation without interruption. The switch over will be initiated if no rising edge triggers are present on the SYNC pin for a duration of four clock cycles. No Load Operation If there is no load connected to the output, the converter will regulate the output voltage by allowing the inductor current to reverse for a short period of time. Output Capacitor Selection For best performance, a low ESR output capacitor is needed. Output voltages below 1.8V require a larger output capacitor and ESR value to improve the performance and stability of the converter. For 1.8V output applications, a ceramic capacitor of 10F or higher value with ESR 50m is recommended. The RMS ripple current is calculated as: Vo1 - -------Vin 1 ------------------ x ---------------I RMS ( Co ) = Vo x Lxf 2x 3 Soft-Start As the EN (Enable) pin goes high, the soft-start function will generate an internal voltage ramp. This causes the start-up current to slowly rise preventing output voltage overshoot and high inrush currents. The soft-start duration is typically 5.5ms with 750kHz switching frequency. When the soft-start is completed, the error amplifier will be connected directly to the internal voltage reference. L = the inductor value f = the switching frequency 6 ISL6410, ISL6410A The overall output ripple voltage is the sum of the voltage spike caused by the output capacitor ESR and the voltage ripple caused by charge and discharge of the output capacitor: Vo 1 - -------Vin 1 Vo = Vo x ------------------ x ------------------------ + ESR 8 x Co x f Lxf Inductor Selection The ISL6410 is an internally compensated device and hence a minimum of 8.2H must be used for the ISL6410 and a minimum of 12H for the ISL6410A. The selected inductor must have a low DC resistance and a saturation current greater than the maximum inductor current value can be calculated from the equations below Vo 1 - -------Vin dIL = Vo x -----------------Lxf dIL IL max = Io max + -------2 Where the highest output voltage ripple occurs at the highest input voltage VIN. TABLE 2. RECOMMENDED OUTPUT CAPACITORS CAPACITOR VALUE 10F ESR (m) <50 COMPONENT SUPPLIER AVX 08056D106KAT2A COMMENTS Ceramic where dIL = the peak to peak inductor current L = the inductor value f = the switching frequency ILmax = the max inductor current TABLE 3. RECOMMENDED INDUCTORS INDUCTOR VALUE 8.2H 12H DCR (m) 75 100 COMPONENT SUPPLIER Coilcraft MSS6122-822MX Coilcraft MSS6122-123MX Input Capacitor Selection The input current to the buck converter is pulsed, and therefore a low ESR input capacitor is required. This results in good input voltage filtering and minimizes the interference it causes to other circuits. The input capacitor should have a minimum value of 10F and a higher value can be selected for improving input voltage filtering. The input capacitor should be rated for the maximum input ripple current calculated as: Vo Vo I RMS = Io ( max ) x -------- x 1 - -------- Vin Vin Layout Considerations As in all switching power supplies, the layout is an important step in the design process, more so at high peak currents and switching frequencies. Improper layout practice will give rise to Stability and EMI issues. It is recommended that wide and short traces are used for the main current paths. The input capacitor should be placed as close as possible to the IC pins. This applies to the output inductor and capacitor as well. The analog ground, GND, and the power ground, PGND, need to be separated. Use a common ground node to minimize the effects of ground noise. The worst case RMS ripple current occurs at D = 0.5 and is calculated as: Irms = Io/2. D = Duty Cycle Ceramic capacitors are preferred because of their low ESR value. They are also less sensitive to voltage transients when compared to tantalum capacitors. It is good practice to place the input capacitor as close as possible to the input pin of the IC for optimum performance. 7 ISL6410, ISL6410A Performance Curves and Waveforms 95 VOUT = 1.8V 90 EFFICIENCY (%) VOUT = 1.5V VOUT = 1.2V 85 EFFICIENCY (%) 90 95 IOUT = 200mA 85 IOUT = 500mA 80 80 VIN = 3.3V 75 50 100 IOUT LOAD CURRENT (mA) 500 VIN = 3.3V 75 2.9 3.1 3.3 3.5 VIN INPUT VOLTAGE (V) 3.7 FIGURE 3. ISL6410 EFFICIENCY vs LOAD CURRENT FIGURE 4. ISL6410 VIN vs EFFICIENCY 95 VOUT = 3.3V 95 IOUT = 200mA 90 EFFICIENCY (%) VOUT = 1.8V 85 EFFICIENCY (%) 90 IOUT = 500mA VOUT = 1.2V 85 80 80 VIN = 5.0V 100 IOUT OUTPUT CURRENT (mA) 500 75 4.4 4.6 4.8 5.0 VIN (V) 5.2 5.4 5.6 75 VIN = 5.0V 50 FIGURE 5. ISL6410A EFFICIENCY vs LOAD CURRENT FIGURE 6. ISL6410A EFFICIENCY vs VIN 800 SWITCHING FREQUENCY (kHz) SWITCHING FREQUENCY (kHz) -15 10 35 TEMPERATURE (C) 60 85 780 790 770 780 760 770 750 760 740 750 -40 730 -40 -15 10 35 TEMPERATURE (C) 60 85 FIGURE 7. ISL6410 OSCILLATOR FREQUENCY vs TEMPERATURE FIGURE 8. ISL6410A OSCILLATOR FREQUENCY vs TEMPERATURE 8 ISL6410, ISL6410A Performance Curves and Waveforms CH1 = Top, CH2 = Middle, CH4 = Bottom, where applicable (Continued) VOUT VOUT L PIN VOLTAGE L PIN VOLTAGE L1 CURRENT L1 CURRENT VIN = 5.0V, VOUT = 1.2V, IOUT = 0.5A 0.5s/DIV CH1 = 0.1V/DIV, CH2 = 2V/DIV CH4 = 200mA/DIV 0.5s/DIV CH1 = 0.1V/DIV, CH2 = 2V/DIV CH4 = 200mA/DIV FIGURE 9. SWITCHING WAVEFORM FOR ISL6410 FIGURE 10. SWITCHING WAVEFORM FOR ISL6410A VOUT VOUT IOUT IOUT VIN = 3.3V, VOUT = 1.2V 0.5ms/DIV CH1 = 0.2V/DIV, CH4 = 200mA/DIV VIN = 5.0V, VOUT = 1.2V 0.5ms/DIV CH1 = 0.1V/DIV, CH4 = 200mA/DIV FIGURE 11. TRANSIENT LOAD WAVEFORM FOR ISL6410 FIGURE 12. TRANSIENT LOAD WAVEFORM FOR ISL6410A VOUT VOUT VIN = 3.3V, VOUT = 1.2V 1s/DIV CH1 = 20mV/DIV VIN = 5.0V, VOUT = 1.2V 1s/DIV CH1 = 20mV/DIV FIGURE 13. RIPPLE WAVEFORM FOR ISL6410 FIGURE 14. RIPPLE WAVEFORM FOR ISL6410A 9 ISL6410, ISL6410A Performance Curves and Waveforms -40 VIN = 3.3V, VOUT = 1.2V -50 -60 -70 -80 -90 -100 -110 -120 (Continued) -40 VIN = 5.0V, VOUT = 1.2V -50 -60 -70 -80 -90 -100 -110 -120 NOISE LEVEL 761kHz = -54.0dBm CENTER 2.75MHz, SPAN = 4.5MHz NOISE LEVEL 732kHz = -65.3dBm CENTER 2.75MHz, SPAN = 4.5MHz FIGURE 15. SWITCHING HARMONICS AND NOISE FOR ISL6410 FIGURE 16. SWITCHING HARMONICS AND NOISE FOR ISL6410A 10 ISL6410, ISL6410A Mini Small Outline Plastic Packages (MSOP) N M10.118 (JEDEC MO-187BA) 10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE E1 -BE INCHES SYMBOL MIN 0.037 0.002 0.030 0.007 0.004 0.116 0.116 0.187 0.016 10 0.003 0.003 5o 0o 15o 6o MAX 0.043 0.006 0.037 0.011 0.008 0.120 0.120 0.199 0.028 A ABC MILLIMETERS MIN 0.94 0.05 0.75 0.18 0.09 2.95 2.95 4.75 0.40 10 0.07 0.07 5o 0o 15o 6o MAX 1.10 0.15 0.95 0.27 0.20 3.05 3.05 5.05 0.70 NOTES 9 3 4 6 7 Rev. 0 12/02 INDEX AREA 12 TOP VIEW 0.20 (0.008) A1 A2 4X 0.25 (0.010) GAUGE PLANE SEATING PLANE -CA A2 R1 R b c D E1 4X L L1 e E L L1 N R 0.020 BSC 0.50 BSC A1 -He D b 0.10 (0.004) -A0.20 (0.008) C SEATING PLANE 0.037 REF 0.95 REF C a C L E1 C R1 SIDE VIEW -B- 0.20 (0.008) CD END VIEW NOTES: 1. These package dimensions are within allowable dimensions of JEDEC MO-187BA. 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. 3. Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. - H - Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. 5. Formed leads shall be planar with respect to one another within 0.10mm (.004) at seating Plane. 6. "L" is the length of terminal for soldering to a substrate. 7. "N" is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). 10. Datums -A -H- . and - B to be determined at Datum plane 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 11 |
Price & Availability of ISL6410ISL6410A
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |