![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
R XC9536XL High Performance CPLD Preliminary Product Specification cations and computing systems. It is comprised of two 54V18 Function Blocks, providing 800 usable gates with propagation delays of 5 ns. See Figure 2 for architecture overview. DS058 (v1.2) June 25, 2001 Features * * * * 5 ns pin-to-pin logic delays System frequency up to 178 MHz 36 macrocells with 800 usable gates Available in small footprint packages - 44-pin PLCC (34 user I/O pins) - 44-pin VQFP (34 user I/O pins) - 48-pin CSP (36 user I/O pins) - 64-pin VQFP (36 user I/O pins) Optimized for high-performance 3.3V systems - Low power operation - 5V tolerant I/O pins accept 5 V, 3.3V, and 2.5V signals - 3.3V or 2.5V output capability - Advanced 0.35 micron feature size CMOS FastFLASHTM technology Advanced system features - In-system programmable - Superior pin-locking and routability with FastCONNECT IITM switch matrix - Extra wide 54-input Function Blocks - Up to 90 product-terms per macrocell with individual product-term allocation - Local clock inversion with three global and one product-term clocks - Individual output enable per output pin - Input hysteresis on all user and boundary-scan pin inputs - Bus-hold circuitry on all user pin inputs - Full IEEE Standard 1149.1 boundary-scan (JTAG) Fast concurrent programming Slew rate control on individual outputs Enhanced data security features Excellent quality and reliability - Endurance exceeding 10,000 program/erase cycles - 20 year data retention - ESD protection exceeding 2,000V Pin-compatible with 5V-core XC9536 device in the 44-pin PLCC package and the 48-pin CSP package Power Estimation Power dissipation in CPLDs can vary substantially depend ing on the system frequency, design application and output loading. To help reduce power dissipation, each macrocell in a XC9500XL device may be configured for low-power mode (from the default high-performance mode). In addi tion, unused product-terms and macrocells are automati cally deactivated by the software to further conserve power. For a general estimate of ICC, the following equation may be used: ICC (mA) = MCHP(0.5) + MCLP(0.3) + MC(0.0045 mA/MHz) f Where: MCHP = Macrocells in high-performance (default) mode MCLP = Macrocells in low-power mode MC = Total number of macrocells used f = Clock frequency (MHz) This calculation is based on typical operating conditions using a pattern of 16-bit up/down counters in each Function Block with no output loading. The actual ICC value varies with the design application and should be verified during normal system operation. Figure 1 shows the above estimation in a graphical form. 60 50 Typical ICC (mA) * * * * * * 178 MHz 40 30 20 10 Hi g hP Lo or erf ma n ce o wP r we 125 MHz * Description The XC9536XL is a 3.3V CPLD targeted for high-perfor mance, low-voltage applications in leading-edge communi 0 50 100 150 200 250 Clock Frequency (MHz) DS058_01_061101 Figure 1: Typical ICC vs. Frequency for XC9536XL (c) 2000 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice. DS058 (v1.2) June 25, 2001 Preliminary Product Specification www.xilinx.com 1-800-255-7778 1 XC9536XL High Performance CPLD R 3 JTAG Port 1 JTAG Controller In-System Programming Controller 54 I/O I/O I/O FastCONNECT II Switch Matrix I/O 54 18 18 Function Block 1 Macrocells 1 to 18 Function Block 2 Macrocells 1 to 18 I/O Blocks I/O I/O I/O I/O 3 I/O/GCK 1 I/O/GSR I/O/GTS 2 DS058_02_081500 Figure 2: XC9536XL Architecture Function Block outputs (indicated by the bold line) drive the I/O Blocks directly. 2 www.xilinx.com 1-800-255-7778 DS058 (v1.2) June 25, 2001 Preliminary Product Specification R XC9536XL High Performance CPLD Absolute Maximum Ratings Symbol VCC VIN VTS TSTG TSOL TJ Description Supply voltage relative to GND Input voltage relative to GND(1) Voltage applied to 3-state output(1) Value -0.5 to 4.0 -0.5 to 5.5 -0.5 to 5.5 -65 to +150 +260 +150 Units V V V oC oC oC Storage temperature (ambient) Maximum soldering temperature (10s @ 1/16 in. = 1.5 mm) Junction temperature Notes: 1. Maximum DC undershoot below GND must be limited to either 0.5V or 10 mA, whichever is easier to achieve. During transitions, the device pins may undershoot to -2.0 V or overshoot to +7.0V, provided this over- or undershoot lasts less than 10 ns and with the forcing current being limited to 200 mA. 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability. Recommended Operation Conditions Symbol VCCINT VCCIO VIL VIH VO Parameter Supply voltage for internal logic and input buffers Commercial TA = 0oC to 70oC Industrial TA = -40oC to +85oC Min 3.0 3.0 3.0 2.3 0 2.0 0 Max 3.6 3.6 3.6 2.7 0.80 5.5 VCCIO Units V V V V V V V Supply voltage for output drivers for 3.3V operation Supply voltage for output drivers for 2.5V operation Low-level input voltage High-level input voltage Output voltage Quality and Reliability Characteristics Symbol TDR NPE VESD Data Retention Program/Erase Cycles (Endurance) Electrostatic Discharge (ESD) Parameter Min 20 10,000 2,000 Max Units Years Cycles Volts DC Characteristic Over Recommended Operating Conditions Symbol VOH VOL IIL IIH CIN ICC Parameter Output high voltage for 3.3V outputs Output high voltage for 2.5V outputs Output low voltage for 3.3V outputs Output low voltage for 2.5V outputs Input leakage current I/O high-Z leakage current I/O capacitance Operating supply current (low power mode, active) Test Conditions IOH = -4.0 mA IOH = -500 A IOL = 8.0 mA IOL = 500 A VCC = Max VIN = GND or VCC VCC = Max VIN = GND or VCC VIN = GND f = 1.0 MHz VI = GND, No load f = 1.0 MHz Min 2.4 90% VCCIO 10 (Typical) 0.4 0.4 10 10 10 Max Units V V V V A A pF mA DS058 (v1.2) June 25, 2001 Preliminary Product Specification www.xilinx.com 1-800-255-7778 3 XC9536XL High Performance CPLD R AC Characteristics XC9536XL-5 Symbol TPD TSU TH TCO TPSU TPH TPCO TOE TOD TPOE TPOD TAO TPAO TWLH TPLH I/O to output valid I/O setup time before GCK I/O hold time after GCK GCK to output valid I/O setup time before p-term clock input I/O hold time after p-term clock input P-term clock output valid GTS to output valid GTS to output disable Product term OE to output enabled Product term OE to output disabled GSR to output valid P-term S/R to output valid GCK pulse width (High or Low) P-term clock pulse width (High or Low) Parameter Min 3.7 0 1.7 2.0 2.8 5.0 Max 5.0 3.5 178.6 5.5 4.0 4.0 7.0 7.0 10.0 10.5 XC9536XL-7 Min 4.8 0 1.6 3.2 4.0 6.5 Max 7.5 4.5 125 7.7 5.0 5.0 9.5 9.5 12.0 12.6 XC9536XL-10 Min 6.5 0 2.1 4.4 4.5 7.0 Max 10.0 5.8 100 10.2 7.0 7.0 11.0 11.0 14.5 15.3 Units ns ns ns ns MHz ns ns ns ns ns ns ns ns ns ns ns fSYSTEM Multiple FB internal operating frequency VTEST R1 Device Output R2 CL Output Type VCCIO 3.3V 2.5V VTEST 3.3V 2.5V R1 320 250 R2 360 660 CL 35 pF 35 pF DS058_03_081500 Figure 3: AC Load Circuit 4 www.xilinx.com 1-800-255-7778 DS058 (v1.2) June 25, 2001 Preliminary Product Specification R XC9536XL High Performance CPLD Internal Timing Parameters XC9536XL-5 Symbol Buffer Delays TIN TGCK TGSR TGTS TOUT TEN TPTCK TPTSR TPTTS TPDI TSUI THI TECSU TCOI TAOI TRAI TLOGI Input buffer delay GCK buffer delay GSR buffer delay GTS buffer delay Output buffer delay Output buffer enable/disable delay 1.5 1.1 2.0 4.0 2.0 0 2.3 1.5 3.1 5.0 2.5 0 3.5 1.8 4.5 7.0 3.0 0 ns ns ns ns ns ns Parameter Min Max XC9536XL-7 Min Max XC9536XL-10 Min Max Units Product Term Control Delays Product term clock delay Product term set/reset delay Product term 3-state delay 1.6 1.0 5.5 2.4 1.4 7.2 2.7 1.8 7.5 ns ns ns Internal Register and Combinatorial Delays Combinatorial logic propagation delay Register setup time Register hold time Register clock enable setup time 2.3 1.4 2.3 1.4 5.0 1.0 5.0 1.9 0.5 0.4 6.0 2.6 2.2 2.6 2.2 7.5 1.4 6.4 3.5 1.3 0.5 6.4 3.0 3.5 3.0 3.5 10.0 1.8 7.3 4.2 1.7 1.0 7.0 ns ns ns ns ns ns ns ns ns ns ns TECHO Register clock enable hold time Register clock to output valid time Register async. S/R to output delay Register async. S/R recover before clock Internal logic delay TLOGILP Internal low power logic delay Feedback Delays TF TPTA FastCONNECT II feedback delay Time Adders Incremental product term allocator delay 0.7 3.0 0.8 4.0 1.0 4.5 ns ns TSLEW Slew-rate limited delay DS058 (v1.2) June 25, 2001 Preliminary Product Specification www.xilinx.com 1-800-255-7778 5 XC9536XL High Performance CPLD R XC9536XL I/O Pins Function Block Macro cell PC44 VQ44 CS48 VQ64 BScan Order Function Block Macro cell PC44 VQ44 CS48 VQ64 BScan Order 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 2 3 5(1) 4 6(1) 8 7(1) 9 11 12 13 14 18 19 20 22 24 - 40 41 43(1) 42 44(1) 2 1(1) 3 5 6 7 8 12 13 14 16 18 - D6 C7 B7(1) C6 B6(1) A6 A7(1) C5 B5 A4 B4 A3 B2 B1 C2 C3 D2 D3 9 10 15(1) 11 16(1) 19 17(1) 20 22 24 25 27 33 35 36 38 42 39 105 102 99 96 93 90 87 84 81 78 75 72 69 66 63 60 57 54 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 1 44 42(1) 43 40(1) 39(1) 38 37 36 35 34 33 29 28 27 26 25 - 39 38 36(1) 37 34(1) 33(1) 32 31 30 29 28 27 23 22 21 20 19 - D7 E5 E6(1) E7 F6(1) G7(1) G6 F5 G5 F4 G4 E3 F2 G1 F1 E2 E1 E4 8 7 5(1) 6 2(1) 64(1) 63 62 61 60 57 56 50 48 45 44 43 49 51 48 45 42 39 36 33 30 27 24 21 18 15 12 9 6 3 0 Notes: 1. Global control pin. XC9536XL Global, JTAG and Power Pins Pin Type I/O/GCK1 I/O/GCK2 I/O/GCK3 I/O/GTS1 I/O/GTS2 I/O/GSR TCK TDI TDO TMS VCCINT 3.3V VCCIO 2.5V/3.3V GND No Connects PC44 5 6 7 42 40 39 17 15 30 16 21, 41 32 10, 23, 31 VQ44 43 44 1 36 34 33 11 9 24 10 15, 35 26 4, 17, 25 CS48 B7 B6 A7 E6 F6 G7 A1 B3 G2 A2 C1, F7 G3 A5, D1, F3 C4, D4 VQ64 15 16 17 5 2 64 30 28 53 29 3, 37 55 21, 41, 54 1, 4, 12, 13, 14, 18, 23, 26, 31, 32, 34, 40, 46, 47, 51, 52, 58, 59 6 www.xilinx.com 1-800-255-7778 DS058 (v1.2) June 25, 2001 Preliminary Product Specification R XC9536XL High Performance CPLD Ordering Information Example: Device Type Speed Grade XC9536XL -5 PC 44 C Temperature Range Number of Pins Package Type Device Ordering Options Speed -10 -7 -5 -4 10 ns pin-to-pin delay 7.5 ns pin-to-pin delay 5 ns pin-to-pin delay 4 ns pin-to-pin delay PC44 VQ44 CS48 VQ64 Package 44-pin Plastic Lead Chip Carrier (PLCC) 44-pin Quad Flat Pack (VQFP) 48-pin Chip Scale Package 64-pin Quad Flat Pack (VQFP) Temperature C = Commercial I = Industrial TA = 0C to +70C TA = -40C to +85C Component Availability Pins Type Code XC9536XL 44 Plastic PLCC PC44 -10 -7 -5 C, I C, I C 44 Plastic VQFP VQ44 C, I C, I C 48 Plastic CSP CS48 C, I C, I C 64 Plastic VQFP VQ64 C, I C, I C Notes: 1. C = Commercial (TA = 0oC to +70oC); I = Industrial (TA = -40oC to +85oC). Revision History The following table shows the revision history for this document. Date 09/28/98 08/28/00 06/25/01 Version 1.0 1.1 1.2 Initial Xilinx release. Added VQ44 package. Removed -4 device. Added C4 and D4 pins to CS48 No Connects in pinout table. Added industrial availability to -7 device. Revision DS058 (v1.2) June 25, 2001 Preliminary Product Specification www.xilinx.com 1-800-255-7778 7 |
Price & Availability of XC9536XL-1
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |