![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
PRODUCT SPECIFICATIONS (R) Integrated Circuits Group LH28F160S5T-L70A 16M (2MB x 8/1MB x 16) (Model No.: LHF16KA9) Flash Memory Spec No.: EL127112A Issue Date: August 29, 2000 SHARF' LHF16KA9 .- l Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. l When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). 4 *Office electronics l instrumentation and measuring equipment *Machine tools l Audiovisual equipment l Home appliance *Communication equipment other than for trunk lines (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. +ntrol and safety devices for airplanes, trains, automobiles, and other transportation equipment *Mainframe computers iraff ic control systems @Gasleak detectors and automatic cutoff devices oRescue and security equipment l Other safety devices and safety equipment, etc. l (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. *Aerospace equipment *Communications equipment for trunk lines aControl equipment for the nuclear power industry *Medical equipment related to life support, etc. (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. l Please direct all queries regarding the products covered herein to a sales representative of the company. Rev.1.9 SHARP .. - LHFlGKA9 1 CONTENTS PAGE I INTRODUCTION. ..................................................... 3 3 6 7 7 7 7 7 7 8 8 8 8 11 11 11 11 12 12 13 13 14 14 15 15 16 16 17 17 18 18 19 5 DESIGN CONSIDERATIONS ................................ PAGE .30 1.l Product Overview ................................................ 2 PRINCIPLES OF OPERATION.. .............................. 2.1 Data Protection ................................................... 3 BUS OPERATION .................................................... 3.1 Read ................................................................... 3.2 O&put Disable .................................................... 3.3 Standby.. ............................................................. 3.4 Deep Power-Down .............................................. 3.5 Read Identifier Codes Operation.. ......... . ............. 3.6 Query Operation .................................................. 3.7 Write .................................................................... 1 COMMAND DEFINITIONS.. ..................................... 4.1 Read Array Command.. ..................................... 4.2 Read Identifier Codes Command.. .................... 4.3 Read Status Register Command.. ..................... 4.4 Clear Status Register Command.. ..................... 4.5 Query Command, ............................................... 4.51 Block Status Register .................................. 4.5.2 CFI CIuery Identification Stiing.. ................... 4.5.3 System Interface Information.. ..................... 4.5.4 Device Geometry Definition ......................... 4.5.5 SCS OEM Specific Extended Query Table.. 4.6 Block Erase Command ...................................... 4.7 Full Chip Erase Command ................................ 4.8 Word/Byte Write Command.. ............................. 4.9 Multi Word/Byte Write Command.. .................... 4.10 Block Erase Suspend Command.. ................... 4.11 (Multi) Word/Byte Write Suspend Command ... 4.12 Set Block Lock-Bit Command.. ........................ 4.13 Clear Block Lock-Bits Command.. ................... 4.14 STS Configuration Command ......................... 5.1 Three-Line Output Control ................................ .30 5.2 STS and Block Erase, Full Chip Erase, (Multi) Word/Byte Write and Block Lock-Bit Configuration Polling.. ............................................................. .30 5.3 Power Supply Decoupling.. ............................... .30 5.4 V,, Trace on Printed Circuit Boards.. ............... .30 5.5 V,,, V,,, RP# Transitions.. .............................. .31 5.6 Power-Up/Down Protection.. ............................. .31 5.7 Power Dissipation ............................................. 6 ELECTRICAL SPECIFICATIONS.. ........................ .31 .32 .32 .32 .32 .33 6.1 Absolute Maximum Ratings .............................. 6.2 Operating Conditions ........................................ 6.2.1 Capacitance ................................................ 6.2.2 AC Input/Output Test Conditions.. ............... 6.2.3 DC Characteristics.. ..................................... .34 6.2.4 AC Characteristics - Read-Only Operations .36 6.2.5 6.2.6 6.2.7 6.2.8 AC Characteristics - Write Operations.. ....... Alternative CE#-Controlled Writes.. ............. Reset Operations ........................................ Block Erase, Full Chip Erase, (Multi) Word/Byte Write and Block Lock-Bit Configuration Performance.. ........................ .39 .41 .43 .44 .45 .45 7 ADDITIONAL INFORMATION ............................... 7.1 Ordering Information ......................................... Rev. 1.9 SHARP .- LHFlGKA9 - 2 LH28F160S5T-L70A 1 GM-BIT (2MBx8/1 MBxl6) Smart 5 Flash MEMORY n Smart 5 Technology - 5v vcc - 5v vpp n Common Flash Interface (CFI) - Universal & Upgradable Interface I I Scalable Command Set (SCS) High Speed Write Performance - 32 Bytes x 2 plane Page Buffer - 2ps/Byte Write Transfer Rate n n Enhanced Data Protection Features - Absolute Protection with Vpp=GND - Flexible Block Locking - Erase/Write Lockout during Power Transitions Extended Cycling Capability - 100,000 Block Erase Cycles - 3.2 Million Block Erase Cycles/Chip Low Power Management - Deep Power-Down Mode - Automatic Power Savings Mode Decreases ICC in Static Mode n n High Speed Read Performance - 70ns(5V*0.25V), 80ns(5V*0.5V) n Operating Temperature - 0C to +7O"C I Enhanced Automated Suspend Options - Write Suspend to Read - Block Erase Suspend to Write - Block Erase Suspend to Read l n Automated Write and Erase - Command User Interface - Status Register n Industry-Standard Packaging - 56-Lead TSOP n ETOXrM* V Nonvolatile Technology Flash n High-Density Symmetrically-Blocked Architecture - Thirty-two 64K-byte Erasable Blocks I I SRAM-Compatible User-Configurable Write Interface x8 or x16 Operation n CMOS Process (P-type silicon substrate) n Not designed or rated as radiation hardened SHARP's LH28F160S5T-L70A Flash memory with Smart 5 technology is a high-density, low-cost, nonvolatile, ,ead/write storage solution for a wide range of applications. Its symmetrically-blocked architecture, flexible voltage and extended cycling provide for highly flexible component suitable for resident flash arrays, SlMMs and memory :ards. Its enhanced suspend capabilities provide for an ideal solution for code + data storage applications. For secure code storage applications, such as networking, where code is either directly executed out of flash or downloaded to DRAM, the LH28F160S5T-L70A offers three levels of protection: absolute protection with V,, at 3ND, selective hardware block locking, or flexible software block locking. These alternatives give designers Jltimate control of their code security needs. The LH28F160S5T-L70A is conformed to the flash Scalable Command Set (SCS) and the Common Flash Interface CFI) specification which enable universal and upgradable interface, enable the highest system/device data transfer *ates and minimize device and system-level implementation costs. The LH28F160S5T-L70A is manufactured on SHARP's 0.35um ETOX TM* V process technology. ndustry-standard package: the 56-Lead TSOP, ideal for board constrained applications. `ETOX is a trademark of Intel Corporation. Rev.1.9 It come in SHARP .- LHFlGKA9 execute code from any other flash memory location. 3 1 INTRODUCTION LH28F160S5T-L70A This datasheet contains specifications. Section 1 provides a flash memory overview. Sections 2, 3, 4, and 5 describe the memory organization and functionality. Section 6 covers electrical specifications. 1 arrayI 1.1 Product Overview The LH28F160S&T-L70A is a high-performance 16Mbit Smart 5 Flash memory organized as 2MBx8/1 MBxl6. The 2MB of data is arranged in thirty-two 64K-byte blocks which are individually erasable, lockable, and unlockable in-system. The memory map is shown in Figure 3. i Smart 5 technology provides a choice of V,, and V,, combinations, as shown in Table 1, to meet system performance and power expectations. 5V V,, provides the highest read performance. V,, at 5V eliminates the need for a separate 12V converter, while V,,=5V maximizes erase and write performance. In addition to flexible erase and program voltages, the dedicated V,, pin gives complete data protection when V,+V,,Lk. Table 1. Vcc.and VP, Voltage Combinations Offered by Smart 5 Technology Vcr: Voltage Vpp Voltage 5v 5v Internal detection Circuitry VCC. and VW automatically configures the device for optimized read and writeoperations. A Command User Interface (CUI) serves as the interface between the system processor and internal operation of the device. A valid command sequence written to the CUI initiates device automation. An internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for block erase, full chip erase, (multi) word/byte write and block lock-bit configuration operations. A block erase operation erases one of the device's 64K-byte blocks typically within 0.34s (5V Voo, 5V V,,) independent of other blocks. Each block can be independently erased 100,000 times (3.2 million block erases per device). Block erase suspend mode allows system software to suspend block erase to read or write data from any other block. A word/byte write is performed in byte increments typically within 9.24us (5V Vcc, 5V Vpp). A multi word/byte write has high speed write performance of 2uslbyte (5V Vcc, 5V V,,). (Multi) Word/byte write suspend mode enables the system to read data or Individual block locking uses a combination of bit: and WP#, Thirty-two block lock-bits, to lock ant unlock blocks. Block lock-bits gate block erase, ful chip erase and (multi) word/byte write operations Block lock-bit configuration operations (Set BlocE Lock-Bit and Clear Block Lock-Bits commands) se and cleared block lock-bits. The status register indicates when the WSM's block erase, full chip erase, (multi) word/byte write or block lock-bit configuration operation is finished. The STS output gives an additional indicator of WSM activity by providing both a hardware signal of status (versus software polling) and status masking (interrupt masking for background block erase, for example). Status polling using STS minimizes both CPU overhead and system power consumption. STS pin can be configured to different states using the Configuration command. The STS pin defaults tc RY/BY# operation. When low, STS indicates that the WSM is performing a block erase, full chip erase, (multi) word/byte write or block lock-bit configuration. STS-High Z indicates that the WSM is ready for a new command, block erase is suspended and (multi) word/byte write are inactive, (multi) word/byte write are suspended, or the device is in deep power-down mode. The other 3 alternate configurations are all pulse mode for use as a system interrupt. The access time is 70ns (tAvQv) over the commercial temperature range (0% to +7O"C) and Vc, supply voltage range of 4.75V-5.25V. At lower Voc voltage, the access time is 80ns (45V-55V). The Automatic Power Savings (APS) feature substantially reduces active current when the device is in static mode (addresses not switching). In APS m-ode, the typical lCCR current is 1 mA at 5V V,,. When either CE,# or CE,#, and RP# pins are at Vcc, the I,, CMOS standby mode is enabled. When the RP# pin is at GND, deep power-down mode is enabled which minimizes power consumption and provides write protection during reset. A reset time (tPHav) is required from RP# switching high until outputs are valid. Likewise, the device has a wake time (tpHEL) from RP#-high until writes to the CUI are recognized. With RP# at GND, the WSM is reset and the status register is cleared. The device is available in 56-Lead TSOP (Thin Small Outline Package, 1.2 mm thick). Pinout is shown in Figure 2. I , Rev. 1.9 SHARP LHFlGKA9 4 CE# WEW OE# RP# WP# STS VW +L kc +GND Figure 1. Block Diagram VPP RP# Ail 40 2 GND A7 6 `7 8 9 10 11 12 13 14 15 16 17 18 20 19 21 22 23 24 26 25 Iz: 56 LEAD TSOP STANDARD PINOUT 14mm x 20mm TOP VIEW 44 43 42 41 b 39 40 38 37 35 36 34 33 32 31 30 29 56 55 54 53 52 51 50 b 49 48 47 46 45 WP# WE# OE# STS DQts DC27 Da;, DQ, VCC GND DQII :::. DQ2 vcc Ei: DQ, % A5 2 A2 Al DQo 43 BYTE# NC NC Figure 2. TSOP 56-Lead Pinout (Normal Bend) J Rev. 1.9 SHARI= r _- - LHFlGKA9 Table 2. Pin Descriptions Name and Function ADDRESS INPUTS: Inputs for addresses during read and write operations. Addresses are internally latched during a write cycle. Ao: Byte Select Address. Not used in x16 mode(can be floated). AI-AK Column Address. Selects 1 of 16 bit lines. As-At!% Row Address. Selects 1 of 2048 word lines. A16420 : Block Address. DATA INPUT/OUTPUTS: DQo-DC&Inputs data and commands during CUI write cycles; outputs data during memory array, status register, query, and identifier code read cycles. Data pins float to highimpedance when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle. DQs-DQ15:lnputs data during CUI write cycles in x16 mode; outputs data during memory array read cycles in xl 6 mode; not used for status register, query and identifier code read mode. Data pins float to high-impedance when the chip is deselected, outputs are disabled, or in x8 mode(Byte#=V,, ). Data is internally latched during a write cycle. CHIP ENABLE: Activates the device's control logic, input buffers decoders, and sense amplifiers. Either CEO# or CE,# VIH deselects the device and reduces power consumption to standby levels. Both CEn# and CE,# must be VII to select the devices. RESET/DEEP POWER-DOWN: Puts the device in deep power-down mode and resets internal automation. RP# VI, enables normal operation. When driven V,,, RP# inhibits write operations which provides data protection during power transitions. Exit from deep power-down sets the device to read array mode. OUTPUT ENABLE: Gates the device's outputs during a read cycle. WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the rising edge of the WE# pulse. STS (RY/BY#): Indicates the status of the internal WSM. When configured in level mode (default mode), it acts as a RY/BY# pin. When low, the WSM is performing an internal operation (block erase, full chip erase, (multi) word/byte write or block lock-bit configuration). STS High Z indicates that the WSM is ready for new commands, block erase is suspended, and (multi) word/byte write is inactive, (multi) word/byte write is suspended or the device is in deep power-down mode. For alternate configurations of the STATUS pin, see the Configuration command. WRITE PROTECT: Master control for block locking. When VI,, Locked blocks can not be erased and programmed, and block lock-bits can not be set and reset. BYTE ENABLE: BYTE# V,, places device in x8 mode. All data is then input or output on DQO-,, and DQ8-t5 float. BYTE# V,, places the device in x16 mode , and turns off the Ac input buffer. BLOCK ERASE, FULL CHIP ERASE, (MULTI) WORD/BYTE WRITE. BLOCK LOCKBIT CONFIGURATION POWER SUPPLY: For erasing array blocks, writing bytes or configuring block lock-bits. With Vpp Symbol Type INPUT *o-*20 XJo-DQ, INPUT/ OUTPUT CE,#, CE,# RP# OE# WE# INPUT INPUT INPUT INPUT STS OPEN DRAIN OUTPUT WP# BYTE# INPUT INPUT "PP SUPPLY "cc GND NC SUPPLY SUPPLY Rev. 1.9 SHAl?l= .- LHF16KA9 6 2 PRINCIPLES &OPERATION The LH28F160S5T-L70A Flash memory includes an on-chip WSM to manage block erase, full chip erase, write and block lock-bit (multi) word/byte configuration functions. It allows for: 100% TTL-level control inputs, fixed power supplies during block erase, full chip erase, (multi) word/byte write and block lock-bit configuration, and minimal processor overhead with RAM-Like interface timings. After initial device power-up or return from deep power-down mode (see Bus Operations), the device defaults to read array mode. Manipulation of external memory control pins allow array read, standby, and output disable operations. Status bgister, query structure and identifier codes can be accessed through the CUI independent of the VP, voltage. High voltage on VP, enables successful block erase, full chip erase, (multi) word/byte write and block lock-bit configuration. All functions associated with altering memory contents--block erase, full chip erase, (multi) word/byte write and block lock-bit configuration, status, query and identifier codes-are accessed via the CUI and verified through the status register. written standard Commands are using microprocessor write timings. The CUI contents serve as input to the WSM, which controls the block erase, full chip erase, (multi) word/byte write and block lockbit configuration. The internal algorithms are regulated by the WSM, including pulse repetition, and mar ining of data. internal verification, atch during write Addresses and data are internally 91 cycles. Writing the appropriate command outputs array data, accesses the identifier codes, outputs query structure or outputs status register data. Interface software that initiates and polls progress of block erase, full chip erase, (multi) word/byte write and block lock-bit configuration can be stored in any block. This code is copied to and executed from system RAM during flash memory updates. After successful completion, reads are again possible via the Read Array command. Block erase suspend allows system software to suspend a block erase to *cad or write data from any other block. Write suspend allows system software to suspend a (multi) Nerd/byte write to read data from any other flash nemory array location. Figure 3. Memory Map Rev. 1.9 SHARI= .. i LHF16KA9 3.2 Output Disable 7 2.1 Data Protection Depending on the application, the system designer may choose to make the V,, power supply switchable (available only when block erase, full chip erase, (multi) word/byte write and block lock-bit configuration are required) or hardwired to V,,,,. The device accommodates either design practice and encourages optimization of the processor-memory interface. contents cannot be altered. The CUI, with multi-step block erase, full chip erase, (multi) word/byte write and block lock-bit sequences, provides configuration command protection from unwanted operations even when high voltage ,is applied to V,,. All write functions are disabled when V,, is below the write lockout voltage VLKO or when RP# is at V,,. The device's block locking capability provides additional protection from inadvertent code or data alteration by gating block erase, full chip erase and (multi) word/byte write operations. With OE# at a logic-high level (VI,), the device outputs are disabled. Output pins DQo-DQ,, are placed in a high-impedance state. 3.3 Standby Either CE,# or CE,# at a logic-high level (V,,) place: the device in standby mode which substantial! reduces device power consumption. DQo-DQ, outputs are placed in a high-impedance state independent of OE#. If deselected during bloc1 erase, full chip erase, (multi) word/byte write am block lock-bit configuration, the device continue: functioning, and consuming active power until the operation completes. When Vpp~VppLK,memory 3.4 Deep Power-Down RP# at V,, initiates the deep power-down mode. In read modes, RP#-low deselects the memory places output drivers in a high-impedance state ant turns off all internal circuits. RP# must be held low fo a minimum of 100 ns. Time tpHQv is required afte, return from power-down until initial memory access outputs are valid. After this wake-up interval, norma operation is restored. The CUI is reset to read arra) mode and status register is set to 80H. During block erase, full chip erase, (multi) word/byte write or block lock-bit configuration modes, RP#-Ion will abort the operation. STS remains low until the reset operation is complete. Memory contents beins altered are no longer valid; the data may be partialI] erased or written. Time t,,,, is required after RP#I goes to logic-high (V,,) before another command car be written. As with any automated device, it is important tc a$sert RP# during system reset. When the system comes out of reset, it expects to read from the flash memory. Automated flash memories provide status information when accessed during block erase, full chip erase, (multi) word/byte write and block lock-bii configuration. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. SHARP's flash memories allow proper CPU initialization following a system reset through the use of the RP# input. In this application, RP# is controlled by the same RESET# signal that resets the system CPU. 3 BUS OPERATION The local CPU reads and writes flash memory insystem. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. 3.1 Read Information can be read from any block, identifier codes, query structure;gr status register independent of the V,, voltyge. RP# must be at V,,. The first task is to write the appropriate read mode command (Read Array, Read Identifier Codes, Query or Read Status Register) to the CUI. Upon initial device power-up or after exit from deep power-down mode, the device automatically resets to read array mode. Five control pins dictate the data flow in and out of the component: CE# (CEo#, CE,#), OE#, WE#, RP# and WP#. CE,#, CE,# and OE# must be driven active to obtain data at the outputs. CE,#, CE,# is ihe device selection control, and when active enables the selected memory device. OE# is the data output (DQo-DQ,,) control and when active drives the selected memory data onto the I/O bus. WE# and SP# must be at VI,. Figure 17, 18 illustrates a read :ycle. Rev. 1.9 SHARP LHFlGKA9 -- a 1 3.5 Read Identifier Codes Operation The read identifier codes operation outputs the manufacturer code, device code, block status codes for each block (see Figure 4). Using the manufacturer and device codes, the system CPU can automatically match the device with its proper algorithms. The block status codes identify locked or unlocked block setting and erase completed or erase uncompleted condition. 3.6 Query Operation The query operation outputs the query structure Query database is stored in the 48Byte ROM. Quer) structure allows system software to gain critica information for controlling the flash component Query structure are always presented on the lowest. order data output (DQo-DQ,) only. 3.7 Write Writing commands to the CUI enable reading 01 device data and identifier codes. They also contra, inspection and clearing of the status register. When Vcc=Vcc1,2 and VPP=VPPH1, the CUI additionally controls block erase, full chip erase, (multi) word/byte write and block lock-bit configuration. The Block Erase command requires appropriate command data and an address within the block to be erased. The Word/byte Write command requires the command and address of the location to be written. Set Block Lock-Bit command requires the command and block address within the device (Block Lock) to be locked. The Clear Block Lock-Bits command requires the command and address within the device. The CUI does not occupy an addressable memory location. It is written when WE# and CE# are active. The address and data needed to execute a command are latched on the rising edge of WE# or CE# (whichever goes high first). Standard microprocessor write timings are used. Figures 19 and 20 illustrate WE# and CE#-controlled write operations. &&tied f& .. : : :: -.Ftiu~etmpiementaiion 4 :j / ,: lFoC&" -ir.i-i----------------------------lFOCQ5 Block IF0004 ,Fooo3 :;-----_------------- ,. ,.. ::. .:. . . : . ., 31 Status Code ----- - ---- -- ,Fo(JJ(; IEFFFF; : : : 020000~ OlFFFF.1. : :,: Reserved for ; `. Future lmplemehation . : .' ." : Bfock.41; : (Blq&s 2thrtigh ., ... `.' i 3?I,) : ; ) ,; ., .*. .' Resewed'for Ftiuie iinpteb3ntation " .' 01~ ----L ---^ L*----------------i : I,..\ .L --------01ooo5 ,,, Block 1 Status dode 010004 o,ooo3 T---------------------------------.. ., .. I&serve&for :. 4 COMMAND DEFINITIONS .~ When the VP, voltage I V,,,,, Read operations from the status register, identifier codes, query, or blocks are enabled. Placing VP,+, on V,, enables successful block erase, full chip erase, (multi) word/byte write and block lock-bit configuration operations. Device operations are selected by writing specific commands into the CUI. Table 4 defines these commands. o,m;..`,. OOFFFF : : .; Future. I-nylemg&ftion. I. :., ,j. .BlQckl~ . .. :; Reserved for Future Implement&ion c4)0(& -___ -_--___-- -___ -_-_----_----_----___ ooooO5 OmOO4 000003 000002 OOOOOl Block 0 Status Code Device Code _------------------------------------Manufacturer Code Block 0 Figure 4. Device Identifier Code Memory Map : Rev. 1.9 SHARI= .-Mode Read Output Disable Standby Deep Power-Down Read Identifier Codes Query Write Table 3. Bus Operations(BYTE#=V,,) 1 Notes 1 RP# 1 CEd 1 CEd 1 OE# I WE# 1 1 r&3,9 1 vlH I VII I VII I VII ! VIH LHFlGKA9 9 3 3 4 9 9 3,7,&g V,,-, VI, V,, VI, $H V,, VI, VI, V,,-, X X VI, VI, V,H X X vlH vlH I Address X ! X X X See Figure 4 See Table 7-11 X ,) Address X X X X See Figure 4 See Table 7-11 X 1 VP,, 1 X I DQ,,,li b-ml I STS X X X X ' x X High Z High Z High Z Note 5 Note 6 D,N X X High Z High Z High Z X V,, VI, vlH II X VI, VI, V,H X VI, VI, v,H Table RP# v,,, V,M vlH V,, V,, v,H V,, Mode Read . Outputbisable Standby Deep Power-Down Read Identifier Codes Query Notes 1,2,3,9 3 3 4 9 9 3.1. Bus Operations(BYTE#=V CEn# CE,# OE# WE# V,, V,, V,, v,,, V,, V,,-j v,, V,H VI, vlH VP,, X X X X ' x DQ&, DolIT HighZ High Z High Z Note 5 Note 6 STS X X X High Z High Z High Z v,, `1, VI, v,, X vlH VI, X X YL VI, X X `1, vlH v,,, X YL VI, YL VI, Write 3,7,&g v,H V,, V,, v,,, V,, X D,N X NOTES: 1. Refer to DC Characteristics. When VpplVppLK, memory contents can be read, but not altered. 2. X can be VIL or V,H for control pins and addresses, and VP,,, or VP,,+, for V,,. See DC Characteristics for VP,,, and VP,,, voltages. 3. STS is VoL (if configured to RY/BY# mode) when the WSM is executing internal block erase, full chip erase, (multi) word/byte write or block lock-bit configuration algorithms. It isfloated during when the WSM is not busy, in block erase suspend mode with (multi) word/byte write inactive, (multi) word/byte write suspend mode, or deep power;down mode. 4. RP# at GNDlt0.2V ensures the lowest deep power-down current. 5. See Section 4.2 for read identifier code data. 6. See Section 4.5 for query data. 7. Command writes involving block erase, full chip erase, (multi) word/byte write or block lock-bit configuration are reliably executed when VPP=VPr+,1 and Vcc=Vcc,,2. 8. Refer to Table 4 for valid D,, during a write operation. 9. Don't use the timing both OE# and WE# are VI,. Rev. 1.9 SHAM= __- LHFlGKA9 Table 4. Command Definition@) Bus Cycles Notes First Bus Cycle Req'd Oper(`) Addr(*) Data(") 1 22 4 Write Write X X FFH 90H 10 Command Read Array/Reset Read Identifier Codes Second Bus Cycle Ope#) Addr(*) Data@) Read IA ID Level-Mode for Erase and Write (RY/BY# Mode) STS Configuration Pulse-Mode for Erase STS Confiauration Pulse-Mod< for Write STS Configuration Pulse-Mode for Erase and Write 2 1 Write Write Write Write 1 kdOTES: 1. BUS operations are defined in Table 3 and Table 3.1. t 1 t3 X X X B8H Write Write X 1 B8H 1 Write 1 X 1 OOH OlH X X X B8H 02H 03H i B8H 2I. X=Any valid address within the device. lA=ldentifief. Code Address: see Figure 4. QA=Query Offset Address. BA=Address within the block being erased or locked. WA=Address of memory location to be written. 3`. SRD=Data read from status register. See Table 14 for a description of the status register bits. WD=Data to be written at location WA. Data is latched on the rising edge of WE# or CE# (whichever goes high first). ID=Data read from identifier codes. QD=Data read from query database. 4 . Following the Read Identifier Codes command, read operations access manufacturer, device and block status codes. See Section 4.2 for read identifier code data. 5 . If the block is locked, WP# must be at VI, to enable block erase or (multi) word/byte write operations. Attempts to issue a block erase or (multi) word/byte write to a locked block while RP# is V,,. 6 . Either 40H or 10H are recognized by the WSM as the byte write setup. 7 . A block lock-bit can be set while WP# is VI,. a . WP# must be at VI, to clear block lock-bits. The clear block lock-bits operation simultaneously clears nil hlnck lock-bits. 9 . Following the Third Bus Cycle, inputs the write address and write data of `N' times. Finally, input the confirm command `DOH'. 11 Commands other than those shown above are reserved by SHARP for future device implementations and 0. should not be used. Rev. 1.9 SHARP .- LHF16KA9 4.3 Read Status Register Command 11 4.1 Read Array Command Upon initial device power-up and after exit from deep power-down mode, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled For reads until another command is written. Once the internal WSM has started a block erase, full chip erase, (multi) word/byte write or block lock-bit configuration, the device will not recognize the Read Array command until the WSM completes its operation unless the WSM is suspended via an Erase Suspend and (Multi) Word/byte Write Suspend command. The Read Array command functions independently of the V,, voltage and RP# must be VI,. The status register may be read to determine when 2 block erase, full chip erase, (multi) word/byte write OI block lock-bit configuration is complete and whethel the operation completed successfully(see Table 14) It may be read at any time by writing the Read Statu: Register command. After writing this command, al subsequent read operations output data from the status register until another valid command is written The status register contents are latched on the falling edge of OE# or CE#(Either CE,# or CE,#), whichever occurs. OE# or CE#(Either CEo# or CE,#; must toggle to VI, before further reads to update the status register latch. The Read Status Register command functions independently of the V,, voltage. RP# must be VI,. The extended status register may be read tc determine multi word/byte write availability(see Table 14.1). The extended status register may be read al any time by writing the Multi Word/Byte Write command. After writing this command, all subsequeni read operations output data from the extended status register, until another valid command is written. Multi Word/Byte Write command must be re-issued to update the extended status register latch. 4.2 &ad Identifier Codes Command The identifier code operation is initiated by writing the Read Identifier Codes command. Following the :ommand write, read cycles from addresses shown in =igure 4 retrieve the manufacturer, device, block lock zonfiguration and block erase status (see Table 5 for dentifier code values). To terminate the operation, Nrite another valid command. Like the Read Array zommand, the Read Identifier Codes command `unctions independently of the V,, voltage and RP# nust be Vi,. Following the Read Identifier Codes :ommand, the following information can be read: Table 5. Identifier Codes 1 Address 1 Code Data 1 4.4 Clear Status Register Command Status register bits SR.5, SR.4, SR.3 and SR.1 are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 14). By allowing system software to reset these bits, several operations (such as cumulatively erasing or locking multiple blocks or writing several bytes in sequence) may be performed. The status register may be polled to determine if an error occurs during the sequence. To clear the status register, the Clear Status Register command (50H) is written. It functions independently of the applied V,, Voltage. RP# must be V,,. This command is not functional during block erase, full chip erase, (multi) word/byte write block lock-bit configuration, block erase suspend or (multi) word/byte write suspend modes. *Block is Unlocked DC&,=0 *Block is Locked DC&= 1 l Last erase operation DQ, =0 completed successfully *Last erase operation did DC+1 not completed successfully *Reserved for Future Use DQ2-, MOTE: 1. X selects the specific block status code to be read. See Figure 4 for the device identifier code memory map. Rev. 1.9 SHARI= LHF16KA9 4.5 Query Command database can be read by writing Query command (98H). Following the command write, read cycle from address shown in Table 7-l 1 retrieve the critical information to write, erase and otherwise control the flash component. Ac of query offset address is ignored when X8 mode (BYTE#=V,,). Table 6. Example of Query Structure Output Oute Nit 1 Mode 1 Offset Address 1 12 IQuery A,, A,, A,, A,, A,, A, X8 mode 1 , 0 , 0 , 0 , 0 , 0 (20H) 1 , 0 , 0 , 0 , 0 , 1 (21H) 1, O,O,O,l ,0(22H) 1 , 0 , 0 , 0 , 1 , 1 (23H) A,, A,, A,, A,, A, 1 ,O,O,O,O (10H) 1 ,O,O,O,l (11H) DQ,c;-j-, DQ,-, High Z High Z HighZ High Z OOH OOH "Q" "Q" "I?" "Fl" "Q" "R" -1 Query data are always presented on the low-byte data output (DC&,-DQ,). In x16 mode, high-byte :DQs-DQ,,) outputs OOH. The bytes not assigned to xty information or reserved for future use are set to `0". This command functions independently of the L/P,,voltage. RP# must be V,,. X16mode 1.5.1 Block Status Register rhis field provides lock configuration and erase status for the specified block. These informations are only available when device is ready (SR.7=1). If block erase or full chip erase operation is finished irregulary, block erase status Iit will be set to "1". If bit 1 is "l", this block is invalid. Table 7. Query Block Status Register Offset (Word Address) (BA+2)H Length OlH Description Block Status Register bit0 Block Lock Configuration O=Block is unlocked 1=Block is Locked bit1 Block Erase Status O=Last erase operation completed successfully , 1=Last erase operation not completed successfully bit2-7 reserved for future use ./ Mote: 1. BA=The beginning of a-Block Address. Rev. 1.9 SHARP LHFlGKA9 4.5.2 CFI Query Identification String 13 The Identification String provides verification that the component supports the Common Flash interface specification. Additionally, it indicates which version of the spec and which Vendor-specified command set(s) is(are) supported. Table 8. CFI Query Identification String Description 13H,14H 15H,16H 17H,18H 02H 02H 02H Primary Vendor Command Set and Control Interface ID Code 01 H,OOH (SCS ID Code) Address for Primary Algorithm Extended Query Table 31 H,OOH (SCS Extended Query Table Offset) Alternate Vendor Command Set and Control Interface ID Code OOOOH (OOOOH means that no alternate exists) Address for Alternate Algorithm Extended Query Table OOOOH (OOOOH means that no alternate exists) 4.5.3 System Interface Information The following device information can be useful in optimizing system interface software. Table 9. System Information \ String Description V,, Logic Supply Minimum Write/Erase voltage 27H 12.7V) Vcc Logic Supply Maximum Write/Erase voltage 55H (5.5V) V,, Programming Supply Minimum-Write/Erase voltage 27H (2.7V) Vpp Programming Supply Maximum Write/Erase voltage 55H (5.5V) Typical Timeout per Single Byte/Word Write 03H (23=8us) Typical Timeout for Maximum Size Buffer Write (32 Bytes) 06H (26=64us) Typical Timeout per Individual Block Erase OAH (OAH=lO, 210=1024ms)Typical Timeout for Full Chip Erase OFH (OFH=15, 215=32768ms) Maximum Timeout per Single Byte/Word Write, 2N times of typical. 04H (24=1 6, 8usxl6=128us) Maximum Timeout Maximum Size Buffer Write, 2N times of typical. 04H (24=1 6, 64usxl6=1024us) Maximum Timeout per Individual Block Erase, 2N times of typical. 04H (24=1 6, 1024msxl6=16384ms) Maximum Timeout for Full Chip Erase, 2N times of typical. 04H (24=1 6,32768msxl6=524288ms) I 1FH 20H 21H 22H 23H 24H 25H 26H .OlH OlH OlH OlH 01H OlH OlH OlH Rev. 1.9 SHARI= LHF16KA9 -- 1.5.4 Device Geometry Definition rhis field provides critical details of the flash device geometry. Table 10. Device Geometry Offset (Word Address) 27H 28H,29H 2AH,2BH 2CH 2DH,2EH i 2FH,30H Length 01H 02H 02H OlH 02H 02H Definition Description Device Size 15H (15H=21, 221=2097152=2M Bytes) Flash Device Interface description 02H,OOH (x8/x1 6 supports x8 and xl 6 via BYTE#) Maximum Number of Bytes in Multi word/byte write 05H,OOH (25=32 Bytes ) Number of Erase Block Regions within device 01 H (symmetrically blocked) The Number of Erase Blocks 1 FH,OOH (1 FH=31 ==> 31+1=32 Blocks) The Number of "256 Bytes" cluster in a Erase block OOH,OlH (OlOOH=256 ==>256 Bytes x 256= 64K Bytes in a Erase Block) $55 SCS OEM Specific Extended Query Table Zertain flash features and commands may be optional in a vendor-specific algorithm specification. The optional rendor-specific Query table(s) may be used to specify this and other types of information. These structures are defined solely by the flash vendor(s). Table 11. SCS OEM Specific Extended Offset (Word Address) 31 H,32H,33H 34H 35H 36H,37H, 38H,39H Length 03H OlH OlH 04H " Query Table Description PRI 50H,52H,49H 31 H (1) Major Version Number , ASCII 30H (0) Minor Version Number, ASCII QFH,OOH,OOH,OOH Optional Command Support bitO=l : Chip Erase Supported bitl=l : Suspend Erase Supported bit2=1 : Suspend Write Supported bit3=1 : Lock/Unlock Supported bit4=0 : Queued Erase Not Supported bit5-31 =O : reserved for-future use OlH Supported Functions after Suspend bitO=l : Write Supported after Erase Suspend bit1 -7=O : reserved for future use 03H,OOH Block Status Register Mask bitO=l : Block Status Register Lock Bit [BSR.O] active bitl=l : Block Status Register Valid Bit [BSR.l] active bit2-l5=0 : reserved for future use Vcc Logic Supply Optimum Write/Erase voltage(highest performance) 50H(5.OV) Vpp Programming Supply Optimum Write/Erase voltage(highest performance) 50H@OV) Reserved for future versions of the SCS Specification 3AH OlH 3BH,3CH 02H 3DH 3EH 3FH OlH OlH reserved Rev. 1.9 SHARP ..~ LHFlGKA9 15 I 4.6 Block Erase Command Block erase is executed one block at a time and initiated by a two-cycle command. A block erase setup is first written, followed by an block erase confirm. This command sequence requires appropriate sequencing and an address within the block to be erased (erase changes all block data to FFH). Block preconditioning, erase and verify are handled internally by the WSM (invisible to the system). After the two-cycle block erase sequence is written, the device automatically outputs status register data when read (see Figure 5). The CPU can detect block erase completion by analyzing the output data of the STS pin or status register bit SR.7. When the block erase is complete, status register bit SR.5 should be checked. If a block erase error is detected, the status register should be cleared before system software attempts corrective actions. The CUI remains in read status register mode until a new command is issued. This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in both status register bits SR.4 and SK5 being set to "1 `I. Also, reliable block erasure San only occur when Vcc=Vcc1,2 and VPP=VPPH,. In the absence of this high voltage, block contents are orotected against erasure. If block erase is attempted SR.3 and SR.5 will be set to "1 `I. while V&l,,,,, Successful block erase requires that the :orresponding block lock-bit be cleared or if set, that tiP#=V,,. If Flock erase is attempted when the :orrespondincj' block lock-bit is set and WP#=V,,, SR.l and SR.5 will be set.to "1". erase setup is first written, followed by a full chil )I erase confirm. After a confirm command is written device erases the all unlocked blocks from block 0 tc Block 31 block by block. This command sequenct requires appropriate sequencing. Bloc1 preconditioning, erase and verify are handle< internally by the WSM (invisible to the system). Afte the two-cycle full chip erase sequence is written, thf device automatically outputs status register da& when read (see Figure 6). The CPU can detect ful chip erase completion by analyzing the output data o the STS pin or status register bit SR.7. When the full chip erase is complete, status registe; r bit SR.5 should be checked. If erase error i: detected, the status register should be cleared before system software attempts corrective actions. The CU remains in read status register mode until a ne\n command is issued. If error is detected on a blocE during full chip erase operation, WSM stops erasing Reading the block valid status by issuing Read IC Codes command or Query command informs whict blocks failed to its erase. This two-step command sequence of set-up followec by execution ensures that block contents are no' accidentally erased. An invalid Full Chip Erase command sequence will result in both status register bits SR.4 and SR.5 being set to "1". Also, reliable ful chip erasure can only occur when Vcc=Vcc,,2 ant VPP=VPPHI. In the absence of this high voltage, block contents are protected against erasure. If full chip erase is attempted while V,,IV,,,,, SR.3 and SR.5 will be set to "1". When WP#=V,,, all blocks are erased. independent of block lock-bits status. When WP#=V,,, only unlocked blocks are erased. In this case, SR.l and SR.5 will not be set to "1". Full chip erase can not be suspended. 4.7 Full Chip Erase Command rhis command followed by a confirm command :DOH) erases all of the unlocked blocks. A full chip Rev. 1.9 SHARP .- ; LHFlGKA9 16 4.8 Word/Byte Write Command Word/byte write is executed by a two-cycle command sequence. Word/Byte Write setup (standard 40H or alternate 10H) is written, followed by a second write that specifies the address and data (latched on the rising edge of WE#). The WSM then takes over, controlling the word/byte write and write verify algorithms internally. After the word/byte write sequence is written, the device automatically outputs status register data when read (see Figure 7). The CPU can detect the completion of the word/byte write event by analyzing the STS pin or status register bit SR.7. When word/byte write is complete, status register bit SR.4 should be checked. If word/byte write error is detected, the status register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully write to "0"s. The CUI remains in read status register mode until it receives another command. Reliable word/byte writes can only occur when Vcc=Vcc,,2 and VPP=VPPH1. In the absence of this high voltage, memory contents are protected against word/byte writes. If word/byte write is attempted while V,,&V,,,,, status register bits SR.3 and SR.4 will be set to "1". Successful word/byte write requires that the corresponding block lock-bit be cleared or, if set, that WP#=V,,. If word/byte write is attempted when the corresponding block lock-bit is set and WP#=V,L, SR.l and SR.4 will be set to "1". Word/byte write operations with V,, 4.9 Multi Word/Byte. Write Command Vlulti word/byte write is executed by at least fourcycle or up to 35-cycle command sequence. Up to 32 bytes in x8 mode (16 words in x16 mode) can be oaded into the buffer and written to the Flash Array. ?rst, multi word/byte write setup (E8H) is written with :he write address. At this point, the device automatically outputs extended status register data :XSR) when read (see Figure 8, 9). If extended status register bit XSR.7 is 0, no Multi Word/Byte iNrite command is available and multi word/byte write setup which just has been written is ignored. To retry, Rev. 1.9 SHARP .- LHFlGKA9 (multi) word/byte write operations initiated block erase suspend have completed. 17 1.10 Block Erase Suspend Command The Block Erase Suspend command allows blockerase interruption to read or (multi) word/byte-write data in another block of memory. Once the blockxase process starts, writing the Block Erase Suspend command requests that the WSM suspend :he block erase sequence at a predetermined point in :he algorithm. The device outputs status register data ,vhen read after the Block Erase Suspend command s written. Polling status register bits SR.7 and SR.6 xn determine when the block erase operation has Deen suspended (both will be set to "1"). STS will also transition to High Z. Specification twHRH2 defines :he block erase suspend latency. At this Qoint, a Read Array command can be written to read data from blocks other than that which is suspended. A (Multi) Word/Byte Write command sequence can also be issued during erase suspend to program data in other blocks. Using the (Multi) word/Byte Write Suspend command (see Section 4.1 l), a (multi) word/byte write operation can also be suspended. During a (multi) word/byte write operation with block erase suspended, status register bit SR.7 will return to "0" and the STS (if set to RY/BY#) Dutput will transition to VOL. However, SR.6 will remain "1' to indicate block erase suspend status. The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After a Block Erase Resume command is written to the flash memory, the WSM inrillcontinue the block erase process. Status register oits SR.6 and SR.7 will automatica!ly clear and STS nil1 return to V&. After the Erase Resume command is written, the device automatically outputs status register data when read `(see Figure 10). V,, must remain at VppH1 (the same V,, level used for block erase) while block erase is suspended. RP# must also remain at VI,. Block erase cannot resume until during 4.11 (Multi) Word/Byte Command Write Suspend The (Multi) Word/Byte Write Suspend command allows (multi) word/byte write interruption to read data in other flash memory locations. Once the (multi) word/byte write process starts, writing the (Multi) Word/Byte Write Suspend command requests that the WSM suspend the (multi) word/byte write sequence at a predetermined point in the algorithm. The device continues to output status register data when read after the (Multi) Word/Byte Write Suspend command is written. Polling status register bits SR.7 and SR.2 can determine when the (multi) word/byte write operation has been suspended (both will be set to "1"). STS will also transition to High Z. Specification twHRHl defines the (multi) word/byte write suspend latency. At this point, a Read Array command can be written to read data from locations other than that which is suspended. The only other valid commands while (multi) word/byte write is suspended are Read Status Register and (Multi) Word/Byte Write Resume. After (Multi) Word/Byte Write Resume command is written to the flash memory, the WSM will continue the (multi) word/byte write process. Status register bits SR.2 and SR.7 will automatically clear and STS will return to V,,. After the (Multi) Word/Byte Write command is written, the device automatically outputs status register data when read (see Figure 11). V,, must remain at V,,,, (the same V,, level used for (multi) word/byte write) while in (multi) word/byte write suspend mode. WP# must also remain at V,, or YL* Rev. 1.9 SHARP .4.12 Set Block Lock-Bit Command A flexible block locking and unlocking scheme is enabled via block lock-bits. The block lock-bits gate program and erase operations With WP#=V,,, individual block lock-bits can be set using the Set Block Lock-Bit command. See Table 13 for a summary of hardware and software write protection options. Set block lock-bit is executed by a two-cycle command sequence. The set block lock-bit setup along with appropriate block or device address is written followed by either the set block lock-bit confirm (and an address within the block to be locked). The WSM then controls the set block lock-bit algorithp. After the sequence is written, the device automatically outputs status register data when read (see Figure 12). The CPU can detect the completion of the set block lock-bit event by analyzing the STS pin output or status register bit SR.7. When the set block lock-bit operation is complete, status register bit SR.4 should be checked. If an error is detected, the status register should be cleared. The CUI will remain in read status register mode until a new command is issued. This two-step sequence of set-up followed by execution ensures that block lock-bits are not accidentally set. An invalid Set Block Lock-Bit command will result in status register bits SR.4 and SR.5 being set to "1". Also, reliable operations occur only when Vcc=Vccv2 and VPP=VPPHI. In the absence of this high voltage, block* lock-bit contents are protected against alteration. A successful set block `lock-bit operation requires WP#=V,,. If it is attempted with WP#=V,,, SR.l and SR.4 will be set to "1" and the operation will fail. Set block lock-bit operations with WP# 18 block lock-bits can be cleared using only the Cleal Block Lock-Bits command. See Table 13 for s summary of hardware and software write protectior options. Clear block lock-bits operation is executed by a two. cycle command sequence. A clear block lock-bits setup is first written. After the command is written, the device automatically outputs status register data when read (see Figure 13). The CPU can deteci completion of the clear block lock-bits event by analyzing the STS Pin output or status register bii SR.7. When the operation is complete, status register bii SR.5 should be checked. If a clear block lock-bit error is detected, the status register should be cleared. The CUI will remain in read status register mode until another command is issued. This two-step sequence of set-up followed by execution ensures that block lock-bits are not accidentally cleared. An invalid Clear Block Lock-Bits command sequence will result in status register bits SR.4 and SR.5 being set to "1". Also, a reliable clear block lock-bits operation can only occur when Vcc=Vcc1,2 and VPP=VPPH1. If a clear block lock-bits operation is attempted while V,,IV,,,k, SR.3 and SR.5 will be set to "1 I'. In the absence of this high voltage, the block lock-bits content are protected against alteration. A successful clear block lock-bits operation requires WP#=V,,. If it is attempted with WP#=V,,, SR.l and SR.5 will be set to "1" and the operation will fail. Clear block lock-bits operations with V,,, |
Price & Availability of LH28F160S5T-L70
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |