![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
a FEATURES Monolithic Design for Reliability and Low Cost High Slew Rate: 0.5 V/ s Low Droop Rate TA = 25 C: 0.1 mV/ms T A = 125 C: 10 mV/ms Low Zero-Scale Error: 4 mV Digitally Selected Hold and Reset Modes Reset to Positive or Negative Voltage Levels Logic Signals TTL and CMOS Compatible Uncommitted Comparator On-Chip Available in Die Form Monolithic Peak Detector with Reset-and-Hold Mode PKD01 FUNCTIONAL BLOCK DIAGRAM +IN -IN OUTPUT V+ V- - CMP + LOGIC GND V- OUTPUT BUFFER GATED "gm" AMP A - D1 + C OUTPUT DET -IN +IN - + -IN +IN - B + GATED "gm" AMP PKD01 GENERAL DESCRIPTION The PKD01 tracks an analog input signal until a maximum amplitude is reached. The maximum value is then retained as a peak voltage on a hold capacitor. Being a monolithic circuit, the PKD01 offers significant performance and package density advantages over hybrid modules and discrete designs without sacrificing system versatility. The matching characteristics attained in a monolithic circuit provide inherent advantages when charge injection and droop rate error reduction are primary goals. Innovative design techniques maximize the advantages of monolithic technology. Transconductance (gm) amplifiers were chosen over conventional voltage amplifier circuit building blocks. The gm amplifiers simplify internal frequency compensation, minimize acquisition time and maximize circuit accuracy. Their outputs are easily switched by low glitch current steering circuits. The steered outputs are clamped to reduce charge injection errors upon entering the hold mode or exiting the reset mode. The inherently low zero-scale error is further reduced by active Zener-Zap trimming to optimize overall accuracy. RST RST 0 0 1 1 DET 0 1 1 0 OPERATIONAL MODE PEAK DETECT PEAK HOLD RESET INDETERMINATE CH SWITCHES SHOWN FOR: RST = "0," DET = "0" The output buffer amplifier features an FET input stage to reduce droop rate error during lengthy peak hold periods. A bias current cancellation circuit minimizes droop error at high ambient temperatures. Through the DET control pin, new peaks may either be detected or ignored. Detected peaks are presented as positive output levels. Positive or negative peaks may be detected without additional active circuits, since Amplifier A can operate as an inverting or noninverting gain stage. An uncommitted comparator provides many application options. Status indication and logic shaping/shifting are typical examples. REV. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 (c) Analog Devices, Inc., 2001 PKD01-SPECIFICATIONS ELECTRICAL CHARACTERISTICS (@ V = S 15 V, CH = 1000 pF, TA = 25 C, unless otherwise noted.) PKD01A/E Min Typ Max 2 2 80 20 25 0.4 90 96 11 0.5 80 41 45 4 3 150 40 10 74 76 10 66 70 PKD01F Min Typ Max Unit 3 3 80 20 25 0.4 90 96 11 0.5 80 41 45 7 6 250 75 mV mV nA nA V/mV MHz dB dB V V/s dB s s Parameter gm AMPLIFIERS A, B Zero-Scale Error Input Offset Voltage Input Bias Current Input Offset Current Voltage Gain Open-Loop Bandwidth Common-Mode Rejection Ratio Power Supply Rejection Ratio Input Voltage Range1 Slew Rate Feedthrough Error1 Acquisition Time to 0.1% Accuracy1 Acquisition Time to 0.01% Accuracy1 COMPARATOR Input Offset Voltage Input Bias Current Input Offset Current Voltage Gain Common-Mode Rejection Ratio Power Supply Rejection Ratio Input Voltage Range1 Low Output Voltage "OFF" Output Leakage Current Output Short-Circuit Current Response Time2 DIGITAL INPUTS - RST, DET2 Logic "1" Input Voltage Logic "0" Input Voltage Logic "1" Input Current Logic "0" Input Current MISCELLANEOUS Droop Rate3 Output Voltage Swing: Amplifier C Short-Circuit Current: Amplifier C Switch Aperture Time Switch Switching Time Slew Rate: Amplifier C Power Supply Current Symbol Conditions VZS VOS IB IOS AV BW CMRR PSRR VCM SR RL = 10 k, VO = 10 V AV = 1 -10 V VCM +10 V 9 V VS 18 V VIN = 20 V, DET = 1, RST = 0 18 80 86 10 66 tAQ tAQ 20 V Step, AVCL = +1 20 V Step, AVCL = +1 70 VOS IB IOS AV CMRR PSRR VCM VOL IL ISC tS 2 k Pull-Up Resistor to 5 V -10 V VCM +10 V 9 V VS 18 V ISINK 5 mA, Logic GND = 0 V VOUT = 5 V VOUT = 5 V 5 mV Overdrive, 2 k Pull-Up Resistor to 5 V 0.5 700 75 5 7.5 82 106 76 90 11.5 12.5 -0.2 +0.15 25 7 12 150 1.5 1000 300 +0.4 80 45 1 700 75 3.5 7.5 82 106 76 90 11.5 12.5 -0.2 +0.15 25 7 12 150 3 mV 1000 nA 300 nA V/mV dB dB V +0.4 V 80 A 45 mA ns VH VL IINH IINL VDR VOP ISC tAP ts SR ISY 2 VH = 3.5 V VL = 0.4 V TJ = 25C TA = 25C DET = 1 RL = 2.5 k 0.02 1.6 0.01 0.02 11.5 12.5 7 15 75 50 2.5 5 40 0.8 1 10 0.07 0.15 2 0.02 1.6 0.01 0.03 11 7 12 15 75 50 2.5 6 40 0.8 1 10 0.1 0.20 V V A A mV/ms mV/ms V mA ns ns V/s mA RL = 2.5 k No Load 7 9 NOTES 1 Guaranteed by design. 2 DET = 1, RST = 0. 3 Due to limited production test times, the droop current corresponds to junction temperature (T J). The droop current vs. time (after power-on) curve clarified this point. Since most devices (in use) are on for more than 1 second, ADI specifies droop rate for ambient temperature (T A) also. The warmed-up (T A) droop current specification is correlated to the junction temperature (TJ) value. ADI has a droop current cancellation circuit that minimizes droop current at high temperature. Ambient (T A) temperature specifications are not subject to production testing. Specifications subject to change without notice. -2- REV. A ELECTRICAL CHARACTERISTICS Parameter "gm" AMPLIFIERS A, B Zero-Scale Error Input Offset Voltage Average Input Offset Drift1 Input Bias Current Input Offset Current Voltage Gain Common-Mode Rejection Ratio Power Supply Rejection Ratio Input Voltage Range1 Slew Rate Acquisition Time to 0.1% Accuracy1 COMPARATOR Input Offset Voltage Average Input Offset Drift1 Input Bias Current Input Offset Current Voltage Gain Common-Mode Rejection Ratio Power Supply Rejection Ratio Input Voltage Range1 Low Output Voltage OFF Output Leakage Current Output Short-Circuit Current Response Time DIGITAL INPUTS - RST, DET Logic "1" Input Voltage Logic "0" Input Voltage Logic "1" Input Current Logic "0" Input Current MISCELLANEOUS Droop Rate3 2 (@ VS = 15 V, CH = 1000 pF, -55 C TA +125 C for PKD01AY, -25 C TA +85 C for PKD01EY, PKD01FY and 0 C TA +70 C for PKD01EP, PKD01FP, unless otherwise noted.) PKD01A/E PKD01F Min Typ Max Min Typ Max 4 3 -9 160 30 7.5 9 74 82 80 90 10 11 0.4 60 2 -4 1000 100 6.5 100 82 7 6 -24 250 100 5 72 70 10 6 5 -9 160 30 9 80 90 11 0.4 60 2 -4 1100 100 6.5 92 86 12 10 -24 500 150 Unit mV mV V/C nA nA V/mV dB dB V V/s s mV V/C nA nA V/mV dB dB V V A mA ns V V A A mV/ms mV/ms V 40 mA ns V/s mA PKD01 Symbol Conditions VZS VOS TCVOS IB IOS AV CMRR PSRR VCM SR tAQ VOS TCVOS IB IOS AV CMRR PSRR VCM VOL IL ISC tS RL = 10 k, VO = 10 V -10 V VCM +10 V 9 V VS 18 V 20 V Step, AVCL = +1 2.5 -6 2000 600 5 -6 2000 600 2 k Pull-Up Resistor to 5 V -10 V VCM +10 V 9 V VS 18 V 4 2.5 80 80 72 72 11 11 ISINK 5 mA, Logic GND = 0 V -0.2 +0.15 +0.4 -0.2 VOUT = 5 V 25 100 VOUT = 5 V 6 10 45 6 5 mV Overdrive, 2 k Pull-Up Resistor to 5 V 200 2 VH = 3.5 V VL = 0.4 V 0.02 2.5 1.2 2.4 11 12 6 RL = 2.5 k No Load 12 75 2 5.5 40 0.8 1 15 10 20 2 +0.15 +0.4 100 180 10 45 200 VH VL IINH IINL VDR 0.02 2.5 3 6 10.5 12 6 12 75 2 6.5 0.8 1 15 15 20 TJ = Max Operating Temp. TA = Max Operating Temp. DET = 1 RL = 2.5 k Output Voltage Swing Amplifier C Short-Circuit Current Amplifier C Switch Aperture Time Slew Rate: Amplifier C Power Supply Current VOP ISC tAP SR ISY 8 10 NOTES 1 Guaranteed by design. 2 DET = 1, RST = 0. 3 Due to limited production test times, the droop current corresponds to junction temperature (T J ). The droop current vs. time (after power-on) curve clarifies this point. Since most devices (in use) are on for more than 1 second, ADI specifies droop rate for ambient temperature (T A ) also. The warmed-up (T A ) droop current specification is correlated to the junction temperature (T J) value. ADI has a droop current cancellation circuit that minimizes droop current at high temperature. Ambient (T A ) temperature specifications are not subject to production testing. Specifications subject to change without notice. REV. A -3- PKD01 ABSOLUTE MAXIMUM RATINGS 1, 2 ORDERING GUIDE1 Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 V Input Voltage . . . . . . . . . . . . . . . . . . . Equal to Supply Voltage Logic and Logic Ground Voltage . . . . . . . . . . . . . . . . . . . . . . Equal to Supply Voltage Output Short-Circuit Duration . . . . . . . . . . . . . . . . Indefinite Amplifier A or B Differential Input Voltage . . . . . . . . . . 24 V Comparator Differential Input Voltage . . . . . . . . . . . . . 24 V Comparator Output Voltage . . . . . . . . . . . . . . . . . . . . . . Equal to Positive Supply Voltage Hold Capacitor Short-Circuit Duration . . . . . . . . . . Indefinite Lead Temperature (Soldering, 60 sec) . . . . . . . . . . . . . 300C Storage Temperature Range PKD01AY, PKD01EY, PKD01FY . . . . . -65C to +150C PKD01EP, PKD01FP . . . . . . . . . . . . . . . -65C to +125C Operating Temperature Range PKD01AY . . . . . . . . . . . . . . . . . . . . . . . . -55C to +125C PKD01EY, PKD01FY . . . . . . . . . . . . . . . . -25C to +85C PKD01EP, PKD01FP . . . . . . . . . . . . . . . . . . . 0C to 70C Junction Temperature . . . . . . . . . . . . . . . . . -65C to +150C NOTES 1 Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. 2 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Model2 PKD01AY PKD01EY PKD01FY PKD01EP PKD01FP Temperature Range -55C to +85C -25C to +85C -25C to +85C 0C to 70C 0C to 70C Package Description Cerdip Cerdip Cerdip Plastic DIP Plastic DIP Package Option Q-14 Q-14 Q-14 N-14 N-14 NOTES 1 Burn-in is available on commercial and industrial temperature range parts in cerdip, plastic DIP, and TO-can packages. 2 For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. PIN CONFIGURATION RST V+ OUTPUT CH -IN A +IN A V- DET LOGIC GND COMP OUT PKD01 -IN C +IN C -IN B +IN B THERMAL CHARACTERISTICS Package Type 14-Lead Hermetic DIP (Y) 14-Lead Plastic DIP (P) JA* JC Unit C/W C/W 99 76 12 33 *JA is specified for worst-case mounting conditions, i.e., JA is specified for device in socket for cerdip and PDIP packages. CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the PKD01 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. WARNING! ESD SENSITIVE DEVICE DICE CHARACTERISTICS -4- REV. A PKD01 WAFER TEST LIMITS (@ V = S 15 V, CH = 1000 pF, TA = 25 C, unless otherwise noted.) Symbol VZS VOS IB IOS AV CMRR PSRR VCM Conditions PKD01N Limit 7 6 250 75 10 74 76 11.5 66 3 1000 300 3.5 82 76 11.5 0.4 -0.2 80 45 7 2 0.8 1 10 0.1 0.20 11 40 7 9 0.5 41 45 150 75 50 2.5 Unit mV max mV max nA max nA max V/mV min dB min dB min V min dB min mV max nA max nA max V/mV min dB min dB min V min V max V min A max mA min mA min V min V max A max A max mV/ms max mV/ms max V min mA max mA min mA max V/s s s ns ns ns V/s Parameter "gm" AMPLIFIERS A, B Zero-Scale Error Input Offset Voltage Input Bias Current Input Offset Current Voltage Gain Common-Mode Rejection Ratio Power Supply Rejection Ratio Input Voltage Range1 Feedthrough Error COMPARATOR Input Offset Voltage Input Bias Current Input Offset Current Voltage Gain1 Common-Mode Rejection Ratio Power Supply Rejection Ratio Input Voltage Range1 Low Output Voltage "OFF" Output Leakage Current Output Short-Circuit Current DIGITAL INPUTS-RST, DET2 Logic "1" Input Voltage Logic "0" Input Voltage Logic "1" Input Current Logic "0" Input Current MISCELLANEOUS Droop Rate3 Output Voltage Swing Amplifier C Short-Circuit Current Amplifier C Power Supply Current gm AMPLIFIERS A, B Slew Rate Acquisition Time1 COMPARATOR Response Time MISCELLANEOUS Switch Aperture Time Switching Time Buffer Slew Rate RL = 10 k, VO = 10 V -10 V VCM +10 V 9 V VS 18 V VIN = 20 V, DET = 1, RST = 0 VOS IB IOS AV CMRR PSRR VCM VOL IL ISC 2 k Pull-Up Resistor to 5 V -10 V VCM +10 V 9 V VS 18 V ISINK 5 mA, Logic GND = 5 V VOUT = 5 V VOUT = 5 V VH VL IINH IINL VDR VOP ISC ISY SR tA tA VH = 3.5 V VL = 0.4 V TJ = 25C, TA = 25C RL = 2.5 k No Load 0.1% Accuracy, 20 V Step, AVCL = 1 0.01% Accuracy, 20 V Step, AVCL = 1 5 mV Overdrive, 2 k Pull-Up Resistor to 5 V tAP tS SR RL = 2.5 k NOTES 1 Guaranteed by design. 2 DET = 1, RST = 0. 3 Due to limited production test times, the droop current corresponds to junction temperature (T J). The droop current vs. time (after power-on) curve clarifies this point. Since most devices (in use) are on for more than 1 second, ADI specifies droop rate for ambient temperature (T A) also. The warmed-up (T A) droop current specification is correlated to the junction temperature (T J) value. ADI has a droop current cancellation circuit that minimizes droop current at high temperature. Ambient (TA) temperature specifications are not subject to production testing. REV. A -5- PKD01-Typical Performance Characteristics 18 6 40 35 INPUT RANGE OF AMPLIFIER - V 14 4 OFFSET VOLTAGE - mV 10 6 2 -2 -6 -10 -14 -18 4 V- SUPPLY -55 C INPUT + RANGE = V+ -55 C TA +125 C 30 A,B IOS - nA 2 25 20 15 10 +25 C +125 C 0 -2 -4 -6 -75 -50 -25 0 25 50 75 TEMPERATURE - C 5 0 -75 -50 -25 9 12 15 6 SUPPLY VOLTAGE +V AND -V -V 18 100 125 0 25 50 75 100 125 150 TEMPERATURE - C TPC 1. A and B Input Range vs. Supply Voltage TPC 2. A and B Amplifiers Offset Voltage vs. Temperature TPC 3. A, B IOS vs. Temperature 1000 INPUT NOISE VOLTAGE - nV/ Hz 100 1.0 VS = 15V TA = 25 C AV = +1 0.5 +125 C +25 C -55 C RS = 10k RS = 0 10 ERROR - mV 0.1 1 10 100 BANDWIDTH - kHz 1000 100 RMS NOISE - V 10 0 1 -0.5 0 0 1 10 100 FREQUENCY - Hz 1k -1.0 -10 -5 0 VIN - V 5 10 TPC 4. Input Spot Noise vs. Frequency TPC 5. Wideband Noise vs. Bandwidth TPC 6. Amplifier B Charge Injection Error vs. Input Voltage and Temperature 1.0 POLARITY OF ERROR MAY BE POSITIVE OR NEGATIVE 0.5 ERROR - mV CH = 1000pF TA = 25 C 18 14 RL = 10k V+ SUPPLY +25 C -55 C -55 C +25 C V- SUPPLY +125 C 15 12.5 OUTPUT SWING - Volts +25 C -55 C 10 OUTPUT SWING - V +125 C 6 2 -2 -6 -10 -14 -18 10.0 7.5 5.0 2.5 0 -2.5 -5.0 -7.5 -10.0 -12.5 -15 1.0 +125 C 0 +125 C -0.5 +25 C -55 C -1.0 -10 -55 C +25 C +125 C 0.1 LOAD RESISTOR TO GROUND - k 10.0 -5 0 VIN - V 5 10 4 9 12 15 6 SUPPLY VOLTAGE +V AND -V - V 18 TPC 7. Amplifier A Charge Injection Error vs. Input Voltage and Temperature TPC 8. Output Voltage Swing vs. Supply Voltage (Dual Supply Operation) TPC 9. Output Voltage vs. Load Resistance -6- REV. A PKD01 12 10 CH = 1000pF 100 90 10mV 2s PK OF SINEWAVE - V 8 200mV ERROR 2mV ERROR PEAK OUTPUT 100 90 CH = 1000pF 6 DETECTED PEAK 10V 4 10 10 0% 20mV ERROR 2 0% 3kHz SINEWAVE INPUT 10mV 10mV 0 100 10k 100k 1k FREQUENCY - Hz 1M 2s TPC 10. Output Error vs. Frequency and Input Voltage TPC 11. Settling Response TPC 12. Settling Response OUTPUT VOLTAGE - 5mV/DIV TA = 25 C TA = 25 C OUTPUT VOLTAGE - 5V/DIV OUTPUT VOLTAGE - 5V/DIV 0V 100 90 100 90 100 90 TA = 25 C 0V 0V 10 0% 10 0% 10 0% TIME - 20 s/DIV TIME - 20 s/DIV TIME - 20 s/DIV TPC 13. Large-Signal Inverting Response TPC 14. Large-Signal Noninverting Response TPC 15. Settling Time for -10 V to 0 V Step Input 90 CHANNEL-TO-CHANNEL ISOLATION - dB GAIN OUTPUT VOLTAGE - 5mV/DIV 90 GAIN - dB TA = 25 C TA = 25 C CH = 1000pF CH = 1000pF 0 45 90 135 PHASE LAG - Degrees 100 60 TA = 25 C RL = 10k CL = 30pF CH = 1000pF 120 TA = 25 C 100 80 30 PHASE 0 60 TEST CONDITION: CH = 1000pF AMPLIFIER A AND B CONNECTED IN +1 GAIN AMPLIFIER A(B) OFF, INPUT = 20V p-p AMPLIFIER B(B) ON, INPUT = 0V 180 10 0% 40 0V 20 TIME - 20 s/DIV -30 1 10 100 1k 10k 100k FREQUENCY - Hz 1M 10M 0 1 10 100 1k 10k 100k FREQUENCY - Hz 1M 10M TPC 16. Settling Time for +10 V to 0 V Step Input TPC 17. Small-Signal Open-Loop Gain/Phase vs. Frequency TPC 18. Channel-to-Channel Isolation vs. Frequency REV. A -7- PKD01 100 A, AV = +1 B, AV = 1 80 DROOP RATE - mV/ms 3 TA = 125 C CH = 1000pF 500 ACQUISITION TIME TO 0.1% ACCURACY - s 400 ) % .1 (0 OFF ISOLATION - dB 2 60 A, AV = -1 300 EP ST TO 40 200 1 20 0 1 10 100 1k 10k 100k FREQUENCY - Hz 1M 10M 0 0 2 3 4 5 6 7 8 9 10 1 TIME AFTER POWER APPLIED - Minutes 100 80 60 40 20 0 %) 0.1 V( 10m V TO 20 %) EP (0.1 ST 5mV 0V 1 P TO TE ) 5V S V (0.1% P TO 1m 1V STE V m 20 0 2000 4000 6000 8000 HOLD CAPACITANCE - pF 10000 TPC 19. Off Isolation vs. Frequency TPC 20. Droop Rate vs. Time after Power On TPC 21. Acquisition Time vs. External Hold Capacitor and Acquisition Step 50 TA = 25 C CH = 1000pF 40 10000 DROOP RATE (mV/sec), CH = 1000pF 5V 10V SETTLING TIME - s TO 20mV 30 TO 2mV 1000 100 90 RESET PEAK DETECT 50 s RESET +10V 0V 100 AMBIENT TEMPERATURE INPUT -10V PEAK OUTPUT +10V 0V 10V -10V 20 TO 200mV 10 10 10 JUNCTION TEMPERATURE 0% 0 0 5 10 INPUT STEP - V 15 20 1 -100 -50 100 0 50 TEMPERATURE - C 500 TPC 22. Acquisition Time vs. Input Voltage Step Size TPC 23. Droop Rate vs. Temperature TPC 24. Acquisition of Step Input 5V 1V 1V 5mV 5mV 50ns 50ns 1V 1V 5mV 5mV 50ns 50ns OUTPUT VOLTAGE - V OUTPUT VOLTAGE - V INPUT VOLTAGE - mV 90 +10V 5 4 3 2 1 0 90 5 4 3 2 1 0 90 +5 0 -5 10 0% +5 0 -5 10 0% RESET 0V 10 0% 5V 3kHz SINEWAVE INPUT -10V 50 s TIME - 50ns/DIV TIME - 50ns/DIV TPC 25. Acquisition of Sine Wave Peak TPC 26. Comparator Output Response Time (2 k Pull-Up Resistor, TA = 25C) TPC 27. Comparator Output Response Time (2 k Pull-Up Resistor, TA = 25C) -8- REV. A INPUT VOLTAGE - mV 100 CH = 1000pF DETECTED PEAK 100 COMPARATOR OUTPUT COMPARATOR OUTPUT 100 COMPARATOR OUTPUT COMPARATOR OUTPUT PKD01 18 INPUT RANGE OF LOGIC GROUND - V 18 14 10 6 2 0 -2 -6 -10 -14 -18 4 V- 6 9 12 15 SUPPLY VOLTAGE +V AND -V - V 18 +25 C -55 C ACCEPTABLE GROUND PIN POTENTIAL IS BETWEEN SLIDE LINES. +25 C +125 C V+ 1 LOGIC 1 LOGIC CURRENT - A +125 C 14 INPUT LOGIC RANGE - V 10 6 2 -2 -6 -10 -14 -18 4 9 12 15 6 SUPPLY VOLTAGE +V AND -V - V 18 V- -55 C +25 C +125 C +VIN V+ FOR -55 C TA +125 C 0 -55 C -1 +125 C +25 C -2 LOGIC 0 LOGIC GROUND = 0V -3 -2 -1 0 1 2 3 LOGIC INPUT VOLTAGE - V 4 5 TPC 28. Input Logic Range vs. Supply Voltage TPC 29. Input Range of Logic Ground vs. Supply Voltage TPC 30. Logic Input Current vs. Logic Input Voltage 6 -55 C +25 C 100 TA = 25 C VIN = 0V CH = 1000pF POSITIVE SUPPLY (+15V +1V SIN T) 60 3 VS = 15V TA = 25 C 2 INPUT CURRENT MUST BE LIMITED TO LESS THAN 1mA SUPPLY CURRENT - mA 80 +125 C 5 INPUT BIAS CURRENT (EITHER INPUT) - REJECTION RATIO - dB A 1 40 NEGATIVE SUPPLY (-15V +1V SIN ) OTHER INPUT AT -10V OTHER INPUT AT 0V 0 OTHER INPUT AT +10V -10 -5 0 5 INPUT VOLTAGE - V 10 15 20 CHANNEL A = 1 CHANNEL B = 0 4 0 3 6 9 12 SUPPLY +V AND -V - V 15 18 0 10 100 1k 10k FREQUENCY - Hz 100k 1M -1 -15 TPC 31. Supply Current vs. Supply Voltage TPC 32. Hold Mode Power Supply Rejection vs. Frequency TPC 33. Comparator Input Bias Current vs. Differential Input Voltage 3 110 100 1200 2 1000 COMPARATOR IOS - nA OFFSET VOLTAGE - mV 1 90 COMPARATOR IB - nA 0 25 50 75 100 125 150 TEMPERATURE - C 800 0 80 600 -1 70 -2 -3 -75 -50 -25 0 25 50 75 TEMPERATURE - C 60 50 -75 -50 -25 400 100 125 200 -75 -50 -25 0 25 50 75 100 125 150 TEMPERATURE - C TPC 34. Comparator Offset Voltage vs. Temperature TPC 35. Comparator IOS vs. Temperature TPC 36. Comparator IB vs. Temperature REV. A -9- PKD01 INPUT VOLTAGE - mV OUTPUT VOLTAGE - V 18 OUTPUT RANGE OF COMPARATOR - V 5 4 3 2 1 0 +5 0 -5 -50 PULL-UP RESISTOR = 2k 6 INVERTING INPUT = V IN NONINVERTING INPUT = 0V 5 TA = +25 C TA = -55 C TA = +125 C OUTPUT VOLTAGE - V 14 10 V+ +125 C 6 +25 C 2 -55 C -2 -6 -10 -14 -18 4 9 12 15 6 SUPPLY VOLTAGE +V AND -V - V 18 V- +25 C +125 C VS = 15V TA = 25 C 4 3 2 RL = 2k TO 5V RL = 1k TO 5V 1 0 50 100 150 TIME - ns 200 250 300 0 -1.5 -1.0 -0.5 0 0.5 1.0 INPUT VOLTAGE - mV 1.5 2.0 TPC 37. Output Swing of Comparator vs. Supply Voltage TPC 38. Comparator Response Time vs. Temperature TPC 39. Comparator Transfer Characteristic INPUT VOLTAGE - mV OUTPUT VOLTAGE - V 1.0 0.8 0.6 0.4 0.2 -55 C 0 -0.2 0 2 4 6 8 10 12 IO - OUTPUT SINK CURRENT - mA 14 5 4 3 2 1 0 +5 0 -5 -50 TA = +25 C TA = -55 C PULL-UP RESISTOR = 2k TA = +125 C VO - VOLTAGE OUTPUT - V DC +125 C +25 C 0 50 100 150 TIME - ns 200 250 300 TPC 40. Comparator Output Voltage vs. Output Current and Temperature TPC 41. Comparator Response Time vs. Temperature -10- REV. A PKD01 THEORY OF OPERATION The typical peak detector uses voltage amplifiers and a diode or an emitter follower to charge the hold capacitor, CH, indirectionally (see Figure 1). The output impedance of A plus D1's dynamic impedance, rd, make up the resistance which determines the feedback loop pole. The dynamic impedance is rd = kT , where Id is the capacitor charging current. qI d only be: 2K - gm VIN. The net current into the hold capacitor node then, is gmVIN [IH = 2I - (2I - gmVIN)]. In the hold mode, Q2 and Q3 are ON while Q1 and Q4 are OFF. The net current into the top of D1 is -I until D3 turns ON. With Q1 OFF, the bottom of D2 is pulled up with a current I until D4 turns ON, thus, D1 and D2 are reverse biased by <0.6 V, and charge injection is independent of input level. The monolithic layout results in points A and B having equal nodal capacitance. In addition, matched diodes D1 and D2 have equal diffusion capacitance. When the transconductance amplifier outputs are switched open, points A and B are ramped equally, but in opposite phase. Diode clamps D3 and D4 cause the swings to have equal amplitudes. The net charge injection (voltage change) at node C is therefore zero. V+ I 2I A D3 The pole moves toward the origin of the S plane as Id goes to zero. The pole movement in itself will not significantly lengthen the acquisition time since the pole is enclosed in the system feedback loop. VOUT (A) = V IN (A) A VIN INPUT VOUT R + OUT AV (A) D1 VH C CH OUTPUT D1 C D2 B 6 D4 CH rd C Figure 1. Conventional Voltage Amplifier Peak Detector Q1 gm V IN Q2 Q3 Q4 A B LOGIC CONTROL When the moving pole is considered with the typical frequency compensation of voltage amplifiers however, there is a loop stability problem. The necessary compensation can increase the required acquisition time. ADI's approach replaces the input voltage amplifier with a transconductance amplifier (see Figure 2). The PKD01 transfer function can be reduced to: VIN 3I 3I V- A > B = PEAK DETECT A < B = PEAK HOLD Figure 3. Transconductance Amplifier with Low Glitch Current Switch VOUT = VIN where: gm 1 1 1 sCH sC 1+ + 1+ H gm gm ROUT gm 20 M. The peak transconductance amplifier, A is shown in Figure 4. Unidirectional hold capacitor charging requires diode D1 to be connected in series with the output. Upon entering the peak hold mode D1 is reverse-biased. The voltage clamp limits charge injection to approximately 1 pC and the hold step to 0.6 mV. Minimizing acquisition time dictates a small CH capacitance. A 1000 pF value was selected. Droop rate was also minimized by providing the output buffer with an FET input stage. A current cancellation circuit further reduces droop current and minimizes the gate current's tendency to double for every 10 temperature change. V+ I 2I D3 1 A/mV, ROUT The diode in series with A's output (see Figure 2) has no effect because it is a resistance in series with a current source. In addition to simplifying the system compensation, the input transconductance amplifier output current is switched by current steering. The steered output is clamped to reduce and match any charge injection. IOUT (A) = V IN (A) A IOUT VIN INPUT ROUT gm (A) D1 D1 VH CH Q1 gm V IN 3I 3I Q2 C VOUT 6 Q3 Q4 OUTPUT D2 C rd D4 CH A B LOGIC CONTROL Figure 2. Transconductance Amplifier Peak Detector VIN Figure 3 shows a simplified schematic of the reset gm amplifier, B. In the track mode, Q1 and Q4 are ON and Q2 and Q3 are OFF. A current of 2I passes through D1, I is summed at B and passes through Q1, and is summed with gmVIN. The current sink can absorb only 3I, thus the current passing through D2 can V- A > B = PEAK DETECT A < B = PEAK HOLD Figure 4. Peak Detecting Transconductance Amplifier with Switched Output REV. A -11- PKD01 APPLICATIONS INFORMATION Optional Offset Voltage Adjustment Offset voltage is the primary zero scale error component since a variable voltage clamp limits voltage excursions at D1's anode and reduces charge injection. The PKD01 circuit gain and operational mode (positive or negative peak detection) determine the applicable null circuit. Figures 5 through 8 are suggested circuits. Each circuit also corrects amplifier C offset voltage error. A. Nulling Gated Output gm Amplifier A. Diode D1 must be conducting to close the feedback circuit during amplifier A VOS adjustment. Resistor network RA - RC cause D1 to conduct slightly. With DET = 0 and VIN = 0 V, monitor the PKD01 output. Adjust the null potentiometer until VOUT = 0 V. After adjustment, disconnect RC from CH. B. Nulling Gated gm Amplifier B. Set Amplifier B signal input to VIN = 0 V and monitor the PKD01 output. Set DET = 1, RST = 1 and adjust the null potentiometer for VOUT = 0 V. The circuit gain--inverting or noninverting--will determine which null circuit illustrated in Figures 5 through 8 is applicable. VS+ 100k VS- R2 2M R1 1k DET 0.1 F R1 VIN DET R2 VIN+ R1 1k D1 A C VOUT 25k 0.1 F VS+ R4 20 VS- R3 20k A C VOUT D1 B PKD01 RC 2M -15V RA 200k RB 1k B PKD01 RC 2M -15V RA 200k RST NOTES: 1. NULL RANGE = CH 1000pF VS R1 R2 2. DISCONNECT RC FROM CH AFTER AMPLIFIER A ADJUSTMENT. 3. REPEAT NULL CIRCUIT FOR RESET BUFFER AMPLIFIER B IF REQUIRED. RA, RB AND RC NOT NECESSARY FOR AMPLIFIER B ADJUSTMENT. () NOTES: 1. NULL RANGE = RB CH 1k 1000pF R4 VS R3 2. DISCONNECT RC FROM CH AFTER AMPLIFIER A ADJUSTMENT. 3. REPEAT NULL CIRCUIT FOR RESET BUFFER AMPLIFIER B IF REQUIRED. RST () Figure 5. VOS Null Circuit for Unity Gain Positive Peak Detector R2 = R3 + R4 DET Figure 7. VOS Null Circuit for Negative Peak Detector VS- R5 20k 25k 0.1 F R3 20 VS+ D1 R1 DET R2 GAIN = 1 + R2 R1 + R3 VIN- VIN+ VS- R1 R1 A D1 C VOUT R4 VIN R4 = R2 R1 R1 + R2 A C VOUT R5 20k 25k 0.1 F VS+ R3 -15V R4 20 B PKD01 RC 2M B PKD01 RC 2M -15V RA 200k RA 200k RB 1k RST RST NOTES: 1. NULL RANGE = CH 1000pF R1 VS R5 R4 R1 + R3 2. DISCONNECT RC FROM CH AFTER AMPLIFIER A ADJUSTMENT. 3. REPEAT NULL CIRCUIT FOR RESET BUFFER AMPLIFIER B IF REQUIRED. ( )( ) NOTES: 1. NULL RANGE = RB CH 1k 1000pF R3 VS R5 2. DISCONNECT RC FROM CH AFTER AMPLIFIER A ADJUSTMENT. 3. REPEAT NULL CIRCUIT FOR RESET BUFFER AMPLIFIER B IF REQUIRED. () Figure 6. VOS Null Circuit for Differential Peak Detector Figure 8. VOS Null Circuit for Positive Peak Detector with Gain -12- REV. A PKD01 PEAK HOLD CAPACITOR RECOMMENDATIONS The hold capacitor (CH) serves as the peak memory element and compensating capacitor. Stable operation requires a minimum value of 1000 pF. Larger capacitors may be used to lower droop rate errors, but acquisition time will increase. Zero scale error is internally trimmed for CH = 1000 pF. Other CH values will cause a zero scale shift which can be approximated with the following equation. COMPARATOR INPUT VC PKD01 CMP R1 VOH R2 VZS mV = () 1 x 103 pC CH ( ) - 0.6 mV (nF ) INVERTING COMPARATOR INPUT DIGITAL GND V- R1 = R2 ( VV C -1 OH ) The peak hold capacitor should have very high insulation resistance and low dielectric absorption. For temperatures below 85C, a polystyrene capacitor is recommended, while a Teflon capacitor is recommended for high temperature environments. CAPACITOR GUARDING AND GROUND LAYOUT Figure 10. Comparator Output with External Level-Setting Resistors Table I. VC 5 5 15 15 15 15 VOH 3.5 5.0 3.5 5.0 7.5 10.0 R1 2.7 k 2.7 k 4.7 k 4.7 k 7.5 k 7.5 k R2 6.2 k 1.5 k 2.4 k 7.5 k 15 k R1 VC I SINK Ground planes are recommended to minimize ground path resistance. Separate analog and digital grounds should be used. The two ground systems are tied together only at the common system ground. This avoids digital currents returning to the system ground through the analog ground path. 14 13 1 2 1 R2 VC - 1 VOH PEAK DETECTOR LOGIC CONTROL (RST, DET) 3 4 PKD01 12 11 10 9 8 5 6 7 CH REPEAT ON "COMPONENT SIDE" OF PC BOARD IF POSSIBLE The transconductance amplifier outputs are controlled by the digital logic signals RST and DET. The PKD01 operational mode is selected by steering the current (I1) through Q1 and Q2, thus providing high-speed switching and a predictable logic threshold. The logic threshold voltage is 1.4 V when digital ground is at zero volts. Other threshold voltages (VTH) may be selected by applying the formula: VTH 1.4 V + Digital Ground Potential. For proper operation, digital ground must always be at least 3.5 V below the positive supply and 2.5 V above the negative supply. The RST or DET signal must always be at least 2.8 V above the negative supply. Operating the digital ground at other than zero volts does influence the comparator output low voltage. The VOL level is referenced to digital ground and will follow any changes in digital ground potential: VOL 0.2 V + Digital Ground Potential. BOTTOM VIEW Figure 9. CH Terminal (Pin 4) Guarding. See Text. The CH terminal (Pin 4) is a high impedance point. To minimize gain errors and maintain the PKD01's inherently low droop rate, guarding Pin 4 as shown in Figure 9 is recommended. COMPARATOR The comparator output high level (VOH) is set by external resistors. It is possible to optimize noise immunity while interfacing to all standard logic families--TTL, DTL, and CMOS. Figure 10 shows the comparator output with external level-setting resistors. Table I gives typical R1 and R2 values for common circuit conditions. The maximum comparator high output voltage (VOH) should be limited to: VOH (maximum) < V+ -2.0 V With the comparator in the low state (VOL), the output stage will be required to sink a current approximately equal to VC/R1. REV. A -13- PKD01 V+ I1 DET OR RST Q1 Q2 D Q3 DIGITAL GROUND 36k 5% +18V 18k 3 12 I2 56k 5% 1 2 14 13 5% 4 5 6 7 PKD01 11 10 9 8 V- CURRENT TO CONTROL MODES Figure 11. Logic Control -18V Figure 12. Burn-In Circuit Typical Circuit Configurations DET/RST V+ V- +10V A INPUT INPUT 0V +10V RESET VOLTAGE D1 C OUTPUT PKD01 A GAIN = +1 B GAIN = +1 OUTPUT 0V B TIME - 50 s/DIV CH 1000pF Figure 13. Unity Gain Positive Peak Detector DET V+ V- 10k 1% +5V INPUT 0V -2V +10V INPUT (GAIN = +2) 5.1k 5% 40.2k 1% 10k 1% 10k 5% A D1 C OUTPUT PKD01 A GAIN = +2 B GAIN = -4 0V OUTPUT -4V -10V TIME - 50 s/DIV RESET VOLTAGE = +1V (RESETS TO -4V) B 8.2k 5% RST CH 1000pF Figure 14. Positive Peak Detector with Gain -14- REV. A PKD01 DET/RST V+ V- INPUT +2V 0V -5V +10V INPUT (GAIN = -2) 10k 1% 20k 1% A D1 C OUTPUT 30.1k 1% 10k 1% 8.2k 5% PKD01 A GAIN = -2 B GAIN = +4 0V OUTPUT -4V -10V TIME - 50 s/DIV B RESET VOLTAGE = -1V (RESETS TO -4V) 7.5k 5% RST CH 1000pF Figure 15. Negative Peak Detector with Gain DET V+ V- INPUT 0V VIN 10k 1% 10k 1% A D1 C OUTPUT -10V +10V RESET VOLTAGE 10k 5% PKD01 A GAIN = -1 B GAIN = +1 OUTPUT 0V B TIME - 50 s/DIV CH 1000pF Figure 16. Unity Gain Negative Peak Detector R2 R3 INPUT A C OUTPUT IF BOTH INPUT SIGNAL (AMPLIFIER A INPUT) AND THE RESET VOLTAGE (AMPLIFIER B INPUT) HAVE THE SAME POSITIVE VOLTAGE GAIN, THE GAIN CAN BE SET BY A SINGLE VOLTAGE DIVIDER FOR BOTH INPUT AMPLIFIERS. RESET VOLTAGE R4 B PKD01 INPUT AMPLIFIER GAIN RESET AMPLIFIER GAIN = 1 + R2 R1 NOTE: R1, R2, R3 AND R4 > 5k R1 CH 1000pF R3 = R4 = 1 1+1 R1 R2 Figure 17. Alternate Gain Configuration REV. A -15- PKD01 PKD01 VPK+ VIN VIN POSITIVE PEAK DETECTOR VPK+ 10k VPK- + V PK+ OP27 10k 10k VOUT PKD01 VPK- NEGATIVE PEAK DETECTOR 10k VPK- Figure 18. Peak-to-Peak Detector POS/NEG PEAK DETECTOR +15V 10.5k +15V -15V OUTPUT S2 R S1 SW-02 S4 S3 PKD01 PEAK DETECTOR RESET R INPUT CH 1000pF POLYSTYRENE -15V NOTES: 1. DEVICE IS RESET TO 0 VOLTS. 2. DETECTED PEAKS ARE PRESENTED AS POSITIVE OUTPUT LEVELS. 3. R = 10k . Figure 19. Logic Selectable Positive or Negative Peak Detector DAC10 PORT 0 0 1 2 3 4 5 6 7 BIT 1 5V 2.7k CMP D1 A C DET RST R R PROCESSOR 0 BIT 10 1 2 3 4 5 6 7 INPUT SIGNAL PORT 1 RESET VOLTAGE B PKD01 CH Figure 20. Peak Reading A/D Converter -16- REV. A PKD01 5V A VIN -15V +15V C VOUT RESET INPUT PEAK DETECT VRS1 VRS2 VRS3 VRS4 SW-201 B PKD01 OUTPUT 2V 1ms NOTES: RESET VOLTAGE = -1.0V TRACE 1 = 2V/DIV TRACE 2 = 5V/DIV TRACE 3 = 2V/DIV A1 A2 A3 A4 PK DET/RST +15V -15V ANALOG GND LOGIC GND Figure 21. Positive Peak Detector with Selectable Reset Voltage AMPLITUDE SELECTION LOGIC A0 A1 A2 CH1 CH2 CH3 RAMP AMPLITUDE CH4 CH5 CH6 CH7 CH8 MUX-08 B A DET D1 C BUFFERED RAMP OUTPUT PKD01 RAMP SLOPE SELECTION 15V RST I RAMP START PULSE CH B1 DAC08 B8 R > 20k REF-01 RAMP AMPLITUDE SLOPE = I0 C ~0.5V/ s SLOPE = I1 C 0 ~0.5V/ s RAMP START PULSE NOTES: 1. NEGATIVE SLOPE OF RAMP IS SET BY DAC08 OUTPUT CURRENT. 2. DAC08 IS A DIGITALLY CONTROLLED CURRENT GENERATOR. THE MAXIMUM FULL-SCALE CURRENT MUST BE LESS THAN 0.5mA. Figure 22. Programmable Low Frequency Ramp Generator REV. A -17- PKD01 OUTLINE DIMENSIONS Dimensions shown in inches and (mm). 0.795 (20.19) 0.725 (18.42) 14 1 8 7 0.280 (7.11) 0.240 (6.10) 0.325 (8.25) 0.300 (7.62) 0.195 (4.95) 0.115 (2.93) 0.015 (0.381) 0.008 (0.204) PIN 1 0.100 (2.54) BSC 0.210 (5.33) MAX 0.130 (3.30) 0.160 (4.06) MIN 0.115 (2.93) 0.022 (0.558) 0.070 (1.77) SEATING PLANE 0.014 (0.356) 0.045 (1.15) 0.060 (1.52) 0.015 (0.38) 14-Lead Cerdip (Q-14) 0.005 (0.13) MIN 0.098 (2.49) MAX 14 8 PIN 1 1 7 0.310 (7.87) 0.220 (5.59) 0.320 (8.13) 0.290 (7.37) 0.060 (1.52) 0.015 (0.38) 0.100 (2.54) BSC 0.785 (19.94) MAX 0.200 (5.08) MAX 0.200 (5.08) 0.125 (3.18) 0.023 (0.58) 0.014 (0.36) 0.150 (3.81) MIN SEATING 0.070 (1.78) 15 PLANE 0 0.030 (0.76) 0.015 (0.38) 0.008 (0.20) -18- REV. A PRINTED IN U.S.A. C00481-0-2/01 (rev. A) 14-Lead Plastic DIP (PDIP) (N-14) |
Price & Availability of PKD01FP
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |