![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
RF2627 10 Typical Applications * 3V CDMA Cellular Systems * 3V CDMA PCS Systems * 3V TDMA Cellular/PCS Systems * General Purpose Linear IF Amplifier * Commercial and Consumer Systems * Portable Battery Powered Equipment 3V CDMA RECEIVE AGC AMPLIFIER Product Description The RF2627 is a complete AGC amplifier designed for the receive section of 3V CDMA cellular and PCS applications. It is designed to amplify IF signals while providing more than 90dB of gain control range. Noise Figure, IP3, and other specifications are designed for CDMA handsets. This circuit is designed as part of the RFMD CDMA Chip Set, consisting of a Transmit IF AGC Amp, a Transmit Upconverter, a Receive LNA/Mixer, and this Receive IF AGC Amp. The IC is manufactured on an advanced high frequency Silicon Bipolar process, and is packaged in a standard miniature 8-lead plastic MSOP package. 0.192 + 0.008 0.012 0.006 + 0.003 -A- 0.0256 0.118 + 0.004 sq. 6 MAX 0 MIN 0.034 NOTES: 1. Shaded lead is pin 1. 2. All dimensions are exclusive of flash, protrusions or burrs. 3. Lead coplanarity: 0.002 with respect to datum "A". 0.021 + 0.004 0.006 + 0.002 Optimum Technology Matching(R) Applied Si Bi-CMOS SiGe HBT Si CMOS * Supports PCS and Cellular Applications * -48dB to +48dB Gain Control Range * Single 3V Power Supply IN+ 1 IN- 2 GND 3 GC 4 GAIN CONTROL 8 VCC1 7 VCC2 6 OUT+ 5 OUT- * -2dBm Input IP3 * 12MHz to 285MHz Operation * Monolithic Construction Ordering Information RF2627 RF2627 PCBA 3V CDMA Receive AGC Amplifier Fully Assembled Evaluation Board Functional Block Diagram RF Micro Devices, Inc. 7628 Thorndike Road Greensboro, NC 27409, USA Tel (336) 664 1233 Fax (336) 664 0454 http://www.rfmd.com Rev A8 010711 10-33 IF AMPLIERS uSi BJT Package Style: MSOP-8 10 GaAs HBT GaAs MESFET Features RF2627 Absolute Maximum Ratings Parameter Supply Voltage Control Voltage Input RF Power Operating Ambient Temperature Storage Temperature Value -0.5 to +7.0 -0.5 to +5.0 +10 -40 to +85 -40 to +150 Unit VDC VDC dBm C C Caution! ESD sensitive device. RF Micro Devices believes the furnished information is correct and accurate at the time of this printing. However, RF Micro Devices reserves the right to make changes to its products without notice. RF Micro Devices does not assume responsibility for the use of the described product(s). Parameter Specification Min. Typ. Max. Unit Condition T=25C, 85MHz, VCC =3.0V, ZS =500 , ZL =500, 500 External Input Terminating Resistor, 500 External Output Terminating Resistor (Effective ZS =333, Effective ZL =250) (See Application Example) Overall Frequency Range Maximum Gain Minimum Gain Gain Slope Gain Control Voltage Range Gain Control Input Impedance Noise Figure Input IP3 Stability (Max VSWR) +45 12 to 285 +48 -48 57 0 to 3 30 5 -40 -2 -45 MHz dB dB dB/V VDC k dB dBm dBm VGC =2.4V VGC =0.3V Measured in 0.5V increments Source impedance of 4.7k At maximum gain and 85MHz At +40dB gain, referenced to 500 At minimum gain, referenced to 500 Spurious<-70dBm CDMA, differential 8 -44 -4 10:1 IF Input Input Impedance 1 2.7 to 3.4 13 14 k V mA mA 10 IF AMPLIERS Power Supply Voltage Current Consumption Current Consumption 15 16 Minimum gain, VCC =3.0V Maximum gain, VCC =3.0V 10-34 Rev A8 010711 RF2627 Pin 1 Function IN+ Description CDMA Balanced Input Pin. This pin is internally DC biased and should be DC blocked if connected to a device with a DC level other than VCC present. A DC to connection to VCC is acceptable. For single-ended input operation, one pin is used as an input and the other CDMA input is AC coupled to ground. The balanced input impedance is 1k, while the single-ended input impedance is 500. Same as pin 2, except complementary input. Ground connection. Keep traces physically short and connect immediately to ground plane for best performance. Analog gain adjustment for all amplifiers. Valid control ranges are from 0V to 3.0V. Maximum gain is selected with 3.0V. Minimum gain is selected with 0V. These voltages are only valid for a 4.7k DC source impedance. Interface Schematic BIAS 700 CDMA+ 700 CDMA- 2 3 4 INGND GC See pin 1. VCC 12.7 k 23.5 k 15 k 5 OUT- 6 7 OUT+ VCC1 Balanced Output pin. This is an open-collector output, designed to operate into a 250 balanced load. The load sets the operating impedOUT+ ance, but an external choke or matching inductor to VCC must also be supplied in order to correctly bias this output. This bias inductor is typically incorporated in the matching network between the output and next stage. Because this pin is biased to VCC, a DC blocking capacitor must be used if the next stage's input has a DC path to ground. Same as pin 5, except complementary output. See pin 5. Supply Voltage pin. External bypassing is required. The trace length between the pin and the bypass capacitors should be minimized. The ground side of the bypass capacitors should connect immediately to ground plane. Same as pin 7. OUT- 8 VCC2 10 IF AMPLIERS Rev A8 010711 10-35 RF2627 Application Schematic Measurement Reference Plane ZS=500 CDMA IF Filter CDMA+ CDMAZ IN, EFF=500 Z S, EFF=333 1 2 Z IN=1 k 3 4 4.7 k GAIN CONTROL 6 R2: 500 GAIN 5 ZLOAD,EFF=250 C1 L1 VCC C2 OUTMeasurement Reference Plane ZOUT=500 8 7 10 nF VCC L1 ZLOAD=500 C2 OUT+ R1: 1 k C1 R1 sets the CDMA balanced input impedance. The effective input impedance is then 500 . R2 sets the balanced output impedance to 500 . L1 and C2 serve dual purposes. L1 serves as an output bias choke, and C2 serves as a series DC block. In addition, the values of L1 and C2 may be chosen to form an impedance matching network of the load impedance is not 500 . Otherwise, the values of L1 and C1 are chosen to form a parallel-resonant tank circuit at the IF when the load impedance is 500 . 10 nF Evaluation Board Schematic (Download Bill of Materials from www.rfmd.com.) 10 IF AMPLIERS CDMA J1 SMA 50 strip T1 C3 15 pF C4 15 pF L2 390 nH L1 390 nH C1 10 nF C2 10 nF R1 1 k 1 2 3 4 GAIN CONTROL 8 7 6 5 L3 390nH C9 15 pF L4 390nH C8 15 pF C10 10 nF VCC OUT T2 R3 510 50 strip J2 SMA GC P1 P1-1 1 2 P1-3 3 VCC GND GC R2 4.7 k C5 1 nF 2627400A VCC C6 10 nF C7 10 nF 10-36 Rev A8 010711 RF2627 Evaluation Board Layout Board Size 2.750" x 2.000" Board Thickness 0.031", Board Material FR-4 10 IF AMPLIERS Rev A8 010711 10-37 RF2627 10.0 IIP3 versus VGC VCC=2.7VDC, FC=85MHz IIP3 (-40C) 10 IIP3 versus VGC VCC=3.4VDC, FC=85MHz IIP3 (-40C) 0.0 IIP3 (25C) IIP3 (85C) 0 IIP3 (25C) IIP3 (85C) -10.0 -10 IIP3 (dBm) -20.0 IIP3 (dbm) 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 -20 -30.0 -30 -40.0 -40 -50.0 -50 -60.0 -60 0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 1.8 2 2.2 VGC (VDC) VGC (VDC) 60.0 Gain versus VGC VCC=2.7VDC, FC=85MHz Gain (-40C) 60.0 Gain (-40C) Gain versus VGC VCC=3.4VDC FC=85MHz 40.0 40.0 Gain (25C) Gain (85C) Gain (25C) Gain (85C) 20.0 20.0 Gain (dB) Gain (dB) 0.0 0.0 10 IF AMPLIERS -20.0 -20.0 -40.0 -40.0 -60.0 -60.0 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 -80.0 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 VGC (VDC) VGC (VDC) 10.0 OIP3 (-40C) 0.0 OIP3 (25C) OIP3 (85C) -10.0 OIP3 versus VGC VCC=2.7VDC, FC=85MHz 10.0 OIP3 (-40C) 0.0 OIP3 (25C) OIP3 (85C) -10.0 OIP3 versus VGC VCC=3.4VDC, FC=85MHz OIP3 (dBm) -20.0 OIP3 (dBm) 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 -20.0 -30.0 -30.0 -40.0 -40.0 -50.0 -50.0 -60.0 -60.0 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 VGC (VDC) VGC (VDC) 10-38 Rev A8 010711 |
Price & Availability of RF2627
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |