![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
19-2935; Rev 0; 7/03 10Gbps EAM Driver with Integrated Bias Network General Description The MAX3941 is designed to drive an electro-absorption modulator (EAM) at data rates up to 10.7Gbps. It incorporates the functions of a biasing circuit and a modulation circuit, with integrated control op amps externally programmed by DC voltages. The integrated bias circuit provides a programmable biasing current up to 50mA. This bias current reflects a bias voltage of up to 1.25V on an external 50 load. The bias and modulation circuits are internally connected on chip, eliminating the need for an external bias inductor. A high-bandwidth, fully differential signal path is internally implemented to minimize jitter accumulation. When a clock signal is available, the integrated data-retiming function can be selected to reject input-signal jitter. The MAX3941 receives differential CML signals (ground referenced) with on-chip line terminations of 50. The output has a 50 resistor for back termination and is able to deliver a modulation current of 40mA P-P to 120mAP-P, with an edge speed of 23ps (20% to 80% typ). This modulation current reflects an EAM modulation voltage of 1.0VP-P to 3.0VP-P. The MAX3941 also includes an adjustable pulse-width control circuit to precompensate for asymmetrical EAM characteristics. It is available in a compact 4mm x 4mm, 24-pin thin QFN package and operates over the -40C to +85C temperature range. o o o o o o o o o o o Features On-Chip Bias Network 23ps Edge Speed Programmable Modulation Voltage Up to 3VP-P Programmable EAM Biasing Voltage Up to 1.25V Selectable Data-Retiming Latch Up to 10.7Gbps Operation Integrated Modulation and Biasing Functions 50 On-Chip Input and Output Terminations Pulse-Width Adjustment Enable and Polarity Controls ESD Protection MAX3941 Ordering Information PART MAX3941ETG TEMP RANGE -40C to +85C PIN-PACKAGE 24-Thin QFN (4mm x 4mm) Applications SONET OC-192 and SDH STM-64 Transmission Systems DWDM Systems Long/Short-Reach Optical Transmitters 10Gbps Ethernet Typical Application Circuit -5.2V 0.01F DATA+ 0.01F 50 DATA+ PLRT MODEN RTEN GND EAM MAX3952 10Gbps SERIALIZER DATA- 50 DATA- 0.01F CLK+ 0.01F CLK50 CLKPWC+ 2k PWC50 CLK+ MAX3941 OUT 50 MODSET + VMODSET - BIASSET + VBIASSET - VEE -5.2V 330pF -5.2V 0.1F REPRESENTS A CONTROLLED-5.2V IMPEDANCE TRANSMISSION LINE. ________________________________________________________________ Maxim Integrated Products 1 For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com. 10Gbps EAM Driver with Integrated Bias Network MAX3941 ABSOLUTE MAXIMUM RATINGS Supply Voltage VEE ..............................................-6.0V to +0.5V Voltage at MODEN, RTEN, PLRT, MODSET, BIASSET ...........(VEE - 0.5V) to +0.5V Voltage at DATA+, DATA-, CLK+, and CLK-......-1.65V to +0.5V Voltage at OUT .......................................................-4V to +0.5V Voltage at PWC+, PWC- ...................(VEE - 0.5V) to (VEE + 1.7V) Current Into or Out of OUT...............................................80mA Continuous Power Dissipation (TA = +85C) 24-Lead Thin QFN (derate 20.8mW/C above +85C) .............................1354mW Storage Temperature Range ...........................-55C to +150C Operating Temperature Range ..........................-40C to +85C Lead Temperature (soldering, 10s) .................................+300C Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ELECTRICAL CHARACTERISTICS (VEE = -5.5V to -4.9V, TA = -40C to +85C. Typical values are at VEE = -5.2V, IBIAS = 30mA, IMOD = 100mA, and TA = +25C, unless otherwise noted.) PARAMETER Power-Supply Voltage Supply Current Power-Supply Noise Rejection SIGNAL INPUT (Note 3) Input Data Rates Single-Ended Input Resistance Single-Ended Input Voltage Differential Input Voltage Differential Input Return Loss EAM BIAS Maximum Bias Current Minimum Bias Current BIASSET Voltage Range Equivalent Bias Resistance Bias-Current-Setting Accuracy Bias-Current Temperature Stability BIASSET Input Resistance BIASSET Bandwidth EAM MODULATION Maximum Modulation Current Minimum Modulation Current MODSET Voltage Range Equivalent Modulation Resistance VMODSET RMODEQV (Note 7) VMODSET = VEE VEE 11.1 112 120 37 40 VEE + 1 mAP-P mAP-P V 50 driver load, VBIASSET = VEE + 0.55V, Figure 2 VBIASSET RBSEQV (Note 5) VBIASSET = VEE + 0.11V TA = +25C VBIASSET = VEE + 0.36V VBIASSET = VEE + 2.0V (Note 6) VBIASSET < VEE + 0.36V VBIASSET VEE + 0.36V 2.1 8.8 52 -1100 -480 20 5 VBIASSET = VEE + 2V VBIASSET = VEE VEE 36.4 4.3 11.3 58.4 +1100 +480 ppm/C k MHz mA 50 56 0.3 1.2 VEE + 2 mA mA V RIN VIS VID RLIN NRZ Input to GND DC-coupled, Figure 1a AC-coupled, Figure 1b DC-coupled (Note 4) AC-coupled (Note 4) 15GHz 42.5 -1 -0.4 0.2 0.2 15 10.7 50 58.5 0 +0.4 2.0 1.6 Gbps V VP-P dB SYMBOL VEE IEE PSNR Excluding IBIAS and IMOD (Note 1) f 2MHz (Note 2) Retime disabled Retime enabled CONDITIONS MIN -5.5 124 140 15 TYP MAX -4.9 174 201 UNITS V mA dB 2 _______________________________________________________________________________________ 10Gbps EAM Driver with Integrated Bias Network ELECTRICAL CHARACTERISTICS (continued) (VEE = -5.5V to -4.9V, TA = -40C to +85C. Typical values are at VEE = -5.2V, IBIAS = 30mA, IMOD = 100mA, and TA = +25C, unless otherwise noted.) PARAMETER Modulation Set Bandwidth MODSET Input Resistance Modulation-Current Temperature Stability Modulation-Current-Setting Error Output Resistance Total Off Current Output Return Loss Output Edge Speed Setup/Hold Time Pulse-Width Adjustment Range Pulse-Width Control Input Range (Single Ended) Pulse-Width Control Input Range (Differential) Output Overshoot Driver Random Jitter Driver Deterministic Jitter CONTROL INPUTS Input High Voltage Input Low Voltage Input Current VIH VIL (Note 10) (Note 10) (Note 10) -80 VEE + 2.0 VEE + 0.8 +200 V V A RJDR DJDR tSU, tHD RLOUT ROUT (Note 6) 50 driver load, TA = +25C OUT to GND BIASSET = VEE, MODEN = VEE, MODSET = VEE, DATA+ = high, DATA- = low IBIAS = 30mA, IMOD = 50mA Figure 3 (Note 6) (Notes 6, 8) For PWC+ and PWC(PWC+) - (PWC-) (Notes 6, 8) (Note 6) PWC- = GND (Notes 6, 9) 15GHz 10 23 25 30 VEE + 0.5 -0.5 10 0.3 6.8 0.7 11 50 VEE + 1.5 +0.5 32 -957 -10 42.5 50 SYMBOL CONDITIONS Modulation depth 10%, 50 driver load, Figure 2 MIN TYP 5 20 0 +10 58.5 1.2 MAX UNITS MHz k ppm/C % mA dB ps ps ps V V % psRMS psP-P MAX3941 20% to 80% (Notes 6, 8) Note 1: Supply current remains elevated once the retiming function is enabled. Power must be cycled to reduce supply current after the retiming function is disabled. Note 2: Power-supply noise rejection is specified as PSNR = 20log(Vnoise (on Vcc) / VOUT). VOUT is the voltage across a 50 load. Vnoise (on Vcc) = 100mVP-P. Note 3: For DATA+, DATA-, CLK+, and CLK-. Note 4: CLK input characterized at 10.7Gbps. Note 5: RBSEQV = (VBIASSET - VEE) / IBIAS with MODEN = VEE, DATA+ = high, and DATA- = low. Note 6: Guaranteed by design and characterization using the circuit shown in Figure 4. Note 7: RMODEQV = (VMODSET - VEE) / (IMOD - 37mA) with BIASSET = VEE. Note 8: 50 load, characterized at 10.7Gbps with a 1111 1111 0000 0000 pattern. Note 9: Deterministic jitter is defined as the arithmetic sum of pulse-width distortion (PWD) and pattern-dependent jitter (PDJ). Measured with a 10.7Gbps 27 - 1 PRBS pattern with eighty 0s and eighty 1s inserted in the data pattern. Note 10: For MODEN and PLRT. _______________________________________________________________________________________ 3 10Gbps EAM Driver with Integrated Bias Network MAX3941 Test Circuits and Timing Diagrams 0V 100mV 1.0V -0.5V -1.0V (a) DC-COUPLED SINGLE-ENDED CML INPUT 0.4V 800mV 0V 100mV -0.4V (b) AC-COUPLED SINGLE-ENDED (CML OR PECL) INPUT Figure 1. Definition of Single-Ended Input Voltage Range 0V 0V VOUT VOUT VBIASSET (a) MODULATING BIASSET 0V (c) RESULT OF MODULATING BIASSET AND MODSET 180 OUT OF PHASE VOUT mW POUT VMODSET (b) MODULATING MODSET NOTE: ALL AMPLITUDES ARE RELATIVE. (d) RESULTING OPTICAL OUTPUT Figure 2. Modulating BIASSET and MODSET Pins 4 _______________________________________________________________________________________ 10Gbps EAM Driver with Integrated Bias Network Test Circuits and Timing Diagrams (continued) CLK+ CLKDATADATA+ VIS = 0.1VP-P TO 1VP-P DC-COUPLED 0.1VP-P TO 0.8VP-P AC-COUPLED VIS MAX3941 tSU tHD (DATA+) (DATA-) VID = 0.2VP-P TO 2VP-P DC-COUPLED 0.2VP-P TO 1.6VP-P AC-COUPLED IOUT IMOD = 40mAP-P TO 120mAP-P IBIAS = 0mA TO 50mA NOTE: IOUT RELATES TO RETIMED DATA. Figure 3. Setup and Hold Timing Definition GND RTEN PWC+ PWC50 GND 50 GND1 GND2 ROUT 50 OUT IOUT OSCILLOSCOPE 50 50 ZL 50 50 50 PATTERN GENERATOR 50 50 DATA+ CLK+ CLK- 50 P W C DQ 0 M U X IMOD IBIAS 1 DATA50 50 VEE VEE VEE -5.2V 0.1F 300pF MODSET VMODSET VEE BIASSET VBIASSET VEE Figure 4. AC-Characterization Circuit _______________________________________________________________________________________ 5 10Gbps EAM Driver with Integrated Bias Network MAX3941 Test Circuits and Timing Diagrams (continued) VOLTAGE GND VBIAS VMOD VOUT USABLE RANGE VEE + 1.9V BELOW USABLE RANGE Figure 5. Bias and Modulation Relationship to EAM Voltage Typical Operating Characteristics (Typical values are at VEE = -5.2V, IBIAS = 30mA, IMOD = 100mA, TA = +25C, unless otherwise noted.) 10Gbps ELECTRICAL EYE DIAGRAM (VMOD = 1VP-P, 231 - 1 PRBS) MAX3941 toc01 10Gbps ELECTRICAL EYE DIAGRAM (VMOD = 3VP-P, 231 - 1 PRBS) MAX3941 toc02 OC-192 OPTICAL EYE DIAGRAM (OC-192 FILTER, 231 - 1 PRBS) NOTE: BIAS AND MODULATION 1 SET AT OPTIMUM LEVELS FOR EAM. MAX3941 toc03 2 3 20ps/div 20ps/div 15ps/div SUPPLY CURRENT vs. TEMPERATURE (50 LOAD, EXCLUDES IBIAS, IMOD) MAX3941 toc04 PULSE WIDTH vs. RPWC RPWC- () 2000 1750 1500 1250 1000 750 500 250 850 PULSE-WIDTH POSITIVE PULSE (ps) 840 830 820 810 800 790 780 770 760 750 MEASURED AT 1.25Gbps WITH A 1010 PATTERN 0 MAX3941 toc05 170 160 150 RETIMING ENABLED IEE (mA) 140 130 120 RETIMING DISABLED 110 100 -40 -30 -20 -10 0 10 20 30 40 50 60 70 80 90 TEMPERATURE (C) 0 250 500 750 1000 1250 1500 1750 2000 RPWC+ () 6 _______________________________________________________________________________________ 10Gbps EAM Driver with Integrated Bias Network Typical Operating Characteristics (continued) (Typical values are at VEE = -5.2V, IBIAS = 30mA, IMOD = 100mA, TA = +25C, unless otherwise noted.) PULSE-WIDTH DISTORTION vs. TEMPERATURE MAX3941 toc06 MAX3941 VMOD vs. VMODSET (ZL = 50) VMODSET IS RELATIVE TO VEE. 3.0 2.5 VMOD (VP-P) 2.0 1.5 1.0 0.5 0 MAX3941 toc07 5.0 4.5 PULSE-WIDTH DISTORTION (ps) 4.0 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 -50 -30 -10 10 30 50 70 3.5 90 0 0.25 0.50 VMODSET (V) 0.75 1.00 TEMPERATURE (C) VBIAS vs. VBIASSET (ZL = 50) MAX3941 toc08 POWER-SUPPLY NOISE REJECTION vs. FREQUENCY MAX3941 toc09 0 VBIASSET IS RELATIVE TO VEE -0.2 -0.4 VBIAS (V) 30 25 20 PSNR (dB) 15 10 -0.6 -0.8 -1.0 -1.2 -1.4 -1.6 0 0.5 1.0 1.5 2.0 2.5 VBIASSET (V) 5 0 1 10 100 FREQUENCY (Hz) 1k 10k DIFFERENTIAL S11 vs. FREQUENCY (DEVICE POWERED) MAX3941 toc10 S22 vs. FREQUENCY (DEVICE POWERED) -4 -8 -12 MAX3941 toc11 0 -5 -10 S11 (dB) 0 -20 -25 -30 -35 -40 0 3 6 9 12 15 FREQUENCY (GHz) |S22| (dB) -15 -16 -20 -24 -28 -32 -36 -40 0 3 6 9 12 15 FREQUENCY (GHz) _______________________________________________________________________________________ 7 10Gbps EAM Driver with Integrated Bias Network MAX3941 Pin Description PIN 1 2 3, 4, 14 5 6 7, 11, 12, 13, 18, 19, 24 8 9 10 15 16 17 20 21 22 23 EP NAME DATA+ DATAGND CLK+ CLKVEE PWC+ PWCMODSET GND1 OUT GND2 PLRT BIASSET MODEN RTEN Exposed Pad FUNCTION Noninverting Data Input with 50 On-Chip Termination Inverting Data Input with 50 On-Chip Termination Ground. All pins must be connected to board ground. Noninverting Clock Input for Data Retiming with 50 On-Chip Termination Inverting Clock Input for Data Retiming with 50 On-Chip Termination Negative Supply Voltage. All pins must be connected to board VEE. Positive Input for Modulation Pulse-Width Adjustment (See the Design Procedure Section) Negative Input for Modulation Pulse-Width Adjustment. Ground to disable the pulse-width adjustment feature (see the Design Procedure section). Modulation Current Set. Apply a voltage to set the modulation current of the driver output. Ground. Ground connection. Driver Output. Provides both modulation and bias output. DC-couple to EAM. Ground. Ground connection. Differential Data Polarity Swap Input. Set high or float for normal operation. Set low to invert the differential signal polarity. Contains an internal 100k pullup to GND. Bias Current Set. Apply a voltage to set the bias current of the driver output. TTL/CMOS Modulation Enable Input. Set low or float for normal operation. Set high to put the EAM in the absorption (logic 0) state. Contains an internal 100k pulldown to VEE. Data-Retiming Input. Connect to VEE for retimed data. Connect to GND to bypass retiming latch. Ground. Must be soldered to the circuit board ground for proper thermal and electrical performance (see the Exposed Pad Package section). Detailed Description The MAX3941 EAM driver consists of two main parts: a high-speed modulation driver and an EAM-biasing block. The clock and data inputs to the driver are compatible with PECL and CML logic levels. The modulation and bias currents are output through the OUT pin. The modulation output stage is composed of a highspeed differential pair and a programmable current source with a maximum modulation current of 120mA. The rise and fall times are typically 23ps. The modulation current is designed to produce an EAM voltage up to 3.0VP-P when driving a 50 module. The 3.0VP-P results from 120mAP-P through the parallel combination of the 50 EAM load and the internal 50 back termination. Polarity Switch The MAX3941 includes a polarity switch. When the PLRT pin is high or left floating, the output maintains the polarity of the input data. When the PLRT pin is low, the output is inverted relative to the input data. Clock/Data Input Logic Levels The MAX3941 is directly compatible with ground-reference CML. Either DC- or AC-coupling can be used for CML referenced to ground. For all other logic types, AC-coupling should be used. Optional Data Input Latch To reject pattern-dependent jitter in the input data, a synchronous differential clock signal should be connected to the CLK+ and CLK- inputs, and the RTEN control input should be connected to VEE. 8 _______________________________________________________________________________________ 10Gbps EAM Driver with Integrated Bias Network The input data is retimed on the rising edge of CLK+. If RTEN is connected to ground, the retiming function is disabled and the input data is directly connected to the output stage. Leave CLK+ and CLK- open when retiming is disabled. (ZL) in parallel with the internal 50 termination resistor (ROUT): VBIAS IBIAS x ZL x ROUT ZL + ROUT MAX3941 Pulse-Width Control The pulse-width control circuit can be used to compensate for pulse-width distortion introduced by the EAM. The differential voltage between PWC+ and PWCadjusts the pulse-width compensation. The adjustment range is typically 50ps. Optional single-ended operation is possible by forcing a voltage on the PWC+ pin while leaving the PWC- pin unconnected. When PWCis connected to ground, the pulse-width control circuit is automatically disabled. To program the desired bias current, force a voltage at the BIASSET pin (see the Typical Application Circuit). The resulting IBIAS current can be calculated by the following equation: IBIAS VBIASSET 36.4 Modulation Output Enable The MAX3941 incorporates a modulation currentenable input. When MODEN is low or floating, the modulation/bias output (OUT) is enabled. When MODEN is high, the output is switched to the logic 0 state. The typical enable time is 2ns and the typical disable time is 2ns. The input impedance of the BIASSET pin is typically 20k. Note that the minimum output voltage is VEE + 1.9V (Figure 5). Programming the Pulse-Width Control Three methods of control are possible when pulse predistortion is desired to minimize distortion at the receiver. The pulse width can be set with a 2k potentiometer with the center tapped to VEE (or equivalent fixed resistors), by applying a voltage to the PWC+ pin, or by applying a differential voltage across the PWC+ and PWC- pins. See Table 1 for the desired effect of the pulse-width setting. Pulse width is defined as (positive pulse width)/((positive pulse width + negative pulse width)/2). Design Procedure Programming the Modulation Voltage The EAM modulation voltage results from IMOD passing through the EAM impedance (ZL) in parallel with the internal 50 termination resistor (ROUT): VMOD IMOD x ZL x ROUT ZL + ROUT Input Termination Requirement The MAX3941 data and clock inputs are CML compatible. However, it is not necessary to drive the IC with a standard CML signal. As long as the specified input voltage swings are met, the MAX3941 operates properly. To program the desired modulation current, force a voltage at the MODSET pin (see the Typical Application Circuit). The resulting IMOD current can be calculated by the following equation: IMOD VMODSET + 37mA 11.1 Applications Information Layout Considerations To minimize loss and crosstalk, keep the connections between the MAX3941 output and the EAM module as short as possible. Use good high-frequency layout techniques and multilayer boards with an uninterrupted ground plane to minimize EMI and crosstalk. Circuit boards should be made using low-loss dielectrics. Use controlled-impedance lines for the clock and data inputs as well as for the data output. Be sure to filter the power supply with capacitors placed close to the IC. An internal, independent current source drives a constant 37mA to the modulation circuitry, and any voltage above VEE on the MODSET pin adds to this. The input impedance of the MODSET pin is typically 20k. Note that the minimum output voltage is VEE + 1.9V (Figure 5). Table 1. Pulse-Width Control PULSEWIDTH (%) 100 >100 <100 RPWC+, RPWC- FOR RPWC+ + RPWC- = 2k RPWC+ = RPWCRPWC+ > RPWCRPWC+ < RPWCVPWC+ (PWC- OPEN) (V) VEE + 1 > VEE + 1 < VEE + 1 VPWC+ VPWC(V) 0 >0 <0 Programming the Bias Voltage As in the case of modulation, the EAM bias voltage results from IBIAS passing through the EAM impedance _______________________________________________________________________________________ 9 10Gbps EAM Driver with Integrated Bias Network MAX3941 RTEN MODEN PLRT GND GND1 GND2 50 50 50 50 50 ROUT 50 OUT VEE ZL CLK+ CLK- D Q 0 MUX PWC POLARITY DATA+ 1 DATA50 50 IMOD IBIAS MAX3941 VEE VEE PWC+ PWC- MODSET + VMODSET VEE + BIASSET VBIASSET VEE 2k VEE Figure 6. Functional Diagram Interface Schematics Figures 7 and 8 show simplified input and output circuits of the MAX3941 EAM driver. Laser Safety and IEC 825 Using the MAX3941 EAM driver alone does not ensure that a transmitter design is compliant with IEC 825. The entire transmitter circuit and component selections must be considered. Each customer must determine the level of fault tolerance required by their application, recognizing that Maxim products are not designed or authorized for use as components in systems intended for surgical implant into the body, for applications intended to support or sustain life, or for any other application where the failure of a Maxim product could create a situation where personal injury or death may occur. Exposed-Pad Package The exposed pad on the 24-pin QFN provides a very low thermal-resistance path for heat removal from the IC. The pad is also electrically ground on the MAX3941 and must be soldered to the circuit board for proper thermal and electrical performance. Refer to Maxim Application Note HFAN-08.1: Thermal Considerations for QFN and Other Exposed-Pad Packages for additional Information. 10 ______________________________________________________________________________________ 10Gbps EAM Driver with Integrated Bias Network MAX3941 GND GND1 50 50 GND2 MAX3941 MAX3941 50 50 DATA+/CLK+ 50 GND DATA-/CLK- GND OUT VEE VEE Figure 7. Simplified Input Circuit Figure 8. Simplified Output Circuit Pin Configuration RTEN PLRT Package Information For the latest package outline information, go to www.maximic.com/packages. TOP VIEW VEE BIASSET MODEN VEE PART MAX3941ETG PACKAGE TYPE 24-Thin QFN 4mm x 4mm x 0.8mm PACKAGE CODE T2444-1 24 23 22 21 20 DATA+ DATAGND GND CLK+ CLK- 1 2 3 4 5 6 10 11 12 7 8 9 19 18 17 16 VEE GND2 OUT GND1 GND VEE Chip Information TRANSISTOR COUNT: 1918 PROCESS: SiGe Bipolar MAX3941 15 14 13 VEE PWC+ VEE. PWC- THIN QFN (4mm x 4mm) EXPOSED PAD CONNECTED TO GROUND Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 ____________________ 11 (c) 2003 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products. MODSET VEE |
Price & Availability of MAX3941
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |