![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
ESS Technology, Inc. DESCRIPTION The ES2838 is a high-performance, single-chip, host-based modem solution that delivers high connectivity and throughput without the need for a dedicated DSP. With the addition of an external transformer DAA, the ES2838 TeleDrive(R) modem chip provides a very low-cost modem solution for add-in cards, desktops, and notebooks. The ES2838 modem is capable of send/receive data and fax and supports telephone answering machine (TAM), and is capable data/fax/voice call discrimination. With its built-in ACPI and D3cold wake-on-ring support, the ES2838 is an ideal modem solution for notebooks and battery-operated devices. The ES2838 includes a PCI bus interface and a codec. It also includes ADC and DAC conversion of modem/voice signal data and provide the interface and control logic needed to transfer data between its serial I/O terminals and the PCI interface. The ES2838 ADC and DAC operate synchronously so that data reception at the ADC channel and data transmission from the DAC channel occur during the same time interval. The ES2838 modem solution meets all the requirements Microsoft WHQL certification, as well as V.250, V.251, and V.253 commands. The ES2838 is available in a 100-pin low-profile quad flat pack (LQFP) package. ES2838 V.90/V.92 PCI HSP Modem Product Brief FEATURES * V.90/V.92 analog data/fax/TAM modem * Data mode capabilities: --- --- --- --- V.90/V.92: 56 kbps ITU-T V.34: 33.6 kbps and fallbacks ITU-T V.17, V.29, V.27ter, and V.21ch2 Group 3 (TIA/EIA-578 Class 1 and Class 2) * Fax mode capabilities: * Requires minimum 166-MHz Pentium with MMX technology * PC99/PC2001-compliant with support for V.250, V.251, and * * * * * * V.253 commands V.80 (H.324 software-stack -compatible) Buzzer generator feature generates oscillation on handshaking Caller ID Data/fax/voice call discrimination Worldwide homologation Compliance with ACPI 1.0 and PCI Power Management Interface 1.0, supporting the D3cold wake-on-ring reconstruction filters Separate analog (5V) and digital (3.3V with 5V-tolerant input pads) power supplies Internal PLL requiring a lower-frequency crystal for 18.816-MHz input EEPROM interface for subsystem vendor ID Supports Microsoft WindowsTM Unimodem V and TAPI specifications Supports Microsoft Windows 98/SE/ME/2000 Supports Microsoft Windows NT 4.0 * 16-bit ADC and DAC with built-in anti-aliasing and * * * * * * SYSTEM BLOCK DIAGRAM Figure 1 shows the ES2838 system block diagram. MINI-PCI OR PCI BUS ES2838 V.90 HSP MODEM TRANSFORMER DAA PHONE LINE SERIAL EEPROM Figure 1 ES2838 System Block Diagram ESS Technology, Inc. SAM0316-041101 1 ES2838 PRODUCT BRIEF PINOUT Figure 2 shows the ES2838 pinout diagram. O F FHO OK / P F6 GND NC VCM VREF RXP RXN GND OSCO OSCI VDD DSPK /PF11 CLKRUN # DPBX # COMPLX# CURLIM# GND NC NC AGND AVDD PF1 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 NC NC VDD 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 NC AGND AGND TXN TXP AGND AVDD VAUX RING_IN/PF0 PME# VAUXP RST# INTA# VDD PCICLK GND AD31 AD30 AD29 AD28 AD27 AD26 AD25 AD24 FRAME# GND IR DY# TR DY# D E V S EL # STOP# P AR CB E1 # IDS EL GND AD23 AD22 AD21 AD20 AD19 AD18 AD17 AD16 VDD CBE2# CBE3# Figure 2 ES2838 Pinout Diagram 2 SAM0316-041101 AD13 GND AD15 AD14 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 VDD 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 PF5 PF4 LCS/PF3 PF2 VDD ES2838S 100-Pin LQFP SECS SECLK SEDI SEDO GND AD0 AD1 AD2 AD3 AD4 AD5 AD6 AD7 VDD CBE0# AD8 AD9 AD10 AD11 AD12 ESS Technology, Inc. ES2838 PRODUCT BRIEF ES2838 PIN DESCRIPTIONS Table 1 lists the ES2838 pin descriptions. Table 1 ES2838 Pin Descriptions Names C/BE3:0# Pin Numbers 1, 13, 21, 31 I/O I/O Definitions Multiplexed bus command/byte enable. These pins indicate cycle type during the address phase of a transaction. They indicate active-low byte enable information for the current data phase during the data phases of a transaction. These pins are inputs during slave operation and outputs during bus mastering operation. Initialization device select, active-high. Used as a chip select during PCI configuration read and write cycles. Digital ground. Digital voltage [VDD (3.3V)]. Address and data AD31:0. Cycle frame, active-low. The current PCI bus master drives this pin to indicate the beginning and duration of a transaction. Initiator ready, active-low. The current PCI bus master drives this pin to indicate that as the initiator it is ready to transmit or receive data (and complete the current data phase). Target ready pin, active-low. The current PCI bus master drives this pin to indicate that as the target device it is ready to transmit or receive data (and complete the current data phase). Device select, active-low. The PCI bus target device drives this pin to indicate that it has decoded the address of the current transaction as its own chip select range. Stop transaction, active-low. The current PCI bus target drives this pin active to indicate a request to the master to stop the current transaction. Parity pin, active-high. Indicates even parity across AD[31:0] and C/BE[3:0]# for both address and data phases. The signal is delayed one PCI clock from either the address or data phase for which parity is generated. Serial EPROM data output pin with internal pullup. Serial EPROM data input pin. Serial EPROM data clock input pin with internal pulldown. Serial EPROM port chip select pin with internal pulldown. Local current sense input when selected. General-purpose programmable bidirectional flag. Can be used for interfacing with a telephone or other device, performing such functions as phone off-hook, phone on-hook, ring, and caller ID. Current limit control output. Complex impedance select output. Digital PBX detection input. PCI clock state for power management. Modem speaker digital output. General-purpose programable flag. 18.816-MHz crystal oscillator input. 18.816-MHz crystal oscillator output. IDSEL GND VDD AD31:0 FRAME# IRDY# TRDY# 2 3, 15, 22, 41, 52, 61, 91 12, 32, 46, 51, 58, 89, 100 4:11, 23:30, 33:40, 92:99 14 16 17 I G P I/O I/O I/O I/O DEVSEL# STOP# PAR 18 19 20 I/O I/O I/O SEDO SEDI SECLK SECS LCS / PF3 PF[5:4] and PF[2:1] CURLIM# COMPLX# DPBX# CLKRUN# DSPK PF11 OSCI OSCO 42 43 44 45 48 47, 49, 50, 64 I O O O I I/O 53 54 55 56 57 59 60 O O I I/O O O I O ESS Technology, Inc. SAM0316-041101 3 ES2838 PRODUCT BRIEF Table 1 ES2838 Pin Descriptions (Continued) Names OFFHOOK PF6 AVDD NC AGND RXN RXP VREF VCM TXN 63 65, 82 66, 67, 69, 70, 75, 76 68, 77, 78, 81 71 72 73 74 79 Pin Numbers I/O O O P -- G I I O O O Offhook output driving 5V. General-purpose programmable flag. Analog voltage pins [AVDD (5V)]. No connect. Analog ground. Codec analog differential negative input. The DC level is Vcm, and the full-scale input is either 0.22 Vp-p 5% or 1.1 Vp-p5%, depending on the gain setting. Codec analog differential positive input. The DC level is Vcm, and the full-scale input is either 0.22 Vp-p 5% or 1.1 Vp-p5%, depending on the gain setting. Voltage reference bypass. Has a range of 1.2356V5%. Bypass to AGND with 0.1-F ceramic chip capacitor parallel with 10-F tantalum capacitor. Common mode voltage bypass. Has a range of 2.16V5%. Bypass to AGND with 0.1-F ceramic chip capacitor parallel with 10-F tantalum capacitor. Codec negative analog output. The DC level is Vcm, and the full-scale ac output is 2.8V p-p5%. The maximum loading is 1k in parallel with 20 pF for modem applications. For audio applications with low-impedance load, the maximum distortion-free (THD <-60 db) current is 10 mA rms. Codec positive analog output. The DC level is Vcm, and the full-scale ac output is 2.8V p-p5%. The maximum loading is 1k in parallel with 20 pF for modem applications. For audio applications with low-impedance load, the maximum distortion-free (THD <-60 db) current is 10 mA rms. Power to device during implementation of the D3cold state required by PCI Power Management Interface specification. RING_IN function, using a Schmitt trigger. General-purpose programable flag. Power management enable interrupt output to wake up the system. VAUX support detection pin. VAUXP pin is driven high to indicate that ACPI is supported with D3cold state. No support when driven low. Active-low ES2838 reset input. Interrupt request, active-low. The level triggered interrupt pin dedicated to servicing internal device interrupt sources. System bus clock input. Definitions TXP 80 O VAUX RING_IN PF0 PME# VAUXP RST# INTA# PCICLK 83 P I 84 85 86 87 88 90 O O I I O I ORDERING INFORMATION Part Number ES2838S Description V.90/V.92 PCI HSP Modem Package 100-pin LQFP No part of this publication may be reproduced, stored in a retrieval system, transmitted, or translated in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without the prior written permission of ESS Technology, Inc. ESS Technology, Inc. makes no representations or warranties regarding the content of this document. All specifications are subject to change without prior notice. ESS Technology, Inc. assumes no responsibility for any errors contained herein. TeleDrive is a registered trademark of ESS Technology, Inc. (P) U.S. patents pending. All other trademarks are owned by their respective holders and are used for identification purposes only. ESS Technology, Inc. 48401 Fremont Blvd. Fremont, CA 94538 Tel: (510) 492-1088 Fax: (510) 492-1898 4 (c) 2001 ESS Technology, Inc. All rights reserved. SAM0316-041101 |
Price & Availability of ES2838
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |