Part Number Hot Search : 
E1720 VSP9412A VSP9412A VCO19 01089 M48Z59Y DUM34 LX3044
Product Description
Full Text Search
 

To Download NTMS7N03R2 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 NTMS7N03R2 Power MOSFET 7 Amps, 30 Volts
N-Channel SO-8
Features
* * * * * * * * * * *
Ultra Low RDS(on) Higher Efficiency Extending Battery Life Logic Level Gate Drive Miniature SO-8 Surface Mount Package Avalanche Energy Specified IDSS Specified at Elevated Temperature DC-DC Converters Power Management Motor Controls Inductive Loads Replaces MMSF7N03HD, MMSF7N03Z, and MMSF5N03HD in Many Applications
Rating Drain-to-Source Voltage Drain-to-Gate Voltage (RGS = 1.0 M) Gate-to-Source Voltage - Continuous Thermal Resistance - Junction to Ambient (Note 1) Total Power Dissipation @ TA = 25C Drain Current - Continuous @ TA = 25C Drain Current - Continuous @ TA = 70C Drain Current - Pulsed (Note 4) Thermal Resistance - Junction to Ambient (Note 2) Total Power Dissipation @ TA = 25C Drain Current - Continuous @ TA = 25C Drain Current - Continuous @ TA = 70C Drain Current - Pulsed (Note 4) Thermal Resistance - Junction to Ambient (Note 3) Total Power Dissipation @ TA = 25C Drain Current - Continuous @ TA = 25C Drain Current - Continuous @ TA = 70C Drain Current - Pulsed (Note 4) Operating and Storage Temperature Range Symbol VDSS VDGR VGS RJA PD ID ID IDM RJA PD ID ID IDM RJA PD ID ID IDM TJ, Tstg Value 30 30 20 50 2.5 8.5 6.8 25 85 1.47 6.5 5.2 18 156 0.8 4.8 3.8 14 - 55 to +150 Unit Vdc Vdc Vdc C/W Watts Adc Apk C/W Watts Adc Apk C/W Watts Adc Apk C 1
http://onsemi.com
Typical Applications
7 AMPERES 30 VOLTS RDS(on) = 23 mW
N-Channel D
G S
MAXIMUM RATINGS (TC = 25C unless otherwise noted)
MARKING DIAGRAM
8
SO-8 CASE 751 STYLE 13
E7N03 AYWW
E7N03 A Y WW
= Device Code = Assembly Location = Year = Work Week
PIN ASSIGNMENT
N-C Source Source Gate 1 2 3 4 8 7 6 5 Drain Drain Drain Drain
Top View
Single Pulse Drain-to-Source Avalanche EAS 288 mJ Energy - Starting TJ = 25C (VDD = 30 Vdc, VGS = 10 Vdc, Peak IL = 12 Apk, L = 4.0 mH, RG = 25 ) 1. 2 SQ. FR-4 PCB mounting, (2 oz. Cu 0.06 thick single sided), 10 Sec. Max. 2. 2 SQ. FR-4 PCB mounting, (2 oz. Cu 0.06 thick single sided), t = steady state. 3. Minimum FR4 or G10 PCB, t = steady state. 4. Pulse test: Pulse Width = 300 s, Duty Cycle = 2%.
ORDERING INFORMATION
Device NTMS7N03R2 Package SO-8 Shipping 2500/Tape & Reel
(c) Semiconductor Components Industries, LLC, 2002
1
November, 2002 - Rev. 3
Publication Order Number: NTMS7N03R2/D
NTMS7N03R2
ELECTRICAL CHARACTERISTICS (TC = 25C unless otherwise noted)
Characteristic OFF CHARACTERISTICS Drain-to-Source Breakdown Voltage (Notes 5 and 7) (VGS = 0 Vdc, ID = 0.25 mAdc) Temperature Coefficient (Positive) Zero Gate Voltage Drain Current (VDS = 30 Vdc, VGS = 0 Vdc) (VDS = 30 Vdc, VGS = 0 Vdc, TJ = 125C) Gate-Body Leakage Current (VGS = 20 Vdc, VDS = 0) ON CHARACTERISTICS Gate Threshold Voltage (Note 5) (VDS = VGS, ID = 0.25 mAdc) Threshold Temperature Coefficient (Negative) Static Drain-to-Source On-Resistance (Notes 5 and 7) (VGS = 10 Vdc, ID = 7.0 Adc) (VGS = 4.5 Vdc, ID = 3.5 Adc) Drain-to-Source On-Voltage (VGS = 10 Vdc, ID = 5.0 Adc) (Notes 5 and 7) Forward Transconductance (VDS = 15 Vdc, ID = 2.0 Adc) (Note 5) DYNAMIC CHARACTERISTICS Input Capacitance Output Capacitance Transfer Capacitance SWITCHING CHARACTERISTICS (Note 6) Turn-On Delay Time Rise Time Turn-Of f Delay Time Fall Time Turn-On Delay Time Rise Time Turn-Of f Delay Time Fall Time Gate Charge (VDS = 16 Vdc, ID = 5.0 Adc, VGS = 10 Vdc) (Note 5) (VDD = 10 Vdc, ID = 5.0 Adc, VGS = 10 Vdc, Vdc RG = 9.1 ) (Note 5) (VDD = 10 Vdc, ID = 5.0 Adc, VGS = 4.5 Vdc, 4 5 Vdc RG = 9.1 ) (Note 5) td(on) tr td(off) tf td(on) tr td(off) tf QT Q1 Q2 Q3 SOURCE-DRAIN DIODE CHARACTERISTICS Forward On-Voltage (Note 5) (IS = 7.0 Adc, VGS = 0 Vdc) (Note 5) (IS = 7.0 Adc, VGS = 0 Vdc, TJ = 125C) VSD trr (IS = 7.0 Adc, VGS = 0 Vdc, dIS/dt = 100 A/s) (Note 5) Reverse Recovery Stored Charge 5. Pulse Test: Pulse Width 300 s, Duty Cycle 2%. 6. Switching characteristics are independent of operating junction temperature. 7. Reflects Typical Values. ta tb QRR 0.82 0.67 27 15 11.5 0.02 1.1 C ns Vdc 15 71 27 38 8.0 38 33 49 26 3.1 6.0 5.5 43 nC 30 185 70 80 ns (VDS = 25 Vdc, VGS = 0 Vdc, Vd Vd f = 1.0 MHz) Ciss Coss Crss 1064 300 94 1190 490 120 pF VGS(th) 1.0 RDS(on) VDS(on) gFS 3.0 18.6 23.5 93 13 23 28 115 mV Mhos 1.6 4.0 3.0 Vdc mV/C mW V(BR)DSS 30 IDSS IGSS 0.02 1.0 10 100 nAdc 41 Vdc mV/C Adc Symbol Min Typ Max Unit
Reverse Recovery Time
Cpk +
Max limit * Typ 3S
http://onsemi.com
2
NTMS7N03R2
ATTRIBUTES
Characteristics ESD Protection Human Body Model Machine Model Charged Device Model Value Class 1E Class A Class 0
TYPICAL ELECTRICAL CHARACTERISTICS
20 ID, DRAIN CURRENT (AMPS) 18 16 14 12 10 8 6 4 2 0 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 2.4 V 2.8 V 0.9 1 6V 5V 3.2 V 10 VGS = 10 V 8V 7V 3.4 V I D, DRAIN CURRENT (AMPS) 3.6 V 3.8 V 4V 4.6 V TJ = 25C 9 8 7 6 5 4 3 2 1 0 0 0.5 1 1.5 2 2.5 3 3.5 VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS) VGS, GATE-T O-SOURCE VOLTAGE (VOLTS) TJ = 100C - 55C 25C VDS = 10 V
3V
Figure 1. On-Region Characteristics
Figure 2. Transfer Characteristics
http://onsemi.com
3
NTMS7N03R2
TYPICAL ELECTRICAL CHARACTERISTICS
R DS(on), DRAIN-TO-SOURCE RESISTANCE (OHMS) R DS(on), DRAIN-TO-SOURCE RESISTANCE (OHMS)
0.6 0.5 0.4 0.3 0.2 0.1 0 1 2 3 4 5 6 7 8 9 10 VGS, GATE-T O-SOURCE VOLTAGE (VOLTS) ID = 3.5 A TJ = 25C
0.05 TJ = 25C
0.04
0.03 VGS = 4.5 V 10 V
0.02
0.01 0 0 5 10 15 ID, DRAIN CURRENT (AMPS)
Figure 3. On-Resistance versus Gate-T o-Source Voltage
Figure 4. On-Resistance versus Drain Current and Gate Voltage
R DS(on) , DRAIN-TO-SOURCE RESISTANCE (NORMALIZED)
2 VGS = 10 V ID = 3.5 A
1000 VGS = 0 V I DSS , LEAKAGE (nA) TJ = 125C 100
1.5
1
TJ = 100C 10
0.5
0 -5 0
1 -2 0 25 50 75 100 125 5 T , JUNCTION TEMPERATURE (C) J 150 0 10 20 30 VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Figure 5. On-Resistance Variation with Temperature
Figure 6. Drain-To-Source Leakage Current versus Voltage
http://onsemi.com
4
NTMS7N03R2
POWER MOSFET SWITCHING Switching behavior is most easily modeled and predicted by recognizing that the power MOSFET is charge controlled. The lengths of various switching intervals (t) are determined by how fast the FET input capacitance can be charged by current from the generator. The published capacitance data is difficult to use for calculating rise and fall because drain-gate capacitance varies greatly with applied voltage. Accordingly, gate charge data is used. In most cases, a satisfactory estimate of average input current (IG(AV)) can be made from a rudimentary analysis of the drive circuit so that t = Q/IG(AV) During the rise and fall time interval when switching a resistive load, VGS remains virtually constant at a level known as the plateau voltage, VSGP. Therefore, rise and fall times may be approximated by the following: tr = Q2 x RG/(VGG - VGSP) tf = Q2 x RG/VGSP where VGG = the gate drive voltage, which varies from zero to VGG RG = the gate drive resistance and Q2 and VGSP are read from the gate charge curve. During the turn-on and turn-off delay times, gate current is not constant. The simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an RC network. The equations are: td(on) = RG Ciss In [VGG/(VGG - VGSP)] td(off) = RG Ciss In (VGG/VGSP) The capacitance (Ciss) is read from the capacitance curve at a voltage corresponding to the off-state condition when calculating td(on) and is read at a voltage corresponding to the on-state when calculating td(off). At high switching speeds, parasitic circuit elements complicate the analysis. The inductance of the MOSFET source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. The voltage is determined by Ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also complicates the mathematics. And finally, MOSFETs have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified. The resistive switching time variation versus gate resistance (Figure 9) shows how typical switching performance is affected by the parasitic circuit elements. If the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. The circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. Power MOSFETs may be safely operated into an inductive load; however, snubbing reduces switching losses.
2800 C, CAPACITANCE (pF) 2400 2000 1600 1200 800 400 0 10
VDS = 0 V Ciss
VGS = 0 V TJ = 25C
Crss Ciss
Coss Crss 5 VGS 0 VDS 5 10 15 20
GATE-T O-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Figure 7. Capacitance Variation
http://onsemi.com
5
NTMS7N03R2
VGS , GATE-T O-SOURCE VOLTAGE (VOLTS) 10 QT 8 VGS 6 1.0 1.2 1000 VDD = 24 V ID = 7 A VGS = 10 V t, TIME (ns) 100 td(off) tf tr td(on) VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
0.8
4
Q1
Q2
0.6 ID = 3.5 A TJ = 25C
10
2 0
0.4
0
5
10
15
20
25
30
0
1 1 10 RG, GATE RESISTANCE (OHMS) 100
QG, TOTAL GATE CHARGE (nC)
Figure 8. Gate-To-Source and Drain-To-Source Voltage versus Total Charge
Figure 9. Resistive Switching Time Variation versus Gate Resistance
DRAIN-T O-SOURCE DIODE CHARACTERISTICS The switching characteristics of a MOSFET body diode are very important in systems using it as a freewheeling or commutating diode. Of particular interest are the reverse recovery characteristics which play a major role in determining switching losses, radiated noise, EMI and RFI. System switching losses are largely due to the nature of the body diode itself. The body diode is a minority carrier device, therefore it has a finite reverse recovery time, trr, due to the storage of minority carrier charge, QRR, as shown in the typical reverse recovery wave form of Figure 15. It is this stored charge that, when cleared from the diode, passes through a potential and defines an energy loss. Obviously, repeatedly forcing the diode through reverse recovery further increases switching losses. Therefore, one would like a diode with short trr and low QRR specifications to minimize these losses. The abruptness of diode reverse recovery effects the amount of radiated noise, voltage spikes, and current ringing. The mechanisms at work are finite irremovable circuit parasitic inductances and capacitances acted upon by
8 IS , SOURCE CURRENT (AMPS) 7 6 5 4 3 2 1 0 0.40 0.50 0.60 0.70 0.80 0.90 1.00 VGS = 0 V TJ = 25C
high di/dts. The diode's negative di/dt during ta is directly controlled by the device clearing the stored charge. However, the positive di/dt during tb is an uncontrollable diode characteristic and is usually the culprit that induces current ringing. Therefore, when comparing diodes, the ratio of tb/ta serves as a good indicator of recovery abruptness and thus gives a comparative estimate of probable noise generated. A ratio of 1 is considered ideal and values less than 0.5 are considered snappy. Compared to ON Semiconductor standard cell density low voltage MOSFETs, high cell density MOSFET diodes are faster (shorter trr), have less stored charge and a softer reverse recovery characteristic. The softness advantage of the high cell density diode means they can be forced through reverse recovery at a higher di/dt than a standard cell MOSFET diode without increasing the current ringing or the noise generated. In addition, power dissipation incurred from switching the diode will be less due to the shorter recovery time and lower switching losses.
VSD, SOURCE-TO-DRAIN VOLTAGE (VOLTS)
Figure 10. Diode Forward Voltage versus Current http://onsemi.com
6
NTMS7N03R2
di/dt = 300 A/s I S, SOURCE CURRENT Standard Cell Density trr High Cell Density trr tb ta
t, TIME
Figure 11. Reverse Recovery Time (trr)
SAFE OPERATING AREA The Forward Biased Safe Operating Area curves define the maximum simultaneous drain-to-source voltage and drain current that a transistor can handle safely when it is forward biased. Curves are based upon maximum peak junction temperature and a case temperature (TC) of 25C. Peak repetitive pulsed power limits are determined by using the thermal response data in conjunction with the procedures discussed in AN569, "Transient Thermal Resistance General Data and Its Use." Switching between the off-state and the on-state may traverse any load line provided neither rated peak current (IDM) nor rated voltage (VDSS) is exceeded, and that the transition time (tr, tf) does not exceed 10 s. In addition the total power averaged over a complete switching cycle must not exceed (TJ(MAX) - TC)/(RJC). A power MOSFET designated E-FET can be safely used in switching circuits with unclamped inductive loads. For
100 I D, DRAIN CURRENT (AMPS)
reliable operation, the stored energy from circuit inductance dissipated in the transistor while in avalanche must be less than the rated limit and must be adjusted for operating conditions differing from those specified. Although industry practice is to rate in terms of energy, avalanche energy capability is not a constant. The energy rating decreases non-linearly with an increase of peak current in avalanche and peak junction temperature. Although many E-FETs can withstand the stress of drain-to-source avalanche at currents up to rated pulsed current (IDM), the energy rating is specified at rated continuous current (ID), in accordance with industry custom. The energy rating must be derated for temperature as shown in the accompanying graph (Figure 13). Maximum energy at currents below rated continuous ID can safely be assumed to equal the values indicated.
EAS , SINGLE PULSE DRAIN-TO-SOURCE AVALANCHE ENERGY (mJ)
400 350 300 250 200 150 100 50 0 25 50 75 100 125 150 TJ, STARTING JUNCTION TEMPERATURE (C) ID = 12 A
10 VGS = 20 V SINGLE PULSE TC = 25C RDS(on) LIMIT THERMAL LIMIT PACKAGE LIMIT 10 s 100 s 1 ms 10 ms dc
1
0.1
0.01
Mounted on 2 sq. FR4 board (1 sq. 2 oz. Cu 0.06 thick single sided) with one die operating, 10s max. 0.1 1 10 100 VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Figure 12. Maximum Rated Forward Biased Safe Operating Area
Figure 13. Maximum Avalanche Energy versus Starting Junction Temperature
http://onsemi.com
7
NTMS7N03R2
TYPICAL ELECTRICAL CHARACTERISTICS
10 Rthja(t)EFFECTIVE TRANSIENT , THERMAL RESISTANCE
1
D = 0.5 0.2 0.1 0.05 0.02 0.01
0.1
Normalized to ja at 10s. Chip
0.0163 0.0652 0.1988 0.6411 0.9502
0.01
0.0307 F 0.1668 F 0.5541 F 1.9437 F 72.416 F
SINGLE PULSE 0.001 1.0E-05 1.0E-04 1.0E-03 1.0E-02 1.0E-01 t, TIME (s) 1.0E+00 1.0E+01 1.0E+02
Ambient 1.0E+03
Figure 14. Thermal Response
di/dt IS trr ta tb TIME tp IS 0.25 IS
Figure 15. Diode Reverse Recovery Waveform
http://onsemi.com
8
NTMS7N03R2 INFORMATION FOR USING THE SO-8 SURFACE MOUNT PACKAGE
MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor packages must be the correct size to ensure proper solder connection interface between the board and the package. With the correct pad geometry, the packages will self-align when subjected to a solder reflow process.
0.060 1.52
0.275 7.0
0.155 4.0
0.024 0.6
0.050 1.270
inches mm
SO-8 POWER DISSIPATION The power dissipation of the SO-8 is a function of the input pad size. This can vary from the minimum pad size for soldering to the pad size given for maximum power dissipation. Power dissipation for a surface mount device is determined by TJ(max), the maximum rated junction temperature of the die, RJA, the thermal resistance from the device junction to ambient; and the operating temperature, TA. Using the values provided on the data sheet for the SO-8 package, PD can be calculated as follows:
PD = TJ(max) - TA RJA
into the equation for an ambient temperature TA of 25C, one can calculate the power dissipation of the device which in this case is 2.5 Watts.
PD = 150C - 25C 50C/W = 2.5 Watts
The values for the equation are found in the maximum ratings table on the data sheet. Substituting these values
The 50C/W for the SO- 8 package assumes the recommended footprint on a glass epoxy printed circuit board to achieve a power dissipation of 2.5 Watts using the footprint shown. Another alternative would be to use a ceramic substrate or an aluminum core board such as Thermal Cladt. Using board material such as Thermal Clad, the power dissipation can be doubled using the same footprint.
SOLDERING PRECAUTIONS The melting temperature of solder is higher than the rated temperature of the device. When the entire device is heated to a high temperature, failure to complete soldering within a short time could result in device failure. Therefore, the following items should always be observed in order to minimize the thermal stress to which the devices are subjected. * Always preheat the device. * The delta temperature between the preheat and soldering should be 100C or less.* * When preheating and soldering, the temperature of the leads and the case must not exceed the maximum temperature ratings as shown on the data sheet. When using infrared heating with the reflow soldering method, the difference shall be a maximum of 10C. * The soldering temperature and time shall not exceed 260C for more than 10 seconds. * When shifting from preheating to soldering, the maximum temperature gradient shall be 5C or less. * After soldering has been completed, the device should be allowed to cool naturally for at least three minutes. Gradual cooling should be used as the use of forced cooling will increase the temperature gradient and result in latent failure due to mechanical stress. * Mechanical stress or shock should not be applied during cooling. * * Soldering a device without preheating can cause excessive thermal shock and stress which can result in damage to the device.
http://onsemi.com
9
NTMS7N03R2
TYPICAL SOLDER HEATING PROFILE For any given circuit board, there will be a group of control settings that will give the desired heat pattern. The operator must set temperatures for several heating zones and a figure for belt speed. Taken together, these control settings make up a heating "profile" for that particular circuit board. On machines controlled by a computer, the computer remembers these profiles from one operating session to the next. Figure 16 shows a typical heating profile for use when soldering a surface mount device to a printed circuit board. This profile will vary among soldering systems, but it is a good starting point. Factors that can affect the profile include the type of soldering system in use, density and types of components on the board, type of solder used, and the type of board or substrate material being used. This profile shows temperature versus time. The line on the graph shows the actual temperature that might be experienced on the surface of a test board at or near a central solder joint. The two profiles are based on a high density and a low density board. The Vitronics SMD310 convection/infrared reflow soldering system was used to generate this profile. The type of solder used was 62/36/2 Tin Lead Silver with a melting point between 177 -189 C. When this type of furnace is used for solder reflow work, the circuit boards and solder joints tend to heat first. The components on the board are then heated by conduction. The circuit board, because it has a large surface area, absorbs the thermal energy more efficiently, then distributes this energy to the components. Because of this effect, the main body of a component may be up to 30 degrees cooler than the adjacent solder joints.
STEP 1 PREHEAT ZONE 1 "RAMP" 200C
STEP 2 STEP 3 VENT HEATING "SOAK" ZONES 2 & 5 "RAMP"
STEP 4 HEATING ZONES 3 & 6 "SOAK"
DESIRED CURVE FOR HIGH MASS ASSEMBLIES 150C
160C
STEP 5 STEP 6 STEP 7 HEATING VENT COOLING ZONES 4 & 7 205 TO 219C "SPIKE" PEAK AT 170C SOLDER JOINT
150C 100C 100C DESIRED CURVE FOR LOW MASS ASSEMBLIES 5C 140C
SOLDER IS LIQUID FOR 40 TO 80 SECONDS (DEPENDING ON MASS OF ASSEMBLY)
TIME (3 TO 7 MINUTES TOTAL)
TMAX
Figure 16. Typical Solder Heating Profile
http://onsemi.com
10
NTMS7N03R2
PACKAGE DIMENSIONS
SO-8 CASE 751-07 ISSUE AA
-XA
8 5 NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. MILLIMETERS MIN MAX 4.80 5.00 3.80 4.00 1.35 1.75 0.33 0.51 1.27 BSC 0.10 0.25 0.19 0.25 0.40 1.27 0_ 8_ 0.25 0.50 5.80 6.20 INCHES MIN MAX 0.189 0.197 0.150 0.157 0.053 0.069 0.013 0.020 0.050 BSC 0.004 0.010 0.007 0.010 0.016 0.050 0_ 8_ 0.010 0.020 0.228 0.244
B
1 4
S
0.25 (0.010)
M
Y
M
-YG C -ZH D 0.25 (0.010)
M SEATING PLANE
K
N
X 45 _
0.10 (0.004)
M
J
ZY
S
X
S
DIM A B C D G H J K M N S
STYLE 13: PIN 1. 2. 3. 4. 5. 6. 7. 8.
N.C. SOURCE SOURCE GATE DRAIN DRAIN DRAIN DRAIN
http://onsemi.com
11
NTMS7N03R2
Thermal Clad is a registered trademark of the Bergquist Company.
ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.
PUBLICATION ORDERING INFORMATION
Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.
http://onsemi.com
12
NTMS7N03R2/D


▲Up To Search▲   

 
Price & Availability of NTMS7N03R2

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X