Part Number Hot Search : 
TC143E SG209 THDD3A 7829S FPLD64TE 1908X25W 74451122 HRF502A
Product Description
Full Text Search

HD6432196R - V(cc): -0.3 to 7.0V; V(in): -0.3 to 0.3V; 32-bit single-chip microcomputer

HD6432196R_7730266.PDF Datasheet

 
Part No. HD6432196R HD6432197R HD64F2199R HD6432197S
Description V(cc): -0.3 to 7.0V; V(in): -0.3 to 0.3V; 32-bit single-chip microcomputer

File Size 8,148.95K  /  1217 Page  

Maker


Hitachi Semiconductor



JITONG TECHNOLOGY
(CHINA HK & SZ)
Datasheet.hk's Sponsor

Part: HD6432193A98F
Maker: HITACHI(日立)
Pack: QFP
Stock: 270
Unit price for :
    50: $22.15
  100: $21.05
1000: $19.94

Email: oulindz@gmail.com

Contact us

Homepage http://www.renesas.com/eng/
Download [ ]
[ HD6432196R HD6432197R HD64F2199R HD6432197S Datasheet PDF Downlaod from Datasheet.HK ]
[HD6432196R HD6432197R HD64F2199R HD6432197S Datasheet PDF Downlaod from Maxim4U.com ] :-)


[ View it Online ]   [ Search more for HD6432196R ]

[ Price & Availability of HD6432196R by FindChips.com ]

 Full text search : V(cc): -0.3 to 7.0V; V(in): -0.3 to 0.3V; 32-bit single-chip microcomputer
 Product Description search : V(cc): -0.3 to 7.0V; V(in): -0.3 to 0.3V; 32-bit single-chip microcomputer


 Related Part Number
PART Description Maker
5962-8978501YA 5962-8978501PC 5962-8978501YC 5962- 5962-8978501YA · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-8978501PC · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-8978501YC · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-89785022A · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-8978501ZA · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-8978503KPC · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-8978503KYA · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-8978503KPA · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-8978503KZA · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-8978501PA · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-9800201KFC · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
5962-8981001PA · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
6N140A/883B · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
8302401FC · Hermetically Sealed Low IF Wide Vcc High Gain Optocouplers
Agilent (Hewlett-Packard)
TC1235EUNTR TC1236EUNTR TC1237EUNTR Inverting dual (Vin, Vin) charge pump voltage converters with shutdown, 12KHz
Inverting dual (Vin, Vin) charge pump voltage converters with shutdown, 35KHz
Inverting dual (Vin, Vin) charge pump voltage converters with shutdown, 125KHz
Inverting Dual (-VIN, -2VIN) Charge Pump Voltage Converters with Shutdown
Microchip
MIC69101 Single Supply VIN / LOW VIN / LOW VOUT / 1A LDO
MICREL
MIC69301-1.2WR MIC69302WU MIC69303YML MIC69301-1.2 Single Supply VIN, Low VIN, Low VOUT, 3ALDO
Micrel Semiconductor
IC62LV1024AL IC62LV1024ALL-45B IC62LV1024ALL-45BI 70ns; 2.7-3.3V; 128K x 8 low-power and low Vcc CMOS static RAM
ASYNCHRONOUS STATIC RAM, Low Power A.SRAM
128K x 8 Ultra Low Power and Low VCC SRAM
From old datasheet system
55ns; 2.7-3.3V; 128K x 8 low-power and low Vcc CMOS static RAM
ICSI[Integrated Circuit Solution Inc]
M38230G4-XXXFP M38230G4-XXXHP M38231G4-XXXHP M3823 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 512Kb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 3.1 to 3.6 V
18-Mbit (512K x 36/1M x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL(TM) Architecture; Architecture: NoBL, Flow-through; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 512Kb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯8位CMOS微机
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
Renesas Electronics Corporation.
Renesas Electronics, Corp.
LTM4614 LTM4614EVPBF LTM4614IVPBF LTM4614EV LTM461 Dual 4A per Channel Low VIN DC/DC 楼矛Module Regulator
Dual 4A per Channel Low VIN DC/DC μModule Regulator
Linear Technology
CY14B104LA-ZS25XIT CY14B104NA-BA20XI CY14B104NA-BA 4 Mbit (512K x 8/256K x 16) nvSRAM; Organization: 512Kb x 8; Vcc (V): 2.7 to 3.6 V; Density: 4 Mb; Package: TSOP 512K X 8 NON-VOLATILE SRAM, 25 ns, PDSO44
4 Mbit (512K x 8/256K x 16) nvSRAM; Organization: 256Kb x 16; Vcc (V): 2.7 to 3.6 V; Density: 4 Mb; Package: FBGA
Cypress Semiconductor, Corp.
CYPRESS SEMICONDUCTOR CORP
75H-501 75H-504 75H-502 75H-503 75H-202 75H-203 75 High PSRR 300 mA LDO, Vin 10V max, Vout =0.9V, -40C to 85C, 5-SOT-23, T/R
HIGH PSRR 150 MA LDO, VIN 10V MAX, VOUT = 6.0V, -40C to 85C, 5-SOT-23, T/R
TRIMMER 6.35MM CERMET EIN 100R 300V 0.5W
TRIMMER 6.35MM CERMET EIN 200R 300V 0.5W
TRIMMER 6.35MM CERMET EIN 1K 300V 0.5W
TRIMMER 10K
TRIMMER 20K
High PSRR 150 mA LDO, Vin 10V max, Vout =0.9V, -40C to 85C, 5-SOT-23, T/R 修边.35mm的金属陶瓷艾10,000 300V.5W
High PSRR 150 mA LDO, Vin 10V max, Vout =0.9V, -40C to 85C, 5-SOT-23, T/R 修边.35mm的艾00R 300V金属陶瓷.5W
Aimtec
LTM8020 LTM8021 LTM8022 LTM8023 LTM4608AEVPBF LTM4 Low VIN, 8A DC/DC Module Regulator with Tracking, Margining, and Frequency Synchronization
8A, Low VIN DC/DC µModule with Tracking, Margining, Multiphase and Frequency Synchronization; Package: LGA; No of Pins: 68; Temperature Range: -40°C to 125°C 10 A SWITCHING REGULATOR, 1750 kHz SWITCHING FREQ-MAX, BGA68
http://
Linear Technology, Corp.
 
 Related keyword From Full Text Search System
HD6432196R Processor HD6432196R pci endian mode HD6432196R 电子元件中文资料网站 HD6432196R national HD6432196R ethernet transceiver
HD6432196R pci endian mode HD6432196R Control HD6432196R 查ic资料 HD6432196R circuit HD6432196R analog
 

 

Price & Availability of HD6432196R

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X
0.32861304283142