PART |
Description |
Maker |
CY7C1319BV18-167BZC CY7C1319BV18-278BZC CY7C1321BV |
2M X 8 DDR SRAM, 0.45 ns, PBGA165 512K X 36 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SRAM 4-Word Burst Architecture
|
CYPRESS SEMICONDUCTOR CORP
|
CY7C1529AV18-200BZXI CY7C1529AV18-250BZXI |
72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 8M X 9 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1427AV18-250BZI |
36-Mbit DDR-II SRAM 2-Word Burst Architecture 4M X 9 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1518JV18-250BZC CY7C1518JV18-300BZXC |
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1423JV18-250BZXC |
36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture; Architecture: DDR-II SIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 2M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
HM66AEB18205 HM66AEB18205BP-33 HM66AEB18205BP-30 H |
Memory>Fast SRAM>QDR SRAM 36-Mbit DDR II SRAM Separate I/O 2-word Burst
|
Renesas Technology / Hitachi Semiconductor
|
CY7C1568KV18-500BZXC CY7C1568KV18-500BZC CY7C1570K |
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 DDR SRAM, 0.45 ns, PBGA165 72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 2M X 36 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp. CYPRESS SEMICONDUCTOR CORP
|
CY7C1170V18-300BZXI CY7C1170V18-300BZC CY7C1170V18 |
18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 2M X 9 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 512K X 36 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 1M X 18 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 2M X 8 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor Corp. Cypress Semiconductor, Corp.
|
UPD44164082F5-E50-EQ1 UPD44164362F5-E50-EQ1 UPD441 |
18M-BIT DDRII SRAM 2-WORD BURST OPERATION 1800万位的SRAM 2条DDRII字爆发运 2M X 8 DDR SRAM, 0.45 ns, PBGA165
|
NEC, Corp.
|
K7K3236U2C K7K3218U2C-EC330 K7K3218U2C-FC330 |
1Mx36 & 2Mx18 DDRII CIO b2 SRAM DDR SRAM, PBGA165 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FBGA-165
|
Samsung semiconductor Maxim Integrated Products, Inc.
|
NCP51510MNTWG |
3 Amp VTT Termination Source / Sink Regulator for DDR, DDR-2, DDR-3, DDR-4
|
ON Semiconductor
|