Part Number Hot Search : 
FH110 08775 L62190 UPC817 FFCHL5S SP238ACT 6501Y BSS66
Product Description
Full Text Search

CY7C1392BV18-278BZXC - 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 512K X 36 DDR SRAM, 0.5 ns, PBGA165 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 512K X 36 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 2M X 8 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 2M X 8 DDR SRAM, 0.5 ns, PBGA165

CY7C1392BV18-278BZXC_2624019.PDF Datasheet

 
Part No. CY7C1392BV18-278BZXC CY7C1392BV18-278BZC CY7C1392BV18-300BZXC CY7C1392BV18-300BZXI CY7C1392BV18-250BZXI CY7C1392BV18-200BZXI CY7C1392BV18-250BZXC CY7C1392BV18-200BZXC CY7C1392BV18-167BZXC CY7C1392BV18-167BZXI CY7C1392BV18-278BZI CY7C1392BV18-278BZXI CY7C1394BV18-250BZC CY7C1394BV18-250BZI CY7C1394BV18-250BZXC CY7C1394BV18-250BZXI CY7C1393BV18-300BZXC CY7C1393BV18-250BZXI CY7C1393BV18-278BZXI CY7C1393BV18-200BZXI CY7C1393BV18-200BZXC CY7C1393BV18-167BZXI CY7C1393BV18-250BZXC CY7C1393BV18-167BZXC CY7C1393BV18-278BZXC CY7C1393BV18-300BZXI CY7C1394BV18-200BZI CY7C1394BV18-200BZXI CY7C1394BV18-200BZC CY7C1394BV18-200BZXC CY7C1394BV18-167BZXC
Description 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 512K X 36 DDR SRAM, 0.5 ns, PBGA165
18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 512K X 36 DDR SRAM, 0.45 ns, PBGA165
18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 2M X 8 DDR SRAM, 0.45 ns, PBGA165
18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 2M X 8 DDR SRAM, 0.5 ns, PBGA165

File Size 440.69K  /  27 Page  

Maker

Cypress Semiconductor Corp.
Cypress Semiconductor, Corp.



Homepage
Download [ ]
[ CY7C1392BV18-278BZXC CY7C1392BV18-278BZC CY7C1392BV18-300BZXC CY7C1392BV18-300BZXI CY7C1392BV18-250B Datasheet PDF Downlaod from Datasheet.HK ]
[CY7C1392BV18-278BZXC CY7C1392BV18-278BZC CY7C1392BV18-300BZXC CY7C1392BV18-300BZXI CY7C1392BV18-250B Datasheet PDF Downlaod from Maxim4U.com ] :-)


[ View it Online ]   [ Search more for CY7C1392BV18-278BZXC ]

[ Price & Availability of CY7C1392BV18-278BZXC by FindChips.com ]

 Full text search : 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 512K X 36 DDR SRAM, 0.5 ns, PBGA165 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 512K X 36 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 2M X 8 DDR SRAM, 0.45 ns, PBGA165 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 2M X 8 DDR SRAM, 0.5 ns, PBGA165


 Related Part Number
PART Description Maker
CY7C1522KV18 72-Mbit DDR II SIO SRAM 2-Word Burst Architecture
Cypress Semiconductor
CY7C1392BV18-167BZC CY7C1392BV18-167BZI CY7C1392BV 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture
Cypress Semiconductor
CY7C1524AV18 CY7C1522AV18-278BZC CY7C1524AV18-278B 72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture
Cypress Semiconductor
CY7C1316BV18 CY7C1318BV18 CY7C1916BV18 CY7C1320BV1 18-Mbit DDR-II SRAM 2-Word Burst Architecture(2字Burst结构,18-Mbit DDR-II SRAM) 18兆位的DDR - II SRAM字突发架构(2字突发结18 -兆位的DDR - II SRAM的)
18-Mbit DDR-II SRAM 2-Word Burst Architecture(2瀛?urst缁??,18-Mbit DDR-II SRAM)
Cypress Semiconductor Corp.
Cypress Semiconductor, Corp.
CY7C1168V18-400BZXC CY7C1168V18-375BZXC CY7C1168V1 1M X 18 DDR SRAM, 0.45 ns, PBGA165 13 X 15 MM, 1.40 MM HEIGHT, LEAD FREE, MO-216, FBGA-165
18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 1M X 18 DDR SRAM, 0.45 ns, PBGA165
2M X 8 DDR SRAM, 0.45 ns, PBGA165
Cypress Semiconductor, Corp.
CYPRESS SEMICONDUCTOR CORP
CY7C1568KV18-550BZXC 72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 DDR SRAM, 0.45 ns, PBGA165
Cypress Semiconductor, Corp.
CY7C1568KV18-500BZXC CY7C1568KV18-500BZC CY7C1570K 72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 DDR SRAM, 0.45 ns, PBGA165
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 2M X 36 DDR SRAM, 0.45 ns, PBGA165
Cypress Semiconductor, Corp.
CYPRESS SEMICONDUCTOR CORP
HM66AEB18205 HM66AEB18205BP-33 HM66AEB18205BP-30 H Memory>Fast SRAM>QDR SRAM
36-Mbit DDR II SRAM Separate I/O 2-word Burst
Renesas Technology / Hitachi Semiconductor
CY7C1548V18-300BZC CY7C1548V18-300BZI CY7C1548V18- 72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) 4M X 18 DDR SRAM, 0.45 ns, PBGA165
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) 8M X 8 DDR SRAM, 0.45 ns, PBGA165
Cypress Semiconductor, Corp.
M38230G4-XXXFP M38230G4-XXXHP M38231G4-XXXHP M3823 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 512Kb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 3.1 to 3.6 V
18-Mbit (512K x 36/1M x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL(TM) Architecture; Architecture: NoBL, Flow-through; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 512Kb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯8位CMOS微机
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
Renesas Electronics Corporation.
Renesas Electronics, Corp.
 
 Related keyword From Full Text Search System
CY7C1392BV18-278BZXC Series CY7C1392BV18-278BZXC Bit CY7C1392BV18-278BZXC data CY7C1392BV18-278BZXC quad op amp CY7C1392BV18-278BZXC Corporation
CY7C1392BV18-278BZXC Datasheet CY7C1392BV18-278BZXC controller CY7C1392BV18-278BZXC Pin CY7C1392BV18-278BZXC Datasheet CY7C1392BV18-278BZXC microchip
 

 

Price & Availability of CY7C1392BV18-278BZXC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X
0.51007318496704