PART |
Description |
Maker |
M38230G4-XXXFP M38230G4-XXXHP M38231G4-XXXHP M3823 |
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 512Kb x 36; Vcc (V): 3.1 to 3.6 V 36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 2.4 to 2.6 V 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 3.1 to 3.6 V 18-Mbit (512K x 36/1M x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL(TM) Architecture; Architecture: NoBL, Flow-through; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 2.4 to 2.6 V 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 3.1 to 3.6 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 512Kb x 72; Vcc (V): 3.1 to 3.6 V 72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V 72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 3.1 to 3.6 V 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机 72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机 SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯位CMOS微机 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机 72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯8位CMOS微机 Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
|
Renesas Electronics Corporation. Renesas Electronics, Corp.
|
IRS21271SPBF IRS21281SPBF IRS2127SPBF |
Asynchronous SRAM; Organization (word): 256K; Organization (bit): x 16; Memory capacity (bit): 4M; Access time (ns): 12; Supply voltage (V): 4.5 to 5.5; Operating temperature (°C): 0 to 70; Package: TSOPII (44); Status: Remarks: Asynchronous SRAM; Organization (word): 1M; Organization (bit): x 4; Memory capacity (bit): 4M; Access time (ns): 12; Supply voltage (V): 3.0 to 3.6; Operating temperature (°C): 0 to 70; Package: SOJ (32); Status: Remarks:
|
International Rectifier
|
CY7C1543KV18-400BZC CY7C1545KV18-450BZXI |
Sync SRAM; Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 QDR SRAM, 0.45 ns, PBGA165 2M X 36 QDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp. CYPRESS SEMICONDUCTOR CORP
|
BS62LV1600ECG70 BS62LV1600ECG55 BS62LV1600FCP55 BS |
Very Low Power CMOS SRAM 2M X 8 bit 极低功耗CMOS SRAMx 8 Very Low Power CMOS SRAM 2M X 8 bit 2M X 8 STANDARD SRAM, 55 ns, PBGA48 Very Low Power CMOS SRAM 2M X 8 bit 2M X 8 STANDARD SRAM, 55 ns, PDSO44
|
BRILLIANCE SEMICONDUCTOR INC BRILLIANCE SEMICONDUCTOR, Inc. Brilliance Semiconducto...
|
N25S830HAT22I N25S830HAT22IT N25S830HA N25S830HAS2 |
256Kb Low Power Serial SRAMs 32K 隆驴 8 bit Organization 256Kb Low Power Serial SRAMs 32K ? 8 bit Organization 256Kb Low Power Serial SRAMs 32K × 8 bit Organization
|
ON Semiconductor
|
CY14B104K CY14B104K-ZS20XC CY14B104K-ZS20XCT CY14B |
Non-Volatile Static RAM (nvSRAM); Organization: 512x8; Density: 4MB; Speed: 25ns; Supply Voltage: 3V; Temperature Range: 0° to 70°C; Package: 44-TSOP-II; Features: Real-Time Clock 4 Mbit (512K x 8/256K x 16) nvSRAM with Real Time Clock; Organization: 256Kb x 16; Vcc (V): 2.7 to 3.6 V; Density: 4 Mb; Package: TSOP 256K X 16 NON-VOLATILE SRAM, 25 ns, PDSO54 4 Mbit (512K x 8/256K x 16) nvSRAM with Real Time Clock; Organization: 256Kb x 16; Vcc (V): 2.7 to 3.6 V; Density: 4 Mb; Package: TSOP 256K X 16 NON-VOLATILE SRAM, 20 ns, PDSO54
|
CYPRESS SEMICONDUCTOR CORP Cypress Semiconductor, Corp.
|
BS62LV8001 BS62LV8001EI BS62LV8001EIP55 BS62LV8001 |
Very Low Power/Voltage CMOS SRAM 1M X 8 bit Very Low Power/Voltage CMOS SRAM 1M X 8 bit 1M X 8 STANDARD SRAM, 70 ns, PBGA48 Very Low Power/Voltage CMOS SRAM 1M X 8 bit 1M X 8 STANDARD SRAM, 55 ns, PBGA48 Aluminum Electrolytic Capacitor; Capacitor Type:High Temperature; Voltage Rating:25VDC; Capacitor Dielectric Material:Aluminum Electrolytic; Operating Temperature Range:-40 C to C; Capacitance:47uF RoHS Compliant: Yes From old datasheet system Asynchronous 8M(1Mx8) bits Static RAM
|
Brilliance Semiconducto... BRILLIANCE SEMICONDUCTOR, INC. BSI[Brilliance Semiconductor]
|
CY7C1514KV18 CY7C1514KV18-300BZXC CY7C1512KV18-300 |
72-Mbit QDR II SRAM 2-Word Burst Architecture Two-word burst on all accesses 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 2M X 36 QDR SRAM, 0.45 ns, PBGA165 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 QDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1020CV26-15ZSXE CY7C1020CV26-15ZSXET |
512Kb (32K x 16) Static RAM Async SRAM; Density: 512 Kb; Organization: 32Kb x 16; Vcc (V): 2.5 to 2.7 V;
|
CYPRESS SEMICONDUCTOR CORP
|
BS62LV1027 BS62LV1027PIP70 BS62LV1027SCG70 BS62LV1 |
Asynchronous 1M(128Kx8) bits Static RAM LM5035 PWM Controller with Integrated Half-Bridge and SyncFET Drivers; Package: TSSOP EXP PAD; No of Pins: 20 LM5041A Cascaded PWM Controller; Package: TSSOP; No of Pins: 16 LM5041 Cascaded PWM Controller; Package: TSSOP; No of Pins: 16 Very Low Power/Voltage CMOS SRAM 128K X 8 STANDARD SRAM, 55 ns, PDSO32 Very Low Power/Voltage CMOS SRAM 128K X 8 STANDARD SRAM, 55 ns, PDIP32 Very Low Power/Voltage CMOS SRAM 非常低功电压的CMOS的SRAM LM5033 100V Push-Pull Voltage Mode PWM Controller; Package: LLP; No of Pins: 10 128K X 8 STANDARD SRAM, 70 ns, PDSO32 LM5030 100V Push-Pull Current Mode PWM Controller; Package: LLP; No of Pins: 10 128K X 8 STANDARD SRAM, 55 ns, PDIP32 LM5030 100V Push-Pull Current Mode PWM Controller; Package: LLP; No of Pins: 10 128K X 8 STANDARD SRAM, 70 ns, PDIP32 Very Low Power/Voltage CMOS SRAM 128K X 8 STANDARD SRAM, 70 ns, PDSO32 Very Low Power/Voltage CMOS SRAM 128K X 8 STANDARD SRAM, 70 ns, UUC
|
http:// BSI[Brilliance Semiconductor] BRILLIANCE SEMICONDUCTOR, INC. BRILLIANCE SEMICONDUCTOR INC
|
|