|
|
 |
White Electronic Design...
|
Part No. |
W3EG72128S-D3
|
OCR Text |
...re ddr200, ddr266, ddr333 and ddr400 ? jedec design speci? cations bi-directional data strobes (dqs) differential clock inputs (ck & ck#) programmable read latency 2,2.5 (clock) programmable burst length (2,4,8) programmable b... |
Description |
1GB - 2x64Mx72 DDR SDRAM UNBUFFERED
|
File Size |
232.31K /
12 Page |
View
it Online |
Download Datasheet
|
|
|
 |
White Electronic Design...
|
Part No. |
W3EG2128M72AFSR-D3
|
OCR Text |
...hitecture ddr266, ddr333, and ddr400 bi-directional data strobes (dqs) phase-lock loop (pll) clock driver to reduce loading differential clock inputs (ck & ck#) ecc error detection and correction programmable read latency 2, 2... |
Description |
2GB - 2x128Mx72 DDR SDRAM REGISTERED ECC, w/PLL, FBGA
|
File Size |
272.42K /
13 Page |
View
it Online |
Download Datasheet
|
|
|
 |
DFI
|
Part No. |
K8M800-MLV
|
OCR Text |
...66), pc2700 (ddr333) or pc3200 (ddr400) unbuffered ddr sdram dimm note: if you are installing double rank ddr400 on both ddr 1 and ddr 2 sockets, the maximum dram speed will automatically be limited to the speed of a ddr333. however, the bi... |
Description |
System Board User Manual
|
File Size |
4,028.94K /
119 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Integrated Circuit Solu...
|
Part No. |
IC43R16160-7T
|
OCR Text |
...ial clock inputs ck and ck 56 7 ddr400 ddr333 ddr266 clock cycle time (t ck2 ) 7.5ns 7.5ns 7.5ns clock cycle time (t ck2.5 ) 6ns 6ns 7ns clock cycle time (t ck3 ) 5ns - - system frequency (f ck max ) 200mhz 166mhz 143mhz package outline j... |
Description |
4M x 16 Bit x 4 Banks (256-MBIT) DDR SDRAM
|
File Size |
1,338.14K /
56 Page |
View
it Online |
Download Datasheet
|
|

Price and Availability
|