## FEATURES

Input voltage range: 2.3 V to 5.5 V
One 0.8 A buck regulator
Two $\mathbf{3 0 0}$ mA LDOs
20-lead, $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP package
Initial regulator accuracy: $\pm 1 \%$
Overcurrent and thermal protection

## Soft start

Undervoltage lockout
Open drain processor reset with threshold monitoring
$\pm 1.5 \%$ threshold accuracy over the full temperate range
Guaranteed reset output valid to $\mathbf{V}_{\mathrm{cc}}=1 \mathrm{~V}$
Dual watchdog for secure systems
Watchdog 1 controls reset
Watchdog 2 controls reset and regulators power cycle
Buck key specifications
Current mode topology for excellent transient response
3 MHz operating frequency
Uses tiny multilayer inductors and capacitors
Mode pin selects forced PWM or auto PFM/PSM modes
100\% duty cycle low dropout mode
LDOs key specifications
Low $\mathrm{V}_{\text {in }}$ from 1.7 V to 5.5 V
Stable with1 $\mu \mathrm{F}$ ceramic output capacitors
High PSRR, 60 dB PSRR up to $\mathbf{1 k H z} / 10$ kHz
Low output noise
$110 \mu \mathrm{~V}$ rms typical output noise at $\mathrm{V}_{\text {out }}=2.8 \mathrm{~V}$
Low dropout voltage: $\mathbf{1 5 0} \mathbf{~ m V}$ at $\mathbf{3 0 0} \mathbf{~ m A ~ l o a d ~}$
$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ junction temperature range

## GENERAL DESCRIPTION

The ADP5042 combines one high performance buck regulator and two low dropout regulators (LDO) in a small 20-lead LFCSP to meet demanding performance and board space requirements.

The high switching frequency of the buck regulator enables use of tiny multilayer external components and minimizes the board space.
The MODE pin selects the buck mode of operation. When set to logic high, the buck regulators operate in forced PWM mode. When the MODE pin is set to logic low, the buck regulators operate in PWM mode when the load is around the nominal value. When the load current falls below a predefined threshold the regulator operates in power save mode (PSM) improving the light-load efficiency.

## HIGH LEVEL BLOCK DIAGRAM



Figure 1.

## Rev. A

Information fumished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com Fax: 781.461.3113 ©2010-2011 Analog Devices, Inc. All rights reserved.

## TABLE OF CONTENTS

Features ..... 1
High Level Block Diagram ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
General Specification ..... 3
Supervisory Specification .....  3
Buck Specifications .....  5
LDO1, LDO2 Specifications .....  5
Input and Output Capacitor, Recommended Specifications.. 6
Absolute Maximum Ratings .....  7
Thermal Data ..... 7
Thermal Resistance ..... 7
ESD Caution .....  7
Pin Configuration and Function Descriptions. ..... 8
Theory of Operation ..... 18
REVISION HISTORY
10/11-Rev. 0 to Rev. A
Updated Outline Dimensions ..... 30
Changes to Ordering Guide ..... 30
12/10—Revision 0: Initial Version

## SPECIFICATIONS

## GENERAL SPECIFICATION

AVIN, VIN1 $=($ Vout1 $+0.5 \mathrm{~V})$ or 2.3 V , whichever is greater, $\mathrm{AVIN}, \mathrm{VIN} 1 \geq \mathrm{VIN} 2, \mathrm{VIN} 3, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Regulators are enabled.

Table 1.

| Parameter | Symbol | Description | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AVIN UNDERVOLTAGE LOCKOUT Input Voltage Rising Input Voltage Falling | UVLOAvin UVLO avinkise UVLO ${ }_{\text {avinfall }}$ | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.95 |  | 2.25 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| SHUTDOWN CURRENT <br> Thermal Shutdown Threshold Thermal Shutdown Hysteresis | IGND-SD <br> TSsD <br> TSsD-Hys | $\begin{aligned} & \mathrm{ENx}=\mathrm{GND} \\ & \mathrm{ENx}=\mathrm{GND}, \mathrm{~T}_{\jmath}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\jmath} \text { rising } \end{aligned}$ |  | $\begin{aligned} & 0.1 \\ & 150 \\ & 20 \end{aligned}$ | 2 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| ENx, WDIx, MODE, WMOD, $\overline{M R}$ INPUTS <br> Input Logic High <br> Input Logic Low <br> Input Leakage Current (WMOD Excluded) <br> WMOD Input Leakage Current | $\mathrm{V}_{\mathrm{H}}$ <br> VII <br> $\mathrm{V}_{\text {I-LEAKAGE }}$ <br> $\mathrm{V}_{\text {I-LkG-wмod }}$ | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{AVIN} \leq 5.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{AVIN} \leq 5.5 \mathrm{~V} \\ & \mathrm{ENx}=\mathrm{AVIN} \text { or } \mathrm{GND} \end{aligned}$ <br> $\mathrm{ENx}=\mathrm{AVIN}$ or $\mathrm{GND}, \mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ <br> VWMOD $=3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.2 | 0.05 | $\begin{aligned} & 0.4 \\ & 1 \\ & 50 \end{aligned}$ |  |
| OPEN-DRAIN OUTPUTS nRSTO, WSTAT Output Voltage Open-Drain Reset Output Leakage Current | Vol | AVIN $=2.3 \mathrm{~V}$ to 5.5 V , $\mathrm{I}_{\text {nRstomstat }}=3 \mathrm{~mA}$ |  | 30 | 1 | $\begin{aligned} & \mathrm{mV} \\ & \mu \mathrm{~A} \end{aligned}$ |

## SUPERVISORY SPECIFICATION

AVIN, VIN1 $=$ full operating range, $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY <br> Supply Current (Supervisory Circuit Only) |  | $\begin{aligned} & 45 \\ & 43 \end{aligned}$ | $\begin{aligned} & 55 \\ & 52 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{AVIN}=5.5 \mathrm{~V}, \mathrm{EN} 1=\mathrm{EN} 2=\mathrm{EN} 3=\mathrm{VIN} \\ & \mathrm{AVIN}=3.6 \mathrm{~V}, \mathrm{EN} 1=\mathrm{EN} 2=\mathrm{EN} 3=\mathrm{VIN} \end{aligned}$ |
| RESET THRESHOLD ACCURACY | $\begin{aligned} & \hline \text { VTH - } 0.8 \% \\ & \text { VTH - } 1.5 \% \end{aligned}$ | $\begin{aligned} & \hline \text { VTH } \\ & \text { VTH } \end{aligned}$ | $\begin{aligned} & \hline \text { VTH + 0.8\% } \\ & \text { VTH + 1.5\% } \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, sensed on VOUTx $\mathrm{T}_{\mu}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, sensed on Voutx |
| RESET THRESHOLDTO OUTPUT DELAY GLITCH IMMUNITY (tuod) | 50 | 125 | 400 | $\mu \mathrm{s}$ | $\mathrm{V}_{\text {TH }}=\mathrm{V}_{\text {Uot }}-50 \mathrm{mV}$ |
| RESET TIMEOUT PERIOD WATCHDOG1 ( $\mathrm{t}_{\text {RPI }}$ ) <br> Option A <br> Option B | $\begin{aligned} & 24 \\ & 160 \end{aligned}$ | $\begin{aligned} & 30 \\ & 200 \end{aligned}$ | $\begin{aligned} & 36 \\ & 240 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ms} \\ & \mathrm{~ms} \end{aligned}$ |  |
| RESET TIMEOUT PERIOD WATCHDOG2 (trp2) | 3.5 | 5 | 7 | ms |  |
| $\mathrm{V}_{\text {cc }}$ TO RESET DELAY (trd) |  | 150 |  | $\mu \mathrm{s}$ | VIN1 falling at $1 \mathrm{mV} / \mu \mathrm{s}$ |
| REGULATORS SEQUENCING DELAY ( $\mathrm{t}_{11}, \mathrm{t}_{\mathrm{D} 2}$ ) |  | 2 |  | ms |  |
| WATCHDOG INPUTS <br> Watchdog 1 Timeout Period (twoı) <br> Option A <br> Option B | $\begin{aligned} & 81.6 \\ & 1.28 \end{aligned}$ | $\begin{aligned} & 102 \\ & 1.6 \end{aligned}$ | $\begin{aligned} & 122.4 \\ & 1.92 \end{aligned}$ | $\begin{aligned} & \mathrm{ms} \\ & \mathrm{sec} \end{aligned}$ |  |


| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Watchdog 2 Timeout Period (twoz) |  |  |  |  |  |
| Option A | 6 | 7.5 | 9 | sec |  |
| Option B | Watchdog 2 disabled |  |  |  |  |
| Option C | 3.2 | 4 | 4.8 | min |  |
| Option D | 6.4 | 8 | 9.6 | min |  |
| Option E | 11.2 | 16 | 19.2 | min |  |
| Option F | 25.6 | 32 | 38.4 | min |  |
| Option G | 51.2 | 64 | 76.8 | min |  |
| Option H | 102.4 | 128 | 153.8 | min |  |
| Watchdog 2 Power Off Period (t ${ }_{\text {poff }}$ ) |  |  |  |  |  |
| Option A |  | 210 |  | ms |  |
| Option B |  | 400 |  | ms |  |
| WDI1 Pulse Width | 80 |  |  | ns | $\mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=1.2 \mathrm{~V}$ |
| WDI2 Pulse Width | 8 |  |  | $\mu \mathrm{s}$ | $\mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=1.2 \mathrm{~V}$ |
| Watchdog Status Timeout Period (twdclear) |  | 11.2 |  | sec |  |
| WDI1 Input Current (Source) | 8 | 15 | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {WDII }}=\mathrm{V}_{\text {cc, }}$, time average |
| WDI1 Input Current (Sink) | -30 | -25 | -14 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {wDII }}=0$, time average |
| WDI2 Internal Pull-Down |  | 45 |  | $\mathrm{k} \Omega$ |  |
| MANUAL RESET INPUT |  |  |  |  |  |
| $\overline{\mathrm{MR}}$ Input Pulse Width | 1 |  |  | $\mu \mathrm{s}$ |  |
| $\overline{\mathrm{MR}}$ Glitch Rejection |  | 220 |  | ns |  |
| $\overline{\mathrm{MR}}$ Pull-Up Resistance | 25 | 52 | 80 | $\mathrm{k} \Omega$ |  |
| $\overline{\mathrm{MR}}$ to Reset Delay |  | 280 |  | ns | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ |

## BUCK SPECIFICATIONS

AVIN, VIN1 $=3.6 \mathrm{~V}, \mathrm{~V}_{\text {out } 1}=1.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for minimum/maximum specifications, $\mathrm{L}=1 \mu \mathrm{H}, \mathrm{Cout}=10 \mu \mathrm{~F}$, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for typical specifications, unless otherwise noted. ${ }^{1}$

Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS Input Voltage Range (VIN1) |  | 2.3 |  | 5.5 | V |
| OUTPUT CHARACTERISTICS Output Voltage Accuracy | PWM mode, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\text {LOAD }}=100 \mathrm{~mA}$ <br> PWM mode <br> VIN1 $=2.3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{PWM}$ mode, <br> $l_{\text {LOAD }}=1$ to 800 mA | $\begin{aligned} & -1 \\ & -2 \\ & -3 \end{aligned}$ |  | $\begin{aligned} & +1 \\ & +2 \\ & +3 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \% \end{aligned}$ |
| PWM TO POWER SAVE MODE CURRENT THRESHOLD |  |  | 100 |  | mA |
| INPUT CURRENT CHARACTERISTICS DC Operating Current Shutdown Current | $\mathrm{L}_{\mathrm{LOAD}}=0 \mathrm{~mA}$, device not switching $\mathrm{ENx}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 21 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 35 \\ & 1.0 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| SW CHARACTERISTICS <br> SW On Resistance <br> Current Limit | PFET <br> PFET, AVIN $=$ VIN1 $=5 \mathrm{~V}$ <br> NFET <br> NFET, AVIN $=$ VIN1 $=5 \mathrm{~V}$ <br> PFET switch peak current limit | $1100$ | $\begin{aligned} & 180 \\ & 140 \\ & 170 \\ & 150 \\ & 1360 \end{aligned}$ | $\begin{aligned} & 240 \\ & 190 \\ & 235 \\ & 210 \\ & 1600 \end{aligned}$ | $\begin{aligned} & \mathrm{m} \Omega \\ & \mathrm{~m} \Omega \\ & \mathrm{~m} \Omega \\ & \mathrm{~m} \Omega \\ & \mathrm{~mA} \end{aligned}$ |
| ACTIVE PULL-DOWN | EN1 $=0 \mathrm{~V}$ |  | 75 |  | $\Omega$ |
| OSCILLATOR FREQUENCY |  | 2.5 | 3.0 | 3.5 | MHz |
| START-UP TIME |  |  | 250 |  | $\mu \mathrm{s}$ |

${ }^{1}$ All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC).

## LDO1, LDO2 SPECIFICATIONS

AVIN $=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN } 2}, \mathrm{~V}_{\text {IN }}=\left(\mathrm{V}_{\text {out }}+0.2 \mathrm{~V}\right)$ or 2.3 V , whichever is greater; $\mathrm{AVIN}, \mathrm{VIN} 1 \geq \mathrm{VIN} 2, \mathrm{VIN} 3 ;$ Iout $=10 \mathrm{~mA} ; \mathrm{C}_{\text {IN }}=\mathrm{C}_{\text {out }}=1 \mu \mathrm{~F}$; $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 4.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT VOLTAGE RANGE | $\mathrm{V}_{1 \mathrm{IN2}, \mathrm{~V}_{1 \times 3}}$ | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 1.7 |  | 5.5 | V |
| OPERATING SUPPLY CURRENT (per LDO) | Ignd | $\begin{aligned} & \text { lout }=0 \mu \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V} \\ & \text { lout }=0 \mu \mathrm{~A}, \mathrm{~V}_{\text {out }}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \text { lout }=10 \mathrm{~mA} \\ & \text { lout }=10 \mathrm{~mA}, \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \text { lout }=200 \mathrm{~mA} \\ & \text { lout }=200 \mathrm{~mA}, \mathrm{~T}_{j}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  | 15 <br> 67 $100$ | 50 <br> 105 <br> 245 | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| FIXED OUTPUTVOLTAGE ACCURACY | $\mathrm{V}_{\text {Out }}$, $\mathrm{V}_{\text {OUt }}$ | $\begin{aligned} & \text { lout }=10 \mathrm{~mA} \\ & 100 \mu \mathrm{~A}<\text { lout }<300 \mathrm{~mA} \\ & \mathrm{~V}_{\text {IN2 }}, \mathrm{V}_{\text {IN3 }}=\left(\mathrm{V}_{\text {out } 2}, \mathrm{~V}_{\text {out } 3}+0.5 \mathrm{~V}\right) \text { to } 5.5 \mathrm{~V} \\ & 100 \mu \mathrm{~A}<\text { lout }=300 \mathrm{~mA} \\ & \mathrm{~V}_{\text {IN } 2}, \mathrm{~V}_{\text {IN3 }}=\left(\mathrm{V}_{\text {out } 2}, \mathrm{~V}_{\text {out }}+0.5 \mathrm{~V}\right) \text { to } 5.5 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -1 \\ & -2 \\ & -3 \end{aligned}$ |  | $\begin{aligned} & +1 \\ & +2 \\ & +3 \end{aligned}$ | \% <br> \% \% |
| REGULATION Line Regulation | $\Delta \mathrm{V}_{\text {out } 2} / \Delta \mathrm{V}_{\text {IN2 }}$ <br> $\Delta \mathrm{V}_{\text {out }} / \Delta \mathrm{V}_{\text {IN3 }}$ | $\begin{aligned} & \mathrm{V}_{\text {IN2 }}, \mathrm{V}_{\text {IN3 }}=\left(\mathrm{V}_{\text {out } 2}, \mathrm{~V}_{\text {out } 3}+0.5 \mathrm{~V}\right) \text { to } 5.5 \mathrm{~V} \\ & \mathrm{l}_{\text {lout3 }}=1 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | -0.03 |  | +0.03 | \%/V |

## ADP5042

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Load Regulation ${ }^{1}$ | $\Delta V_{\text {out2 }} / \Delta$ lout2 $\Delta V_{\text {оит }} / \Delta$ lout3 | $\begin{aligned} & \text { lout2, } \text { Vout }=1 \mathrm{~mA} \text { to } 200 \mathrm{~mA} \\ & \text { lout } 2, V_{\text {out3 }}=1 \mathrm{~mA} \text { to } 200 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  | 0.002 | $0.0075$ | \%/mA <br> $\% / m A$ |
| DROPOUT VOLTAGE ${ }^{2}$ | $V_{\text {Dropout }}$ |  |  | 4 <br> 60 | 5 $100$ | mV <br> mV <br> mV <br> mV |
| ACTIVE PULL-DOWN | RPDLDo | EN2/EN3 = 0 V |  | 600 |  | $\Omega$ |
| START-UP TIME | $\mathrm{T}_{\text {start-up }}$ | $\mathrm{V}_{\text {OUT } 2}, \mathrm{~V}_{\text {OUt }}=3.3 \mathrm{~V}$ |  | 85 |  | $\mu \mathrm{s}$ |
| CURRENT-LIMIT THRESHOLD ${ }^{3}$ | ІІІmit | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 335 | 470 |  | mA |
| OUTPUT NOISE | OUTLDo2NOISE <br> OUTLDoinoise | 10 Hz to $100 \mathrm{kHz}, \mathrm{V}_{\text {N } 3}=5 \mathrm{~V}, \mathrm{~V}_{\text {оит } 3}=3.3 \mathrm{~V}$ <br> 10 Hz to $100 \mathrm{kHz}, \mathrm{V}_{\text {IN } 3}=5 \mathrm{~V}, \mathrm{~V}_{\text {оит } 3}=2.8 \mathrm{~V}$ <br> 10 Hz to $100 \mathrm{kHz}, \mathrm{V}_{\text {IN } 3}=5 \mathrm{~V}, \mathrm{~V}_{\text {оит } 3}=1.5 \mathrm{~V}$ <br> 10 Hz to $100 \mathrm{kHz}, \mathrm{V}_{\text {IN } 2}=5 \mathrm{~V}, \mathrm{~V}_{\text {out } 2}=3.3 \mathrm{~V}$ <br> 10 Hz to $100 \mathrm{kHz}, \mathrm{V}_{\text {IN } 2}=5 \mathrm{~V}, \mathrm{~V}_{\text {out } 2}=2.8 \mathrm{~V}$ <br> 10 Hz to $100 \mathrm{kHz}, \mathrm{V}_{\text {IN2 }}=5 \mathrm{~V}$, $\mathrm{V}_{\text {out } 2}=1.5 \mathrm{~V}$ |  | $\begin{aligned} & \hline 123 \\ & 110 \\ & 59 \\ & 140 \\ & 129 \\ & 66 \\ & \hline \end{aligned}$ |  | $\mu \mathrm{V}$ rms $\mu \mathrm{V}$ rms $\mu \mathrm{V}$ rms $\mu \mathrm{V}$ rms $\mu \mathrm{V}$ rms $\mu \mathrm{V}$ rms |
| POWER SUPPLY REJECTION RATIO | PSRR |  |  | 66 <br> 57 <br> 60 |  | dB <br> dB <br> dB |

${ }^{1}$ Based on an end-point calculation using 1 mA and 100 mA loads.
${ }^{2}$ Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. This applies only for output voltages above 2.3 V .
${ }^{3}$ Current-limit threshold is defined as the current at which the output voltage drops to $90 \%$ of the specified typical value. For example, the current limit for a 3.0 V output voltage is defined as the current that causes the output voltage to drop to $90 \%$ of 3.0 V , or 2.7 V .

## INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS

Table 5.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MINIMUM OUTPUT CAPACITANCE (BUCK) ${ }^{1}$ | $\mathrm{C}_{\text {MIN1 }}$ | $\mathrm{T}_{j}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 7 |  | 40 | $\mu \mathrm{F}$ |
| MINIMUM INPUT AND OUTPUT CAPACITANCE ${ }^{2}$ (LDO1, LDO2) | $\mathrm{C}_{\text {MIN23 }}$ | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0.70 |  |  | $\mu \mathrm{F}$ |
| CAPACITOR ESR | RESR | $\mathrm{T}_{j}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0.001 |  | 1 | $\Omega$ |

${ }^{1}$ The minimum output capacitance should be greater than $4.7 \mu \mathrm{~F}$ over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met.
${ }^{2}$ The minimum input and output capacitance should be greater than $0.70 \mu \mathrm{~F}$ over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, Y 5 V and $\mathrm{Z5U}$ capacitors are not recommended for use with LDOs or the buck.

## ABSOLUTE MAXIMUM RATINGS

Table 6.

| Parameter | Rating |
| :--- | :--- |
| AVIN, VINx, VOUTx, EN $x$, MODE, $\overline{\mathrm{MR}}, \mathrm{WDIx}$, | -0.3 V to +6 V |
| WMOD, WSTAT, nRSTO to GND |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J-STD- 020 |
| ESD Human Body Model | 3000 V |
| ESD Charged Device Model | 1500 V |
| ESD Machine Model | 100 V |

Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL DATA

Absolute maximum ratings apply individually only, not in combination.

The ADP5042 can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that the junction temperature is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may have to be derated. In applications with moderate power dissipation and low PCB thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The junction temperature of the device is dependent on the ambient temperature, the power dissipation of the device $\left(\mathrm{P}_{\mathrm{D}}\right)$, and the junction-to-ambient thermal resistance of the package. Maximum junction temperature is calculated from the ambient temperature and power dissipation using the formula

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{I A}\right)
$$

Junction-to-ambient thermal resistance $\left(\theta_{\text {JA }}\right)$ of the package is based on modeling and calculation using a 4 -layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board design is required. The value of $\theta_{\mathrm{IA}}$ may vary, depending on PCB material, layout, and environmental conditions. The specified value of $\theta_{\mathrm{JA}}$ is based on a four-layer, $4^{\prime \prime} \times 3$ ", 2.5 oz copper board, as per JEDEC standard. For additional information, see the AN-772 Application Note, A Design and Manufacturing Guide for the Lead Frame Chip Scale (LFCSP).

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 7. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\theta}_{\mathrm{Jc}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 20-Lead, 0.5 mm pitch LFCSP | 38 | 4.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

|  |  |  |
| :---: | :---: | :---: |
|  | いいいいい |  |
| NC 1 | －！ | 15 wStat |
| VOUT3 2 | $\because$ ADP5042 | 14 VOUT2 |
| VIN3 3 | $\because$ TOP VIEW | 13 VIN2 |
| EN3 4 | $\because$（Not to Scale） | 12 WDI2 |
| nRSTO 5 | －こ | 11 vout1 |
|  | ¢10 |  |
|  |  |  |
|  |  |  |

> NOTES
> 1. EXPOSED PAD SHOULD BE CONNECTED TO AGND.
> 2. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN.
> Figure 2. Pin Configuration—View from Top of the Die

Table 8．Preliminary Pin Function Descriptions

| Pin No． | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | NC | Do not connect to this pin． |
| 2 | VOUT3 | LDO2 Output Voltage and Sensing Input． |
| 3 | VIN3 | LDO2 Input Supply（1．7 V to 5.5 V ）． |
| 4 | EN3 | Enable LDO2．EN3＝high：turn on LDO2；EN3＝low：turn off LDO2． |
| 5 | nRSTO | Open－Drain Reset Output，Active Low． |
| 6 | AVIN | Regulators Housekeeping and Supervisory Input Supply（2．3 V to 5.5 V ）． |
| 7 | VIN1 | Buck Input Supply（ 2.3 V to 5.5 V ）． |
| 8 | SW | Buck Switching Node． |
| 9 | PGND | Dedicated Power Ground for Buck Regulator． |
| 10 | EN1 | Enable Buck．EN1＝high：turn on buck；EN1＝low：turn off buck． |
| 11 | VOUT1 | Buck Sensing Node． |
| 12 | WDI2 | Watchdog 2 （Long Timeout）Refresh Input from Processor．Can be disabled only by factory option． |
| 13 | VIN2 | LDO1 Input Supply（ 1.7 V to 5.5 V ）． |
| 14 | VOUT2 | LDO1 Output Voltage and Sensing Input． |
| 15 | WSTAT | Open－Drain Watchdog Timeout Status．WSTAT＝high：Watchdog 1 timeout or power－on reset；WSTAT＝low： Watchdog 2 timeout．Auto cleared after one second． |
| 16 | EN2 | Enable LDO1．EN2＝high：turn on LDO1．EN2＝low：turn off LDO1． |
| 17 | MODE | Buck Mode．MODE＝high：buck regulator operates in fixed PWM mode；MODE＝low：buck regulator operates in pulse skipping mode（PSM）at light load and in constant PWM at higher load． |
| 18 | WMOD | Watchdog Mode．WMOD＝low：Watchdog 1 normal mode；WMOD＝high：Watchdog 1 cannot be disabled by a three－state condition applied on WDI1． |
| 19 | WDI1 | Watchdog 1 Refresh Input from Processor．If WDI1 is in high－Z and WMOD is low，Watchdog 1 is disabled． |
| 20 | $\overline{M R}$ | Manual Reset Input，Active Low． |
| TP | AGND | Analog Ground（TP＝Thermal Pad）．Exposed pad should be connected to AGND． |

## TYPICAL PERFORMANCE CHARACTERISTICS

VIN1 $=$ VIN2 $=$ VIN3 $=\mathrm{AVIN}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 3. 3-Channel Start-Up Waveforms


Figure 4. System Quiescent Current (Sum of All the Input Currents) vs. Input Voltage, VOUT1 $=1.8 \mathrm{~V}$, VOUT2 $=$ VOUT3 $=3.3 \mathrm{~V}$

Figure 5. Buck Startup, VOUT1 $=1.8 \mathrm{~V}$, I lout $1=20 \mathrm{~mA}$


Figure 6. Buck Startup, VOUT1 $=1.8 \mathrm{~V}$, lout $2=20 \mathrm{~mA}$


Figure 7. Buck Load Regulation Across Temperature, VOUT1 = 3.3 V, Auto Mode


Figure 8. Buck Load Regulation Across Temperature, VOUT1 $=1.8 \mathrm{~V}$, Auto Mode


Figure 9. Buck Load Regulation Across Temperature, VOUT1 $=1.8 \mathrm{~V}$, PWM Mode


Figure 10. Buck Load Regulation Across Input Voltage, VOUT1 $=1.8$ V, PWM Mode


Figure 11. Buck Efficiency vs. Load Current, Across Input Voltage, VOUT1 = 3.3 V, Auto Mode


Figure 12. Buck Efficiency vs. Load Current, Across Input Voltage, VOUT1 = 3.3 V, PWM Mode


Figure 13. Buck Efficiency vs. Load Current, Across Input Voltage, VOUT1 $=1.8 \mathrm{~V}$, Auto Mode


Figure 14. Buck Efficiency vs. Load Current, Across Input Voltage, VOUT2 $=1.8 \mathrm{~V}$, PWM Mode


Figure 15. Buck Efficiency vs. Load Current, Across Temperature, VOUT1 $=1.8 \mathrm{~V}$, PWM Mode


Figure 16. Buck Efficiency vs. Load Current, Across Temperature, VOUT1 = 3.3 V, Auto Mode


Figure 17. Buck Efficiency vs. Load Current, Across Temperature, VOUT1 $=1.8 \mathrm{~V}$, Auto Mode


Figure 18. Buck DC Current Capability vs. Input Voltage, VOUT1 $=1.8 \mathrm{~V}$


Figure 19. Buck Switching Frequency vs. Output Current, Across Temperature, VOUT1 $=1.8 \mathrm{~V}$, PWM Mode


Figure 20. Typical Waveforms, VOUT1 $=3.3$ V, lout1 $=30 \mathrm{~mA}$, Auto Mode


Figure 21. Typical Waveforms, VOUT1 $=1.8 \mathrm{~V}$, IOUT2 $=30 \mathrm{~mA}$, Auto Mode


Figure 22. Typical Waveforms, VOUT1 $=1.8 \mathrm{~V}$, IOUT1 $=30 \mathrm{~mA}$, PWM Mode


Figure 23. Typical Waveforms, VOUT1 $=3.3 \mathrm{~V}$, IOUT2 $=30 \mathrm{~mA}$, PWM Mode


Figure 24. Buck Response to Line Transient, Input Voltage from 4.5 V to 5.0 V, VOUT1 = 3.3 V, PWM Mode


Figure 25. Buck Response to Line Transient, $V_{I N}=4.5 \mathrm{~V}$ to 5.0 V, VOUT1 $=1.8 \mathrm{~V}$, PWM Mode


Figure 26. Buck Response to Load Transient, IOUT1 from 1 mA to 50 mA , VOUT1 = 3.3 V, Auto Mode


Figure 27. Buck Response to Load Transient, IOUT2 from 1 mA to 50 mA , VOUT2 = 1.8 V , Auto Mode


Figure 28. Buck Response to Load Transient, IOUT1 from 20 mA to 140 mA , VOUT1 $=3.3 \mathrm{~V}$, Auto Mode


Figure 29. Buck Response to Load Transient, IOUT2 from 20 mA to 180 mA , VOUT1 $=1.8 \mathrm{~V}$, PWM Mode


Figure 30. LDO1 Startup, VOUT3=1.5 V, IOUT3 $=5 \mathrm{~mA}$


Figure 31. LDO2 Startup, VOUT3=3.3 V, IOUT3 $=5 \mathrm{~mA}$


Figure 32. LDO1 Load Regulation Across Input Voltage, VOUT2 $=1.5 \mathrm{~V}$


Figure 33. LDO1 Load Regulation Across Temperature, VIN2 $=3.3 \mathrm{~V}$, VOUT2 $=1.5 \mathrm{~V}$


Figure 34. LDO1 Line Regulation Across Output Load, VOUT2 $=1.5 \mathrm{~V}$


Figure 35. LDO2 Load Regulation Across Input Voltage, VOUT3 $=3.3 \mathrm{~V}$


Figure 36. LDO2 Load Regulation Across Temperature, VIN3 $=3.6 \mathrm{~V}, \mathrm{VOUT3}=3.3 \mathrm{~V}$


Figure 37. LDO2 Line Regulation Across Output Load, VOUT3 $=3.3 \mathrm{~V}$


Figure 38. LDO2 Ground Current vs. Output Load, VOUT3 $=2.8 \mathrm{~V}$


Figure 39. LDO2 Ground Current vs. Input Voltage, Across Output Load, VOUT3 $=2.8 \mathrm{~V}$


Figure 40. LDO2 Response to Load Transient, IOUT3 from 1 mA to 80 mA , VOUT3 $=3.3 \mathrm{~V}$


Figure 41. LDO1 Response to Load Transient, IOUT3 from 1 mA to 80 mA , VOUT2 $=1.5 \mathrm{~V}$


Figure 42. LDO2 Response to Line Transient, Input Voltage from 4.5 V to 5.5 V, VOUT3 $=3.3 \mathrm{~V}$


Figure 43. LDO1 Line Transient VIN = 4.5 V to 5.5 V, VOUT2 = 1.5 V


Figure 44. LDO1, LDO2 Output Current Capability vs. Input Voltage


Figure 45. LDO1 Output Noise vs. Load Current, Across Input and Output Voltage


Figure 46. LDO2 Output Noise vs. Load Current, Across Input and Output Voltage


Figure 47. LDO1 Noise Spectrum Across Output Voltage, VIN = VOUT + 0.3 V


Figure 48. LDO2 Noise Spectrum Across Output Voltage, VIN =VOUT + 0.3 V


Figure 49. LDO1 vs. LDO2 Noise spectrum


Figure 50. LDO2 PSRR Across Output Load, VIN3 $=3.3 \mathrm{~V}$, VOUT3 $=2.8 \mathrm{~V}$


Figure 51. LDO2 PSRR Across Output Load, VIN3 $=3.1 \mathrm{~V}$, VOUT3 $=2.8 \mathrm{~V}$


Figure 52. LDO2 PSRR Across Output Load, VIN3 $=5 \mathrm{~V}, \mathrm{VOUT3}=3.3 \mathrm{~V}$


Figure 53. LDO2 PSRR Across Output Load, VIN3 $=3.6 \mathrm{~V}$, VOUT3 $=3.3 \mathrm{~V}$


Figure 54. LDO1 PSRR Across Output Load, VIN2 = 5.0 V, VOUT2 = 1.5 V


Figure 55. LDO1 PSRR Across Output Load, VIN2 $=1.8 \mathrm{~V}$, VOUT2 $=1.5 \mathrm{~V}$

## ADP5042

## THEORY OF OPERATION



Figure 56. Functional Block Diagram

## POWER MANAGEMENT UNIT

The ADP5042 is a micro power management unit (micro PMU) combing one step-down (buck) dc-to-dc convertor, two low dropout linear regulators (LDOs), and a supervisory circuit, with dual watchdog, for processor control. The regulators are activated by a logic level high applied to the respective EN pin. The EN1 controls the buck regulator, the EN2 controls LDO1, and the EN3 controls LDO2. The ADP5042 has factory programmed output voltages and reset voltage threshold. Other features available in this device are the mode pin to control the buck switching operation, a status pin informing the external processor which watchdog caused a reset and push-button reset input.

When a regulator is turned on, the output voltage is controlled through a soft start circuit to avoid a large inrush current due to the discharged output capacitors.

The buck regulator can operate in forced PWM mode if the MODE pin is at a logic high level. In forced PWM mode, the switching frequency of the buck is always constant and does not change with the load current. If the MODE pin is at logic low level, the switching regulator operates in auto PWM/PSM mode. In this mode, the regulator operates at fixed PWM frequency when the load current is above the power saving current threshold. When the load current falls below the power saving current threshold, the regulator enters power saving mode, where the switching occurs in bursts. The burst repetition is a function of the current load and the output capacitor value. This operating mode reduces the switching and quiescent current losses.

## Thermal Protection

In the event that the junction temperature rises above $150^{\circ} \mathrm{C}$, the thermal shutdown circuit turns off the buck and the LDOs. Extreme junction temperatures can be the result of high current operation, poor circuit board design, or high ambient temperature. A $20^{\circ} \mathrm{C}$ hysteresis is included so that when thermal shutdown occurs, the buck and LDOs do not return to operation until the on-chip temperature drops below $130^{\circ} \mathrm{C}$. When coming out of thermal shutdown, soft start is initiated.

## Undervoltage Lockout

To protect against battery discharge, undervoltage lockout (UVLO) circuitry is integrated in the system. If the input voltage on AVIN drops below a typical 2.15 V UVLO threshold, all channels shut down. In the buck channel, both the power switch and the synchronous rectifier turn off. When the voltage on AVIN rises above the UVLO threshold, the part is enabled once more.

Alternatively, the user can select device models with a UVLO set at a higher level, suitable for 5 V applications. For these models, the device hits the turn-off threshold when the input supply drops to 3.65 V typical.

## Enable/Shutdown

The ADP5042 has individual control pins for each regulator. A logic level high applied to the ENx pin activates a regulator, a logic level low turns off a regulator.
When regulators are turned off after a Watchdog 2 event (see the Watchdog 2 Input section), the reactivation of the regulator occurs with a factory programmed order (see Table 9). The delay between the regulator activation ( $t_{\mathrm{D}_{1}}, t_{\mathrm{D} 2}$ ) is 2 ms .

Table 9. ADP5042 Regulators Sequencing

| REGSEQ[1:0] | Regulators Sequence (First to Last) |  |
| :--- | :--- | :--- |
| 0 | 0 | LDO $\rightarrow$ LDO2 $\rightarrow$ Buck |
| 0 | 1 | Buck $\rightarrow$ LDO1 $\rightarrow$ LDO2 |
| 1 | 0 | LDO1 $\rightarrow$ Buck $\rightarrow$ LDO2 |
| 1 | 1 | No sequence, all regulators start at same time |
| BUCK SECTION |  |  |

The buck uses a fixed frequency and high speed current mode architecture. The buck operates with an input voltage of 2.3 V to 5.5 V .

## Control Scheme

The buck operates with a fixed frequency, current mode PWM control architecture at medium to high loads for high efficiency but shift to a power save mode (PSM) control scheme at light loads to lower the regulation power losses. When operating in fixed frequency PWM mode, the duty cycle of the integrated switches is adjusted and regulates the output voltage. When operating in PSM at light loads, the output voltage is controlled in a hysteretic manner, with higher output voltage ripple. During part of this time, the converter is able to stop switching and enters an idle mode, which improves conversion efficiency.

## PWM Mode

In PWM mode, the buck operates at a fixed frequency of 3 MHz , set by an internal oscillator. At the start of each oscillator cycle, the PFET switch is turned on, sending a positive voltage across the inductor. Current in the inductor increases until the current sense signal crosses the peak inductor current threshold that turns off the PFET switch and turns on the NFET synchronous rectifier. This sends a negative voltage across the inductor, causing the inductor current to decrease. The synchronous rectifier stays on for the rest of the cycle. The buck regulates the output voltage by adjusting the peak inductor current threshold.

## Power Save Mode (PSM)

The buck smoothly transitions to PSM operation when the load current decreases below the PSM current threshold. When the buck enters power save mode, an offset is induced in the PWM regulation level, which makes the output voltage rise. When the output voltage reaches a level that is approximately $1.5 \%$ above the PWM regulation level, PWM operation is turned off. At this point, both power switches are off, and the buck enters an idle mode. The output capacitor discharges until the output voltage falls to the PWM regulation voltage, at which point the device drives the inductor to make the output voltage rise again to the upper threshold. This process is repeated while the load current is below the PSM current threshold.

## PSM Current Threshold

The PSM current threshold is set to 100 mA . The buck employs a scheme that enables this current to remain accurately controlled, independent of input and output voltage levels. This scheme also ensures that there is very little hysteresis between the PSM current threshold for entry to and exit from the PSM. The PSM current threshold is optimized for excellent efficiency over all load currents.

## Short-Circuit Protection

The buck includes frequency foldback to prevent output current runaway on a hard short. When the voltage at the feedback pin falls below half the target output voltage, indicating the possibility of a hard short at the output, the switching frequency is reduced to half the internal oscillator frequency. The reduction in the switching frequency allows more time for the inductor to discharge, preventing a runaway of output current.

## Soft Start

The buck has an internal soft start function that ramps the output voltage in a controlled manner upon startup, thereby limiting the inrush current. This prevents possible input voltage drops when a battery or a high impedance power source is connected to the input of the converter.

## Current Limit

The buck has protection circuitry to limit the amount of positive current flowing through the PFET switch and the amount of negative current flowing through the synchronous rectifier. The positive current limit on the power switch limits
the amount of current that can flow from the input to the output. The negative current limit prevents the inductor current from reversing direction and flowing out of the load.

## 100\% Duty Operation

With a dropping input voltage or with an increase in load current, the buck may reach a limit where, even with the PFET switch on $100 \%$ of the time, the output voltage drops below the desired output voltage. At this limit, the buck transitions to a mode where the PFET switch stays on $100 \%$ of the time. When the input conditions change again and the required duty cycle falls, the buck immediately restarts PWM regulation without allowing overshoot on the output voltage.

## LDO SECTION

The ADP5042 contains two LDOs with low quiescent current, low dropout linear regulator, and provides up to 300 mA of output current. Drawing a low $15 \mu \mathrm{~A}$ quiescent current (typical) at no load makes the LDO ideal for battery-operated portable equipment.
The LDO operates with an input voltage range of 1.7 V to 5.5 V . The wide operating range makes these LDOs suitable for cascading configurations where the LDO supply voltage is provided from the buck regulator.
The LDOs also provide high power supply rejection ratio (PSRR), low output noise, and excellent line and load transient response with just a small $1 \mu \mathrm{~F}$ ceramic input and output capacitor.
LDO2 is optimized to supply analog circuits because it offers better noise performance compared to LDO1. LDO1 should be used in applications where noise performance is not critical.
Internally, one LDO consists of a reference, an error amplifier, a feedback voltage divider, and a PMOS pass transistor. Output current is delivered via the PMOS pass device, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to flow and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, reducing the current flowing to the output.

## SUPERVISORY SECTION

The ADP5042 provides microprocessor supply voltage supervision by controlling the reset input of the microprocessor. Code execution errors are avoided during power-up, powerdown, and brownout conditions by asserting a reset signal when the supply voltage is below a preset threshold and by allowing supply voltage stabilization with a fixed timeout reset pulse after the supply voltage rises above the threshold. In addition, problems with microprocessor code execution can be monitored and corrected with a dual-watchdog timer.

## Reset Output

The ADP5042 has an active-low, open-drain reset output. This output structure requires an external pull-up resistor to connect the reset output to a voltage rail that is no higher than 6 V . The resistor should comply with the logic low and logic high voltage level requirements of the microprocessor while supplying input current and leakage paths on the nRSTO pin. A $10 \mathrm{k} \Omega$ resistor is adequate in most situations.
The reset output is asserted when the monitored rail is below the reset threshold $\left(\mathrm{V}_{\mathrm{TH}}\right)$, when WDI1 or WDI2 is not serviced within the watchdog timeout period ( $\mathrm{t}_{\mathrm{WD1}}$ and $\mathrm{t}_{\mathrm{WD12}}$ ). Reset remains asserted for the duration of the reset active timeout period ( $\mathrm{t}_{\mathrm{RP}}$ ) after $V_{C C}$ rises above the reset threshold or after the watchdog timer times out. Figure 57 illustrates the behavior of the reset output, nRSTO, and it assumes that VOUT2 is selected as the rail to be monitored and supplies the external pull-up connected to the nRSTO output.


Figure 57. Reset Timing Diagram
The reset threshold voltage and the sensed rail (VOUT1, VOUT2, VOUT3, or AVIN) are factory programmed. Refer to Table 16 for a complete list of the reset thresholds available for the ADP5042.
When monitoring the input supply voltage, AVIN, if the selected reset threshold is below the UVLO level (factory programmable to 2.25 V or 3.6 V ) the reset output, nRSTO , is asserted low as soon as the input voltage falls below the UVLO threshold. Below the UVLO threshold, the reset output is maintained low down to $\sim 1$ V VIN. This it to ensure that the reset output is not released when there is sufficient voltage on the rail supplying a processor to restart the processor operations.

## Manual Reset Input

The ADP5042 features a manual reset input $(\overline{\mathrm{MR}})$ which, when driven low, asserts the reset output. When $\overline{\mathrm{MR}}$ transitions from low to high, reset remains asserted for the duration of the reset active timeout period before deasserting. The $\overline{\mathrm{MR}}$ input has a $52 \mathrm{k} \Omega$, internal pull-up, connected to AVIN, so that the input is always high when unconnected. An external push-button switch can be connected between $\overline{\mathrm{MR}}$ and ground so that the user can generate a reset. Debounce circuitry for this purpose is integrated on chip. Noise immunity is provided on the $\overline{\mathrm{MR}}$ input, and fast, negative-going transients of up to 100 ns (typical) are ignored. A $0.1 \mu \mathrm{~F}$ capacitor between $\overline{\mathrm{MR}}$ and ground provides additional noise immunity.

## Watchdog 1 Input

The ADP5042 features a watchdog timer that monitors microprocessor activity. A timer circuit is cleared with every low-tohigh or high-to-low logic transition on the watchdog input pin (WDI1), which detects pulses as short as 80 ns . If the timer counts through the preset watchdog timeout period (twDI), reset is asserted. The microprocessor is required to toggle the WDI1 pin to avoid being reset. Failure of the microprocessor to toggle WDIl within the timeout period, therefore, indicates a code execution error, and the reset pulse generated restarts the microprocessor in a known state.
As well as logic transitions on WDI1, the watchdog timer is also cleared by a reset assertion due to an undervoltage condition on the monitored rail. When reset is asserted, the watchdog timer is cleared and does not begin counting again until reset deasserts. Watchdog 1 timer can be disabled by leaving WDI1 floating or by three-stating the WDI1 driver. The pin WMOD controls the Watchdog 1 operating mode. If WMOD is set to logic level low, Watchdog 1 is enabled as long as WDI1 is not in three-state. If WMOD is set to logic level high, Watchdog 1 is always active and cannot be disabled by a three-state condition. WMOD input has an internal $200 \mathrm{k} \Omega$ pull-down resistor.
Watchdog 1 timeout is factory set to two possible values as indicated in Table 18.


## Watchdog 2 Input

The ADP5042 features an additional watchdog timer that monitors microprocessor activity in parallel to the first watchdog with a much longer timeout. This provides additional security and safety in case Watchdog 1 is incorrectly strobed. A timer circuit is cleared with every low-to-high or high-to-low logic transition on the watchdog input pin (WDI2), which detects pulses as short as $8 \mu \mathrm{~s}$. If the timer counts through the preset watchdog timeout period $\left(\mathrm{t}_{\mathrm{WD} 2}\right)$, reset is asserted, followed by a power cycle of all regulators. The microprocessor is required to toggle the WDI2 pin to avoid being reset and powered down. Failure of the microprocessor to toggle WDI2 within the timeout period, therefore, indicates a code execution error, and the reset output nRSTO is forced low for $t_{\text {Rp2 } 2}$. Then, all the regulators are turned off for the tpoff time. After the tpoff period, the regulators are reactivated according to a predefined sequence (see Table 9). Finally, the reset line (nRSTO) is asserted for trpı. This guarantees a clean power-up of the system and proper reset.

As well as logic transitions on WDI2, the watchdog timer is also cleared by a reset assertion due to an undervoltage condition on the VTH monitored rail which can be factory programmable between VOUT1, VOUT2, VOUT3, and AVIN (see Table 21). When reset is asserted, the watchdog timer is cleared and does not begin counting again until reset deasserts.

Watchdog 2 timeout is factory set to seven possible values as indicated in Table 19. One additional option allows Watchdog 2 to be factory disabled.


Figure 59. Watchdog 2 Timing Diagram (Assuming That VOUT2 Is the Monitored Rail)

## Watchdog Status Indicator

In addition to the dual watchdog function, the ADP5042 features a watchdog status monitor available on the WSTAT pin. This pin can be queried by the external processor to determine the origin of a reset. WSTAT is an open-drain output.

WSTAT outputs a logic level depending on the condition that has generated a reset. WSTAT is forced low if the reset was generated because of a Watchdog 2 timeout. WSTAT is pulled high, through external pull-up, for any other reset cause (Watchdog 1 timeout, power failure or monitored voltage below threshold). The status monitor is automatically cleared (set to logic level high) 10 seconds after the nRSTO low to high transition (twdClear), processor firmware must be designed being able to read the WSTAT flag before twdclear expiration after a Watchdog 2 reset.

The WSTAT flag is not updated in the event of a reset due to a low voltage threshold detection or Watchdog 1 event occurring within 10 seconds after nRSTO low to high transition. In this
situation, WSTAT maintains the previous state (see state flow in Figure 60).
The external processor can further distinguish a reset caused by a Watchdog 1 timeout from a power failure, status monitor WSTAT indicating a high level, by implementing a RAM check or signature verification after reset. A RAM check or signature failure indicates that a power failure has occurred, whereas a RAM check or signature validation indicates that a Watchdog 1 timeout has occurred.

Table 10 shows the possible watchdog decoded statuses.
Table 10. Watchdog Status Decoding

| WSTAT | RAM CHECKSUM | RESET ORIGIN |
| :--- | :--- | :--- |
| High | Failed | Power failure |
| High | Ok | Watchdog 1 |
| Low | Don't care | Watchdog 2 |



## APPLICATIONS INFORMATION

## BUCK EXTERNAL COMPONENT SELECTION

Trade-offs between performance parameters such as efficiency and transient response can be made by varying the choice of external components in the applications circuit, as shown in Figure 66.

## Inductor

The high switching frequency of the ADP5042 buck allows for the selection of small chip inductors. For best performance, use inductor values between $0.7 \mu \mathrm{H}$ and $3 \mu \mathrm{H}$. Suggested inductors are shown in Table 11.

The peak-to-peak inductor current ripple is calculated using the following equation:

$$
I_{\text {RIPPLE }}=\frac{V_{\text {OUT }} \times\left(V_{I N}-V_{\text {OUT }}\right)}{V_{I N} \times f_{S W} \times L}
$$

where:
$f_{S W}$ is the switching frequency.
$L$ is the inductor value.
The minimum dc current rating of the inductor must be greater than the inductor peak current. The inductor peak current is calculated using the following equation:

$$
I_{P E A K}=I_{L O A D(M A X)}+\frac{I_{\text {RIPPLE }}}{2}
$$

Inductor conduction losses are caused by the flow of current through the inductor, which has an associated internal dc resistance (DCR). Larger sized inductors have smaller DCR, which may decrease inductor conduction losses. Inductor core losses are related to the magnetic permeability of the core material. Because the buck is high switching frequency dc-to-dc converters, shielded ferrite core material is recommended for its low core losses and low EMI.

Table 11. Suggested $1.0 \mu \mathrm{H}$ Inductors

| Vendor | Model | Dimensions <br> $(\mathbf{m m})$ | $\mathbf{I}_{\text {SAT }}$ <br> $(\mathbf{m A})$ | DCR <br> $(\mathbf{m} \boldsymbol{\Omega})$ |
| :--- | :--- | :--- | :--- | :--- |
| Murata | LQM2MPN1R0NG0B | $2.0 \times 1.6 \times 0.9$ | 1400 | 85 |
| Murata | LQM18FN1R0M00B | $1.6 \times 0.8 \times 0.8$ | 150 | 26 |
| Taiyo Yuden | CBMF1608T1R0M | $1.6 \times 0.8 \times 0.8$ | 290 | 90 |
| Coilcraft | EPL2014-102ML | $2.0 \times 2.0 \times 1.4$ | 900 | 59 |
| TDK | GLFR1608T1R0M-LR | $1.6 \times 0.8 \times 0.8$ | 230 | 80 |
| Coilcraft | 0603LS-102 | $1.8 \times 1.69 \times 1.1$ | 400 | 81 |
| Toko | MDT2520-CN | $2.5 \times 2.0 \times 1.2$ | 1350 | 85 |

## Output Capacitor

Higher output capacitor values reduce the output voltage ripple and improve load transient response. When choosing this value, it is also important to account for the loss of capacitance due to output voltage dc bias.
Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended for best performance. Y 5 V and Z 5 U dielectrics are not recommended for use with any dc-to-dc converter because of their poor temperature and dc bias characteristics.
The worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage is calculated using the following equation:

$$
C_{\text {EFF }}=\text { Cout } \times(1-\text { TEMPCO }) \times(1-T O L)
$$

where:
$C_{E F F}$ is the effective capacitance at the operating voltage.
TEMPCO is the worst-case capacitor temperature coefficient.
$T O L$ is the worst-case component tolerance.
In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ is assumed to be $15 \%$ for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be $10 \%$, and Cout is $9.2481 \mu \mathrm{~F}$ at 1.8 V , as shown in Figure 61.
Substituting these values in the equation yields

$$
C_{\text {EFF }}=9.2481 \mu \mathrm{~F} \times(1-0.15) \times(1-0.1)=7.0747 \mu \mathrm{~F}
$$

To guarantee the performance of the buck, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.


Figure 61. Typical Capacitor Performance

## ADP5042

The peak-to-peak output voltage ripple for the selected output capacitor and inductor values is calculated using the following equation:

$$
V_{R I P P L E}=\frac{V_{I N}}{\left(2 \pi \times f_{S W}\right) \times 2 \times L \times C_{O U T}}=\frac{I_{R I P P L E}}{8 \times f_{S W} \times C_{O U T}}
$$

Capacitors with lower equivalent series resistance (ESR) are preferred to guarantee low output voltage ripple, as shown in the following equation:

$$
E S R_{\text {COUT }} \leq \frac{V_{\text {RIPPLE }}}{I_{\text {RIPPLE }}}
$$

The effective capacitance needed for stability, which includes temperature and dc bias effects, is a minimum of $7 \mu \mathrm{~F}$ and a maximum of $40 \mu \mathrm{~F}$.

Table 12. Suggested $10 \mu \mathrm{~F}$ Capacitors

| Vendor | Type | Model | Case <br> Size | Voltage <br> Rating (V) |
| :--- | :--- | :--- | :--- | :--- |
| Murata | X5R | GRM188R60J106 | 0603 | 6.3 |
| Taiyo Yuden | X5R | JMK107BJ475 | 0603 | 6.3 |
| TDK | X5R | C1608JB0J106K | 0603 | 6.3 |
| Panasonic | X5R | ECJ1VB0J106M | 0603 | 6.3 |

The buck regulator requires $10 \mu \mathrm{~F}$ output capacitors to guarantee stability and response to rapid load variations and to transition in and out the PWM/PSM modes. In certain applications, where the buck regulator powers a processor, the operating state is known because it is controlled by software. In this condition, the processor can drive the MODE pin according to the operating state; consequently, it is possible to reduce the output capacitor from $10 \mu \mathrm{~F}$ to $4.7 \mu \mathrm{~F}$ because the regulator does not expect a large load variation when working in PSM mode (see Figure 62).


Figure 62. Processor System Power Management with PSM/PWM Control

## Input Capacitor

Higher value input capacitors help to reduce the input voltage ripple and improve transient response. Maximum input capacitor current is calculated using the following equation:

$$
I_{C I N} \geq I_{L O A D(M A X)} \sqrt{\frac{V_{O U T}\left(V_{I N}-V_{\text {OUT }}\right)}{V_{I N}}}
$$

To minimize supply noise, place the input capacitor as close to the VIN pin of the buck as possible. As with the output capacitor, a low ESR capacitor is recommended.
The effective capacitance needed for stability, which includes temperature and dc bias effects, is a minimum of $3 \mu \mathrm{~F}$ and a maximum of $10 \mu \mathrm{~F}$. A list of suggested capacitors is shown in Table 13.

Table 13. Suggested $4.7 \mu \mathrm{~F}$ Capacitors

| Vendor | Type | Model | Case <br> Size | Voltage <br> Rating <br> (V) |
| :--- | :--- | :--- | :--- | :--- |
| Murata | X5R | GRM188R60J475ME19D | 0603 | 6.3 |
| Taiyo Yuden | X5R | JMK107BJ475 | 0603 | 6.3 |
| Panasonic | X5R | ECJ-0EB0J475M | 0402 | 6.3 |

## LDO CAPACITOR SELECTION

## Output Capacitor

The ADP5042 LDOs are designed for operation with small, space-saving ceramic capacitors, but they function with most commonly used capacitors as long as care is taken with the ESR value. The ESR of the output capacitor affects stability of the LDO control loop. A minimum of $0.70 \mu \mathrm{~F}$ capacitance with an ESR of $1 \Omega$ or less is recommended to ensure stability of the ADP5042. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP5042 to large changes in load current.

## Input Bypass Capacitor

Connecting a $1 \mu \mathrm{~F}$ capacitor from VIN2 and VIN3 to GND reduces the circuit sensitivity to printed circuit board (PCB) layout, especially when long input traces or high source impedance is encountered. If greater than $1 \mu \mathrm{~F}$ of output capacitance is required, increase the input capacitor to match it.

Table 14. Suggested $1.0 \mu \mathrm{~F}$ Capacitors

| Vendor | Type | Model | Case <br> Size | Voltage <br> Rating <br> $(\mathbf{V})$ |
| :--- | :--- | :--- | :--- | :--- |
| Murata | X5R | GRM155R61A105ME15 | 0402 | 10.0 |
| TDK | X5R | C1005JBOJ105KT | 0402 | 6.3 |
| Panasonic | X5R | ECJ0EB0J105K | 0402 | 6.3 |
| Taiyo Yuden | X5R | LMK105BJ105MV-F | 0402 | 10.0 |

## Input and Output Capacitor Properties

Use any good quality ceramic capacitors with the ADP5042 as long as they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended for best performance. Y 5 V and Z 5 U dielectrics are not recommended for use with any LDO because of their poor temperature and dc bias characteristics.
Figure 63 depicts the capacitance vs. voltage bias characteristic of a $04021 \mu \mathrm{~F}, 10 \mathrm{~V}, \mathrm{X} 5 \mathrm{R}$ capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is about $\pm 15 \%$ over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range and is not a function of package or voltage rating.


Figure 63. Capacitance vs. Voltage Characteristic
Use the following equation to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage.

$$
C_{E F F}=C_{B A A S} \times(1-T E M P C O) \times(1-T O L)
$$

where:
$\mathrm{C}_{B I A S}$ is the effective capacitance at the operating voltage. TEMPCO is the worst-case capacitor temperature coefficient. TOL is the worst-case component tolerance.
In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ is assumed to be $15 \%$ for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be $10 \%$, and $\mathrm{C}_{\text {bIAS }}$ is $0.94 \mu \mathrm{~F}$ at 1.8 V as shown in Figure 63.
Substituting these values into the following equation yields:

$$
C_{E F F}=0.94 \mu \mathrm{~F} \times(1-0.15) \times(1-0.1)=0.719 \mu \mathrm{~F}
$$

Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage.

To guarantee the performance of the ADP5042, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application.

## SUPERVISORY SECTION

## Watchdog 1 Input Current

To minimize watchdog input current (and minimize overall power consumption), leave WDI1 low for the majority of the watchdog timeout period. When driven high, WDI1 can draw as much as $25 \mu \mathrm{~A}$. Pulsing WDI1 low-to-high-to-low at a low duty cycle reduces the effect of the large input current. When WDI1 is unconnected and WMOD is set to logic level low, a window comparator disconnects the watchdog timer from the reset output circuitry so that reset is not asserted when the watchdog timer times out.

## Negative-Going $V_{\text {cc }}$ Transients

To avoid unnecessary resets caused by fast power supply transients, the ADP5042 is equipped with glitch rejection circuitry. The typical performance characteristic in Figure 64 plots the monitored rail voltage, $\mathrm{V}_{\mathrm{TH}}$, transient duration vs. the transient magnitude. The curve shows combinations of transient magnitude and duration for which a reset is not generated for a 2.93 V reset threshold part. For example, with the 2.93 V threshold, a transient that goes 100 mV below the threshold and lasts $8 \mu \mathrm{~s}$ typically does not cause a reset, but if the transient is any larger in magnitude or duration, a reset is generated.


Figure 64. Maximum $V_{T H}$ Transient Duration vs. Reset Threshold Overdrive

## Watchdog Software Considerations

In implementing the watchdog strobe code of the microprocessor, quickly switching WDIl low to high and then high to low (minimizing WDI1 high time) is desirable for current consumption reasons. However, a more effective way of using the watchdog function can be considered.

A low-to-high-to-low WDI1 pulse within a given subroutine prevents the watchdog from timing out. However, if the subroutine becomes stuck in an infinite loop, the watchdog cannot detect this because the subroutine continues to toggle WDI1. A more effective coding scheme for detecting this error involves
using a slightly longer watchdog timeout. In the program that calls the subroutine, WDI1 is set high. The subroutine sets WDI1 low when it is called. If the program executes without error, WDI1 is toggled high and low with every loop of the program. If the subroutine enters an infinite loop, WDI1 is kept low, the watchdog times out, and the microprocessor is reset (see Figure 65).


Figure 65. Watchdog Flow Diagram
The second watchdog, refreshed through the WDI2 pin, is useful in applications where safety is a very critical factor and the system must recover from unwanted operations, for example, a processor stuck in a continuous loop where Watchdog 1 is kept refreshed or environmental conditions that may unset or damage the processor port controlling the WDI1 pin. In the event of a Watchdog 2 timeout, the ADP5042 power cycles all the supplied rails to guarantee a clean processor start.


Figure 66. Typical Applications Circuit

## PCB LAYOUT GUIDELINES

Poor layout can affect ADP5042 performance, causing electromagnetic interference (EMI) and electromagnetic compatibility (EMC) problems, ground bounce, and voltage losses. Poor layout can also affect regulation and stability. A good layout is implemented using the following guidelines:

- Place the inductor, input capacitor, and output capacitor close to the IC using short tracks. These components carry high switching frequencies, and large tracks act as antennas.
- Route the output voltage path away from the inductor and SW node to minimize noise and magnetic interference.
- Maximize the size of ground metal on the component side to help with thermal dissipation.
- Use a ground plane with several vias connecting to the component side ground to further reduce noise interference on sensitive circuit nodes.


## EVALUATION BOARD SCHEMATICS AND ARTWORK



Figure 67. Evaluation Board Schematic

## SUGGESTED LAYOUT



## ADP5042

## BILL OF MATERIALS

Table 15.

| Reference | Value | Part Number | Vendor | Package |
| :--- | :--- | :--- | :--- | :--- |
| C1, C2, C3, C4 | $1 \mu \mathrm{~F}, \mathrm{X} 5 \mathrm{R}, 6.3 \mathrm{~V}$ | LMK105BJ105MV-F | Taiyo Yuden | 0402 |
| C5 | $4.7 \mu \mathrm{~F}, \mathrm{X} 5 \mathrm{R}, 10 \mathrm{~V}$ | LMK107BJ475MA-T | Taiyo Yuden | 0603 |
| C6 | $10 \mu \mathrm{~F}, \mathrm{X} 5 \mathrm{R}, 6.3 \mathrm{~V}$ | JMK107BJ106MA-T | Taiyo Yuden | 0603 |
| RFIT $_{\text {L1 }}$ | $30 \Omega$ |  |  | $0201 / 0402$ |
|  | $1 \mu \mathrm{H}, 0.09 \Omega, 290 \mathrm{~mA}$ | BRC1608T1R0M | Taiyo Yuden | 0603 |
| IC1 | $1 \mu \mathrm{H}, 0.08 \Omega, 230 \mathrm{~mA}$ | GLFR1608T1ROM-LR | TDK | 0603 |
|  | 3-regulator micro PMU | ADP5042 | Analog Devices | 20-Lead LFCSP |

## APPLICATION DIAGRAM



## FACTORY PROGRAMMABLE OPTIONS

Table 16. Reset Voltage Threshold Options ${ }^{1}$

| Selection | $\mathrm{T}_{\text {A }}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Max |  |
| 111 (For VIN = 5V-6\%) |  | 4.630 |  |  | 4.700 | V |
| 110 (For VOUT = 3.3 V) | 3.034 | 3.080 | 3.126 | 3.003 | 3.157 | V |
| 101 (For VOUT = 3.3 V) | 2.886 | 2.930 | 2.974 | 2.857 | 3.000 | V |
| 100 (For VOUT $=2.8 \mathrm{~V}$ ) | 2.591 | 2.630 | 2.669 | 2.564 | 2.696 | V |
| 011 (For VOUT = 2.8 V ) | 2.463 | 2.500 | 2.538 | 2.438 | 2.563 | V |
| 010 (For VOUT = $2.5 \mathrm{~V}-6 \%$ ) |  | 2.350 |  |  | 2.385 | V |
| 001 (For VOUT = 2.2 V - 6\%) |  | 2.068 |  |  | 2.099 | V |
| 000 (For VOUT $=1.8 \mathrm{~V}-6 \%$ ) |  | 1.692 |  |  | 1.717 | V |

Table 17. Reset Timeout Options

| Selection | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 24 | 30 | 36 | ms |
| 1 | 160 | 200 | 240 | ms |

Table 18. Watchdog 1 Timer Options

| Selection | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 81.6 | 102 | 122.4 | ms |
| 1 | 1.12 | 1.6 | 1.92 | sec |

Table 19. Watchdog 2 Timer Options

| Selection | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| 000 | 6 | 7.5 | 9 | sec |
| 001 |  | Watchdog 2 disabled |  |  |
| 010 | 3.2 | 4 | 4.8 | min |
| 011 | 6.4 | 8 | 9.6 | min |
| 100 | 12.8 | 16 | 19.2 | min |
| 101 | 25.6 | 32 | 38.4 | min |
| 110 | 51.2 | 64 | 76.8 | min |
| 111 | 102.4 | 128 | 153.6 | min |

Table 20. Power-Off Timing Options

| Selection | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 140 | 200 | 280 | ms |
| 1 | 280 | 400 | 560 | ms |

Table 21. Reset Sensing Options

| Selection | Monitored Rail |
| :--- | :--- |
| 00 | VOUT1 pin |
| 01 | VOUT2 pin |
| 10 | VOUT3 pin |
| 11 | AVIN $^{1}$ pin |

[^0]
## ADP5042

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WGGD.


Figure 70. 20-Lead, Lead Frame Chip Scale Package [LFCSP_WQ] $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body, Very Very Thin Quad
(CP-20-10)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1,2}$ | Regulator Settings | Supervisory Settings | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADP5042ACPZ-1-R7 | VOUT1 $=1.8 \mathrm{~V}$ $\begin{aligned} & \text { VOUT2 }=1.5 \mathrm{~V} \\ & \text { VOUT3 }=3.3 \mathrm{~V} \\ & \text { UVLO }=2.2 \mathrm{~V} \end{aligned}$ <br> Sequencing: LDO1, LDO2, buck | WD1 tout $=1.6 \mathrm{sec}$ <br> WD2 tout $=128 \mathrm{~min}$ <br> Reset tout $=200 \mathrm{~ms}$ <br> POFF $=200 \mathrm{~ms}$ <br> VTH Sensing = <br> VOUT3, 2.93 V | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20-Lead, Lead Frame Scale Package [LFCSP_WQ] | CP-20-10 |
| ADP5042ACPZ-2-R7 | $\text { VOUT1 }=1.5 \mathrm{~V}$ $\begin{aligned} & \text { VOUT2 }=1.8 \mathrm{~V} \\ & \text { VOUT3 }=3.3 \mathrm{~V} \\ & \text { UVLO }=2.2 \mathrm{~V} \end{aligned}$ <br> Sequencing: LDO1, LDO2, buck | WD1 tout $=1.6 \mathrm{sec}$ <br> WD2 tout $=128 \mathrm{~min}$ <br> Reset tout $=200 \mathrm{~ms}$ <br> POFF = 200 ms <br> VTH Sensing = <br> VOUT3, 2.93 V | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20-Lead, Lead Frame Scale Package [LFCSP_WQ] | CP-20-10 |
| ADP5042CP-1-EVALZ |  |  |  | Evaluation Board |  |
| ADP5042CP-2-EVALZ |  |  |  | Evaluation Board |  |

[^1]Data Sheet $\quad$ ADP5042

NOTES

## NOTES


[^0]:    ${ }^{1}$ When monitoring AVIN, the reset threshold selected, by fuse option or by the external resistor divided, must be higher than the UVLO threshold ( 2.25 V or 3.6 V ).

[^1]:    ${ }^{1} Z=$ RoHS Compliant Part.
    ${ }^{2}$ Monitoring ambient temperature does not guarantee that the junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is within the specified temperature limits.

