# 1.7MHz, 600mA Synchronous Step-Down Converter #### DESCRIPTION The MP2104 is a 1.7MHz constant frequency, current mode, PWM step-down converter. The device integrates a main switch and a synchronous rectifier for high efficiency without an external Schottky diode. It is ideal for powering portable equipment that runs from a single cell Lithium-Ion (Li+) battery. The MP2104 can supply 600mA of load current from a 2.5V to 6V input voltage. The output voltage for the MP2104DJ can be regulated as low as 0.6V, while the output MP2104DJ-1.5 voltages of the MP2104DJ-1.8 are fixed at 1.5V and 1.8V, respectively. The MP2104 can also run at 100% duty cycle for low dropout applications. The MP2104 is available in low profile (1mm) 5-pin TSOT and 0.75mm TQFN-6 packages. #### **ORDERING INFORMATION** | Part Number | Output Voltage | |--------------|---------------------------------| | MP2104DJ-1.5 | V <sub>OUT</sub> = 1.5V | | MP2104DJ-1.8 | V <sub>OUT</sub> = 1.8V | | MP2104DJ | $V_{OUT} = 0.6V \text{ to } 6V$ | | MP2104DQT | $V_{OUT} = 0.6V \text{ to } 6V$ | #### **EVALUATION BOARD REFERENCE** | Board Number | Dimensions | | | |--------------|-----------------------|--|--| | EV2104DJ-00A | 2.0"X x 2.0"Y x 0.5"Z | | | #### **FEATURES** - High Efficiency: Up to 95% - 1.7MHz Constant Switching Frequency - 600mA Available Load Current - 2.5V to 6V Input Voltage Range - Output Voltage as Low as 0.6V - 100% Duty Cycle in Dropout - Current Mode Control - Short Circuit Protection - Thermal Fault Protection - <0.1µA Shutdown Current</li> - 1.5V and 1.8V Fixed Output Versions - Space Saving 5-Pin TSOT23 and 6-pin thin QFN Packages #### **APPLICATIONS** - Cellular and Smart Phones - Microprocessors and DSP Core Supplies - PDAs - MP3 Players - Digital Still and Video Cameras - Portable Instruments "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. #### TYPICAL APPLICATION #### ORDERING INFORMATION | Part Number* Package | | Top Marking | Temperature | |----------------------|----------|-------------|----------------| | MP2104DJ | TSOT23-5 | C2 | | | MP2104DJ-1.5 | TSOT23-5 | D7 | 400C to 1050C | | MP2104DJ-1.8 | TSOT23-5 | D8 | -40°C to +85°C | | MP2104DQT | TQFN-6 | 3A | | \* For Tape & Reel, add suffix –Z (eg. MP2104DJ–Z). For Lead Free, add suffix –LF (eg. MP2104DJ–LF–Z) ## **PACKAGE REFERENCE** | <b>ABSOLUTE MAXIMUM I</b> | RATINGS (1) | |------------------------------------------|-----------------------| | V <sub>IN</sub> to GND | 0.3V to +6.5V | | V <sub>SW</sub> to GND0 | .3V to $V_{IN}$ +0.3V | | 1.5V to V <sub>IN_MAX</sub> + | | | V <sub>FB</sub> , V <sub>EN</sub> to GND | 0.3V to +6.5V | | SW Peak Current | 1.4 <u>A</u> | | Continuous Power Dissipation | | | | 0.57W | | Junction Temperature | +150°C | | Lead Temperature (3) | +260°C | | Storage Temperature | | | Recommended Operating C | Conditions (4) | | Supply Voltage V <sub>IN</sub> | | | Output Voltage V <sub>OUT</sub> | | | Operating Temperature | | | Thermal Resistance <sup>(5)</sup> | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}_{JC}$ | | |-----------------------------------|-------------------------|-------------------------|-------| | TSOT23-5 | 220 | 110 . | .°C/W | | TQFN-6 | 50 | 12 | .°C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J(MAX)</sub>, the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D(MAX)</sub>=(T<sub>J(MAX)</sub>-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - For recommended IR reflow temperature information, refer to MPS document MP2104\_IRRTP. - The device is not guaranteed to function outside of its operating conditions. - 5) Measured on JESD51-7, 4-layer PCB. # ELECTRICAL CHARACTERISTICS (6) $V_{IN} = V_{EN} = 3.6V$ , $T_A = +25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------|--------|-------------------------------------------------------------------------------------------------------|-------|-------|-------|-------| | Supply Current | | $V_{EN} = V_{IN}, V_{FB} = 0.65V$ | | 400 | 600 | μA | | Shutdown Current | | V <sub>EN</sub> = 0V, V <sub>IN</sub> = 6V | | 0.01 | 1 | μA | | IN Under Voltage Lockout<br>Threshold | | Rising Edge | 2.10 | 2.27 | 2.45 | V | | IN Under Voltage Lockout<br>Hysteresis | | | | 55 | | mV | | Regulated FB Voltage | | T <sub>A</sub> = +25°C, MP2104DJ & MP2104DQT | 0.588 | 0.600 | 0.612 | V | | | | -40°C ≤ T <sub>A</sub> ≤ +85°C | 0.582 | 0.600 | 0.618 | | | FB Input Bias Current | | V <sub>FB</sub> = 0.65V, MP2104DJ & MP2104DQT | -50 | 0.5 | +50 | nA | | Regulated Output Voltage | | MP2104DJ-1.5<br>$I_{OUT} = 50 \text{mA}$<br>$-40^{\circ}\text{C} \leq T_{A} \leq +85^{\circ}\text{C}$ | 1.455 | 1.500 | 1.545 | V | | | | MP2104DJ-1.8<br>$I_{OUT} = 50 \text{mA}$<br>$-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | 1.746 | 1.800 | 1.854 | | | PFET On Resistance | | I <sub>SW</sub> = 100mA | | 0.44 | | Ω | | NFET On Resistance | | I <sub>SW</sub> = -100mA | | 0.29 | | Ω | | SW Leakage Current | | $V_{EN} = 0V$ , $V_{IN} = 6V$<br>$V_{SW} = 0V$ or $6V$ | -1 | | +1 | μA | | PFET Current Limit | | Duty Cycle = 100%,<br>Current Pulse Width < 1ms | 0.7 | 1.0 | 1.35 | А | | Oscillator Frequency | | | 1.26 | 1.70 | 2.08 | MHz | | Thermal Shutdown Trip<br>Threshold | | | | 145 | | °C | | EN Trip Threshold | | -40°C ≤ T <sub>A</sub> ≤ +85°C | 0.3 | 0.96 | 1.5 | V | | EN Input Current | | V <sub>EN</sub> = 0V to 6V | -1 | | +1 | μA | #### Note: <sup>6) 100%</sup> production test at +25°C. Typical and temperature specifications are guaranteed by design and characterization. #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 3.3V$ , $V_{OUT} = 1.8V$ , L1 = 10 $\mu$ H, C1 = 4.7 $\mu$ F, C3 = 10 $\mu$ F, $T_A = +25$ °C, unless otherwise noted. **PFET Current Limit vs** # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN} = 3.3V$ , $V_{OUT} = 1.8V$ , L1 = 10 $\mu$ H, C1 = 4.7 $\mu$ F, C3 = 10 $\mu$ F, $T_A = +25$ °C, unless otherwise noted. # **Light Load Operation** V<sub>IN</sub> = 3.3V, V<sub>OUT</sub> = 1.8V, # **Heavy Load Operation** ### **Startup from Shutdown** 20µs/div MP2104\_WF01 $V_{IN}$ = 2.5V, $V_{OUT}$ = 1.8V, $I_{LOAD}$ = 600mA Resistive #### **Startup from Shutdown** #### **Startup from Shutdown** $V_{IN}$ = 5V, $V_{OUT}$ = 1.8V, $I_{LOAD}$ = 600mA Resistive #### **Short Circuit Protection** V<sub>IN</sub> = 3.3V, V<sub>OUT</sub> = 1.8V, #### **Short Circuit Recovery** $V_{IN} = 3.3V$ , $V_{OUT} = 1.8V$ , #### PIN FUNCTIONS | TSOT23-5<br>Pin # | TQFN-6<br>Pin# | Name | Description | |-------------------|----------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 3 | EN | Regulator Enable Control Input. Drive EN above 1.5V to turn on the MP2104. Drive EN below 0.3V to turn it off (shutdown current < $0.1\mu$ A). | | 2 | 2, 6 | GND<br>Exposed Pad | Ground. Connect exposed pad (MP2104DQT) to GND plane for proper thermal performance. | | 3 | 1 | SW | Power Switch Output. Inductor connection to drains of the internal PFET and NFET switches. | | 4 | 5 | IN | Supply Input. Bypass to GND with a 2.2µF or greater ceramic capacitor. | | 5 | 4 | FB | Feedback Input (MP2104DJ and MP2104DQT). Connect FB to the center point of the external resistor divider. The feedback threshold voltage is 0.6V. | | 5 | - | OUT | Output Voltage Sense Input (MP2104DJ-1.5 and MP2104DJ-1.8). An internal resistor divider is connected to this pin to set the proper output voltage. | #### **OPERATION** The MP2104 is a constant frequency current mode PWM step-down converter. The MP2104 is optimized for low voltage, Li-lon battery powered applications where high efficiency and small size are critical. The MP2104 uses an external resistor divider to set the output voltage from 0.6V to 6V. The device integrates both a main switch and a synchronous rectifier, which provides high efficiency and eliminates an external Schottky diode. The MP2104 can achieve 100% duty cycle. The duty cycle D of a step-down converter is defined as: $$D = T_{ON} \times f_{OSC} \times 100\% \approx \frac{V_{OUT}}{V_{IN}} \times 100\%$$ Where $T_{\text{ON}}$ is the main switch on time, $f_{\text{OSC}}$ is the oscillator frequency (1.7MHz), $V_{\text{OUT}}$ is the output voltage and $V_{\text{IN}}$ is the input voltage. Figure 1—Function Block Diagram (MP2104) Figure 2—Functional Block Diagram (MP2104DJ-1.5 / MP2104DJ-1.8) #### **Current Mode PWM Control** Slope compensated current mode PWM control provides stable switching and cycle-by-cycle current limit for superior load and line response and protection of the internal main switch and synchronous rectifier. The MP2104 switches at a constant frequency (1.7MHz) and regulates the output voltage. During each cycle the PWM comparator modulates the power transferred to the load by changing the inductor peak current based on the feedback error voltage. During normal operation, the main switch is turned on for a certain time to ramp the inductor current at each rising edge of the internal oscillator, and switched off when the peak inductor current is above the error voltage. When the main switch is off, the synchronous rectifier will be turned on immediately and stay on until either the next cycle starts. #### **Dropout Operation** The MP2104 allows the main switch to remain on for more than one switching cycle and increases the duty cycle while the input voltage is dropping close to the output voltage. When the duty cycle reaches 100%, the main switch is held on continuously to deliver current to the output up to the PFET current limit. The output voltage then is the input voltage minus the voltage drop across the main switch and the inductor. #### **Short Circuit Protection** The MP2104 has short circuit protection. When the output is shorted to ground, the oscillator frequency is reduced to prevent the inductor current from increasing beyond the PFET current limit. The PFET current limit is also reduced to lower the short circuit current. The frequency and current limit will return to the normal values once the short circuit condition is removed and the feedback voltage reaches 0.6V. #### Maximum Load current The MP2104 can operate down to 2.5V input voltage, however the maximum load current decreases at lower input due to large IR drop on the main switch and synchronous rectifier. The slope compensation signal reduces the peak inductor current as a function of the duty cycle to prevent sub-harmonic oscillations at duty cycles greater than 50%. Conversely the current limit increases as the duty cycle decreases. #### APPLICATION INFORMATION #### **Output Voltage Setting (MP2104DJ)** The external resistor divider sets the output voltage (see Figure 3). The feedback resistor R1 also sets the feedback loop bandwidth with the internal compensation capacitor (see Figure 1). Choose R1 around $300k\Omega$ for optimal transient response. R2 is then given by: $$R2 = \frac{R1}{\frac{V_{OUT}}{0.6V} - 1}$$ Table 1—Resistor Selection vs. Output Voltage Setting | V <sub>OUT</sub> | R1 | R2 | |------------------|------------|-------------| | 1.2V | 300kΩ (1%) | 300kΩ (1%) | | 1.5V | 300kΩ (1%) | 200kΩ (1%) | | 1.8V | 300kΩ (1%) | 150kΩ (1%) | | 2.5V | 300kΩ (1%) | 95.3kΩ (1%) | #### **Inductor Selection** A 1 $\mu$ H to 10 $\mu$ H inductor with DC current rating at least 25% higher than the maximum load current is recommended for most applications. For best efficiency, the inductor DC resistance shall be <200m $\Omega$ . See Table 2 for recommended inductors and manufacturers. For most designs, the inductance value can be derived from the following equation: $$L = \frac{V_{OUT} \times \left(V_{IN} - V_{OUT}\right)}{V_{IN} \times \Delta I_L \times f_{OSC}}$$ Where $\Delta I_L$ is the inductor ripple current. Choose inductor ripple current approximately 30% of the maximum load current, 600mA. The maximum inductor peak current is: $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$ Under light load conditions below 100mA, larger inductance is recommended for improved efficiency. Table 3 lists inductors recommended for this purpose. Table 2—Suggested Surface Mount Inductors | Manufacturer | Part Number | Inductance (µH) | Max DCR (Ω) | Saturation<br>Current (A) | Dimensions<br>LxWxH (mm³) | |--------------|-------------|-----------------|-------------|---------------------------|---------------------------| | Coilcraft | LP1704-222M | 2.2 | 0.07 | 1.7 | 6.5x5.3x2 | | Toko | D312C | 2.2 | 0.14 | 1.0 | 3.6x3.6x1 | | Sumida | CDRH3D16 | 2.2 | 0.072 | 1.2 | 4x4x1.8 | | Taiyo Yuden | LBC2518 | 2.2 | 0.13 | 0.6 | 2.5x1.8x1.8 | Table 3—Inductors for Improved Efficiency at 25mA, 50mA, under 100mA Load. | Manufacturer | Part Number | Inductance (µH) | Max DCR (Ω) | Saturation<br>Current (A) | I <sub>RMS</sub> (A) | |--------------|---------------|-----------------|-------------|---------------------------|----------------------| | Coilcraft | DO1605T-103MX | 10 | 0.3 | 1.0 | 0.9 | | Murata | LQH4C100K04 | 10 | 0.2 | 1.2 | 0.8 | | Sumida | CMD4D06-100 | 10 | 0.3 | 0.7 | 0.5 | | Sumida | CR32-100 | 10 | 0.2 | 1.0 | 0.7 | | Sumida | CR54-100 | 10 | 0.1 | 1.2 | 1.4 | #### **Input Capacitor Selection** The input capacitor reduces the surge current drawn from the input and switching noise from the device. The input capacitor impedance at the switching frequency shall be less than input source impedance to prevent high frequency switching current passing to the input. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 4.7µF capacitor is sufficient. #### **Output Capacitor Selection** The output capacitor keeps output voltage ripple small and ensures regulation loop stable. The output capacitor impedance shall be low at the switching frequency. Ceramic capacitors with X5R or X7R dielectrics are recommended. The output ripple $\Delta V_{OUT}$ is approximately: $$\Delta V_{OUT} \leq \frac{V_{OUT} \times \left(V_{IN} - V_{OUT}\right)}{V_{IN} \times f_{OSC} \times L} \times \left(ESR + \frac{1}{8 \times f_{OSC} \times C3}\right)$$ # **PCB** layout guide PCB layout is very important to achieve stable operation. It is highly recommended to duplicate EVB layout for optimum performance. If change is necessary, please follow these guidelines and take figure 3 for reference. - Keep the path of switching current short and minimize the loop area formed by Input cap, high-side MOSFET and low-side MOSFET. - 2) Bypass ceramic capacitors are suggested to be put close to the Vin Pin. - 3) Ensure all feedback connections are short - and direct. Place the feedback resistors and compensation components as close to the chip as possible. - 4) Route SW away from sensitive analog areas such as FB. - 5) Connect IN, SW, and especially GND respectively to a large copper area to cool the chip to improve thermal performance and long-term reliability. For the fixed output versions (MP2104DJ-1.5 and MP2104-1.8), R1 is shorted and R2 is open. Figure 3 —MP2104 Typical Application Circuit Top Layer Bottom Layer Figure 4—MP2104 Suggested Layout (TQFN) Figure 5— $V_{IN}$ = 2.5V to 6V, $V_{OUT}$ = 1.8V, $I_{LOAD}$ = 600mA Step-Down Circuit (L = 10 $\mu$ H for Higher Light-Load Efficiency) #### PACKAGE INFORMATION #### **TSOT23-5** **TOP VIEW** **RECOMMENDED LAND PATTERN** **FRONT VIEW** **SIDE VIEW** **DETAIL** A #### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX. - 5) DRAWING CONFORMS TO JEDEC MO-193, VARIATION AA. - 6) DRAWING IS NOT TO SCALE. #### TQFN-6 #### **TOP VIEW** **BOTTOM VIEW** **SIDE VIEW** **DETAIL A** #### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX. - 4) JEDEC REFERENCE IS MO-229, VARIATION WEEA-2. - 5) DRAWING IS NOT TO SCALE. #### RECOMMENDED LAND PATTERN **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.