

RoHS COMPLIANT



## Power MOSFET

| PRODUCT SUMMARY            |                 |     |  |  |  |
|----------------------------|-----------------|-----|--|--|--|
| V <sub>DS</sub> (V)        | 60              |     |  |  |  |
| R <sub>DS(on)</sub> (Ω)    | $V_{GS} = 10 V$ | 0.8 |  |  |  |
| Q <sub>g</sub> (Max.) (nC) | 7               |     |  |  |  |
| Q <sub>gs</sub> (nC)       | 2               |     |  |  |  |
| Q <sub>gd</sub> (nC)       | 7               |     |  |  |  |
| Configuration              | Single          |     |  |  |  |





N-Channel MOSFET

#### **FEATURES**

- For Automatic Insertion
- Compact Plastic Package
- End Stackable
- Fast Switching
- Low Drive Current
- Easily Paralleled
- Excellent Temperature Stability
- Compliant to RoHS Directive 2002/95/EC

#### Note

Pb containing terminations are not RoHS compliant, exemptions may apply

#### DESCRIPTION

The HVMDIP technology is the key to Vishay's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HVMDIP design achieves very low on-state resistance combined with high transconductance and extreme device ruggedness. HVMDIPs feature all of the established advantages of MOSFETs such as voltage control, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

The HVMDIP 4 pin, dual-in-line package brings the advantages of HVMDIPs to high volume applications where automatic PC board insertion is desireable, such as circuit boards for computers, printers, telecommunications equipment, and consumer products. Their compatibility with automatic insertion equipment, low-profile and end stackable features represent the stat-of-the-art in power device packaging.

|   | ORDERING INFORMATION |             |
|---|----------------------|-------------|
|   | Package              | HVMDIP      |
| I | Lead (Pb)-free       | IRFD113PbF  |
|   |                      | SiHFD113-E3 |

| <b>ABSOLUTE MAXIMUM RATINGS</b> ( $T_c = 25 \degree C$ , unless otherwise noted) |                         |                        |                                   |                  |      |  |  |  |
|----------------------------------------------------------------------------------|-------------------------|------------------------|-----------------------------------|------------------|------|--|--|--|
| PARAMETER                                                                        |                         |                        | SYMBOL                            | LIMIT            | UNIT |  |  |  |
| Drain-Source Voltage <sup>a</sup>                                                |                         |                        | V <sub>DS</sub>                   | 60               | V    |  |  |  |
| Gate-Source Voltage                                                              |                         |                        | V <sub>GS</sub>                   | ± 20             | v    |  |  |  |
| Continuous Drain Current                                                         | V <sub>GS</sub> at 10 V | T <sub>C</sub> = 25 °C | Ι <sub>D</sub>                    | 0.8              | ^    |  |  |  |
| Pulsed Drain Current <sup>b</sup>                                                |                         |                        | I <sub>DM</sub>                   | 6.4              | A    |  |  |  |
| Linear Derating Factor                                                           |                         |                        |                                   | 0.008            | W/°C |  |  |  |
| Inductive Current, Clamped                                                       | L = 1                   | 00 μH                  | I <sub>LM</sub>                   | 6.4              | A    |  |  |  |
| Maximum Power Dissipation                                                        | T <sub>C</sub> = 25 °C  |                        | PD                                | 1.0              | W    |  |  |  |
| Operating Junction and Storage Temperature Range                                 |                         |                        | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 150    | °C   |  |  |  |
| Soldering Recommendations (Peak Temperature)                                     | for 10 s                |                        |                                   | 300 <sup>c</sup> | U    |  |  |  |

#### Notes

a. T<sub>J</sub> = 25 °C to 150 °C

b. Repetitive rating; pulse width limited by maximum junction temperature.

c. 1.6 mm from case.



Vishay Siliconix

| PARAMETER                                        | SYMBOL              | TYP. MAX.   - 120                                                                                      |                                                                 |                              | UNIT      |           |                        |      |
|--------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------|-----------|-----------|------------------------|------|
| Maximum Junction-to-Ambient                      | R <sub>thJA</sub>   |                                                                                                        |                                                                 |                              | °C/W      |           |                        |      |
|                                                  |                     | <u>.</u>                                                                                               |                                                                 |                              |           |           |                        |      |
| <b>SPECIFICATIONS</b> (T <sub>C</sub> = 25 °C, u | nless otherw        | vise noted)                                                                                            |                                                                 |                              |           |           |                        |      |
| PARAMETER                                        | SYMBOL              | TEST CONDITIONS                                                                                        |                                                                 |                              | MIN.      | TYP.      | MAX.                   | UNIT |
| Static                                           |                     |                                                                                                        |                                                                 |                              |           |           |                        |      |
| Drain-Source Breakdown Voltage                   | V <sub>DS</sub>     | V <sub>GS</sub> :                                                                                      | $V_{GS} = 0 V, I_D = 250 \mu A$                                 |                              |           | -         | -                      | v    |
| Gate-Source Threshold Voltage                    | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                                                  |                                                                 |                              | 2.0       | -         | 4.0                    | v    |
| Gate-Source Leakage                              | I <sub>GSS</sub>    | $V_{GS} = \pm 20 \text{ V}$                                                                            |                                                                 |                              | -         | -         | ± 500                  | nA   |
| Zava Cata Valtaga Ducin Cumunt                   | 1                   | $V_{DS}$ = max. rating, $V_{GS}$ = 0 V<br>$V_{DS}$ = max. rating x 0.8, $V_{GS}$ = 0 V, $T_C$ = 125 °C |                                                                 | -                            | -         | 250       |                        |      |
| Zero Gate Voltage Drain Current                  | IDSS                |                                                                                                        |                                                                 | -                            | -         | 1000      | μA                     |      |
| On-State Drain Current <sup>b</sup>              | I <sub>D(on)</sub>  | $V_{GS} = 10 V$                                                                                        | $V_{DS} > I_{D(on)}$                                            | ) x R <sub>DS(on)</sub> max. | 0.8       | -         | -                      | Α    |
| Drain-Source On-State Resistance <sup>b</sup>    | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V                                                                                 | I <sub>D</sub>                                                  | = 0.8 A                      | -         | 0.6       | 0.8                    | Ω    |
| Forward Transconductance <sup>b</sup>            | g <sub>fs</sub>     | $V_{DS} > I_{D(on)} \times R_{DS(on)} \max., I_D = 0.8 \text{ A}$                                      |                                                                 | 0.8                          | 1.2       | -         | S                      |      |
| Dynamic                                          |                     | · · · ·                                                                                                |                                                                 |                              |           |           |                        |      |
| Input Capacitance                                | C <sub>iss</sub>    | $V_{GS} = 0 V,$                                                                                        |                                                                 |                              | -         | 135       | 200                    |      |
| Output Capacitance                               | C <sub>oss</sub>    | $V_{DS} = 25 V,$<br>f = 1.0 MHz                                                                        |                                                                 | -                            | 80        | 100       | рF                     |      |
| Reverse Transfer Capacitance                     | C <sub>rss</sub>    |                                                                                                        |                                                                 | -                            | 20        | 25        |                        |      |
| Total Gate Charge                                | Qg                  |                                                                                                        |                                                                 |                              | -         | 5         | 7                      |      |
| Gate-Source Charge                               | Q <sub>gs</sub>     | $V_{GS} = 10 V$                                                                                        | $I_D = 4 \text{ A},$<br>$V_{DS} = 0.8 \text{ max. rating}$      |                              | -         | 2         | -                      | nC   |
| Gate-Drain Charge                                | Q <sub>gd</sub>     |                                                                                                        | VDS - 0.                                                        | o max. rating                | -         | 7         | -                      | 1    |
| Turn-On Delay Time                               | t <sub>d(on)</sub>  |                                                                                                        | V <sub>DD</sub> = 0.5 V <sub>DS</sub> , I <sub>D</sub> = 0.8 A, |                              |           | 10        | 20                     |      |
| Rise Time                                        | t <sub>r</sub>      | V <sub>DD</sub> =                                                                                      |                                                                 |                              |           | 15        | 25                     |      |
| Turn-Off Delay Time                              | t <sub>d(off)</sub> | .00                                                                                                    | $V_{DD} = 0.3 V_{DS}$ , $T_D = 0.3 A$ ,<br>$R_q = 50 \Omega$    |                              | -         | 15        | 25                     | ns   |
| Fall Time                                        | t <sub>f</sub>      |                                                                                                        |                                                                 |                              | 1         | 10        | 20                     |      |
| Internal Drain Inductance                        | L <sub>D</sub>      | Between lead,<br>2 mm (0.08") from<br>package and center of<br>die contact                             |                                                                 | -                            | 4.0       | -         |                        |      |
| Internal Source Inductance                       | Ls                  |                                                                                                        |                                                                 | -                            | 6.0       | -         | nH                     |      |
| Drain-Source Body Diode Characteristic           | s                   |                                                                                                        |                                                                 |                              |           |           |                        |      |
| Continuous Source-Drain Diode Current            | I <sub>S</sub>      | MOSFET symbol<br>showing the<br>integral reverse<br>p - n junction diode                               |                                                                 | -                            | -         | 0.8       |                        |      |
| Pulsed Diode Forward Current                     | I <sub>SM</sub>     |                                                                                                        |                                                                 | -                            | -         | 6.4       | A                      |      |
| Body Diode Voltage <sup>a</sup>                  | V <sub>SD</sub>     | $T_A = 25 \text{ °C}, I_S = 0.8 \text{ A}, V_{GS} = 0 \text{ V}$                                       |                                                                 |                              | -         | -         | 2                      | V    |
| Body Diode Reverse Recovery Time                 | t <sub>rr</sub>     | $- T_{\rm J} = 150 \text{ °C}, I_{\rm F} = 1.0 \text{ A}, dl/dt = 100 \text{ A}/\mu\text{s}$           |                                                                 | -                            | 100       | -         | ns                     |      |
| Body Diode Reverse Recovery Charge               | Q <sub>rr</sub>     |                                                                                                        |                                                                 | -                            | 0.2       | -         | μC                     |      |
| Forward Turn-On Time                             | t <sub>on</sub>     | Intrinsic tu                                                                                           | rn-on time is                                                   | negligible (turn-o           | on is dom | inated by | / L <sub>S</sub> and L | _D)  |

Notes

a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).

b. Pulse width  $\leq$  300 µs; duty cycle  $\leq$  2 %.



Vishay Siliconix

#### TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics



Fig. 3 - Typical Saturation Characteristics



Fig. 2 - Typical Transfer Characteristics



Fig. 4 - Maximum Safe Operatung Area



Vishay Siliconix



Fig. 5 - Typical Transconductance vs. Drain Current



Fig. 6 - Typical Source-Drain Diode Forward Voltage



Fig. 7 - Breakdown Voltage vs. Temperature



Fig. 8 - Normalized On-Resistance vs. Temperature



**Vishay Siliconix** 



Fig. 9 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 10 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 11 - Typical On-Resistance vs. Darin Current



Fig. 12 - Maximum Darin Current vs. Case Temperature

### Vishay Siliconix



www.vishay.com

SHA

Fig. 13 - Power vs. Temperature Derating



Fig. 14 - Clamped Inductive Test Circuit



Fig. 15 - Clamped Inductive Waveforms



Fig. 16 - Switching Time Test Circuit



Fig. 17 - Gate Charge Test Circuit







Fig. 19 - Typical High Temperature Reverse Bias (HTRB) Failure Rate

S11-2479-Rev. A, 19-Dec-11

Document Number: 91487

THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT <u>www.vishay.com/doc?91000</u>





#### Peak Diode Recovery dV/dt Test Circuit



Note

a.  $V_{GS}$  = 5 V for logic level devices

Fig. 20 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg291487">www.vishay.com/ppg291487</a>.

S11-2479-Rev. A, 19-Dec-11



Vishay

## Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

# **Material Category Policy**

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.