## N-Channel 2.5-V (G-S) MOSFET #### **CHARACTERISTICS** - N-Channel Vertical DMOS - Macro Model (Subcircuit Model) - Level 3 MOS - · Apply for both Linear and Switching Application - Accurate over the -55 to 125°C Temperature Range - Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics #### **DESCRIPTION** The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to $125^{\circ}\text{C}$ temperature ranges under the pulsed 0-to-5V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage. A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched $C_{\rm gd}$ model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device. #### SUBCIRCUIT MODEL SCHEMATIC This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits. ## **SPICE Device Model Si9428DY** # **Vishay Siliconix** | SPECIFICATIONS (T <sub>J</sub> = 25°C UNLESS OTHERWISE NOTED) | | | | | |---------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------| | Parameter | Symbol | Test Conditions | Typical | Unit | | Static | | | | | | Gate Threshold Voltage | $V_{GS(th)}$ | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | 0.89 | V | | On-State Drain Current <sup>a</sup> | I <sub>D(on)</sub> | $V_{DS} \ge 5 \text{ V}, V_{GS} = 4.5 \text{ V}$ | 213 | Α | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 6 A | 0.022 | Ω | | | | $V_{GS}$ = 2.5 V, $I_{D}$ = 5.2 A | 0.029 | | | Forward Transconductance <sup>a</sup> | g <sub>fs</sub> | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 6 A | 24 | S | | Diode Forward Voltage <sup>a</sup> | V <sub>SD</sub> | I <sub>S</sub> = 1.7 A, V <sub>GS</sub> = 0 V | 0.75 | V | | Dynamic <sup>b</sup> | | | | | | Total Gate Charge | Qg | $V_{DS}$ = 10 V, $V_{GS}$ = 4.5 V, $I_{D}$ = 6 A | 18 | nC | | Gate-Source Charge | $Q_{gs}$ | | 3 | | | Gate-Drain Charge | $Q_{gd}$ | | 6 | | | Turn-On Delay Time | t <sub>d(on)</sub> | $V_{DD} = 10 \text{ V, } R_L = 10 \Omega$ $I_D \cong 1 \text{ A, } V_{GEN} = 4.5 \text{ V, } R_G = 6 \Omega$ $I_F = 1.7 \text{ A, } \text{ di/dt} = 100 \text{ A/}\mu\text{s}$ | 33 | ns | | Rise Time | t <sub>r</sub> | | 30 | | | Turn-Off Delay Time | $t_{d(off)}$ | | 71 | | | Fall Time | t <sub>f</sub> | | 20 | | | Source-Drain Reverse Recovery Time | t <sub>rr</sub> | | 67 | | www.vishay.com Document Number: 71580 04-May-99 a. Pulse test; pulse width ≤ 300 µs, duty cycle ≤ 2%. b. Guaranteed by design, not subject to production testing. # Vishay Siliconix ### COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED) Note: Dots and squares represent measured data Document Number: 71580 www.vishay.com 04-May-99