

# LogiCORE IP PLBV46 to AXI Bridge (v2.01.a)

DS711 July 25, 2012

#### **Product Specification**

## Introduction

The Processor Local Bus (PLB v4.6) to Advanced Microcontroller Bus Architecture (AMBA<sup>®</sup>) Advanced eXtensible Interface (AXI) Bridge translates PLBV46 transactions into AXI4 transactions. It functions as a slave on the PLBV46 and as a master on the AXI4. The PLBV46 to AXI Bridge main use model is to connect the AXI slaves with PLB masters.

## **Features**

The Xilinx® PLBV46 to AXI Bridge is a soft Intellectual Property (IP) core with the following features:

#### **PLBV46 Slave Interface**

- Connects as a 32/64-bit slave on PLB v4.6 buses of 32, 64 or 128 bits
- Supports 1:1 (PLB:AXI) synchronous clock ratio
- Supports access by 32, 64-bit PLB masters
- Supports Xilinx simplified PLBv46 protocol
  - Single transfers of 1 to 8 bytes
  - Optional line transfers of 4 and 8 words
  - Optional Fixed length burst transfers of 2 to 16 data beats of words and double words
- Supports optional two levels of address pipelining
- Supports split bus architecture (simultaneous read and write operations)
- Supports optional PLB status/interrupt registers and generates interrupts
- Supports optional low latency PLB Point-to-Point topology
- Supports 1 to 4 address ranges with selectable cache encoding and protection unit support

#### **AXI Master Interface**

- Connects as a 32/64-bit master on 32/64-bit AXI4 interface
- Connects as a 32-bit master on 32-bit AXI4-Lite interface
- Support burst transfers of 1 to 32 words or 1 to 16 double words of INCR type and burst transfers of 4 and 8 only of WRAP type
- Supports optional generation of two outstanding addresses and supports out-of-order read transaction completion and out-of-order write transaction completion
- Supports optional limited cache encoding (cacheable/bufferable) and limited protection unit support (secure/non-secure)

| LogiCORE IP Facts Table      |                                                                                                                                                       |  |  |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                              | Core Specifics                                                                                                                                        |  |  |  |
| Supported                    | Zynq <sup>™</sup> -7000 <sup>(2)</sup> , Virtex®-7 <sup>(3)</sup> , Kintex <sup>™</sup> -7 <sup>(3)</sup> ,<br>Artix <sup>™</sup> -7 <sup>(3)</sup> , |  |  |  |
| Device Family(*)             | Virtex-6 <sup>(4)</sup> Spartan®-6 <sup>(5)</sup>                                                                                                     |  |  |  |
| Supported User<br>Interfaces | PLBV46, AXI4/AXI4-Lite                                                                                                                                |  |  |  |
| Resources                    | See Table 14 through Table 18.                                                                                                                        |  |  |  |
| Provided with Core           |                                                                                                                                                       |  |  |  |
| Design Files                 | VHDL                                                                                                                                                  |  |  |  |
| Example Design               | Not Provided                                                                                                                                          |  |  |  |
| Test Bench                   | Not Provided                                                                                                                                          |  |  |  |
| Constraints File             | None                                                                                                                                                  |  |  |  |
| Simulation<br>Model          | None                                                                                                                                                  |  |  |  |
| Supported S/W<br>Driver      | N/A                                                                                                                                                   |  |  |  |
|                              | Tested Design Flows <sup>(6)</sup>                                                                                                                    |  |  |  |
| Design Entry                 | Xilinx Platform Studio (XPS)<br>Vivado™ Design Suite <sup>(7)</sup>                                                                                   |  |  |  |
| Simulation                   | Mentor Graphics ModelSim                                                                                                                              |  |  |  |
| Synthesis Tools              | Xilinx Synthesis Technology (XST)<br>Vivado Synthesis                                                                                                 |  |  |  |
| Support                      |                                                                                                                                                       |  |  |  |
| Provide                      | Provided by Xilinx@ www.xilinx.com/support                                                                                                            |  |  |  |

#### Notes:

- 1. For a complete list of supported derivative devices, see <u>Embedded Edition Derivative Device Support</u>.
- 2. Supported in ISE Design Suite implementations only.
- 3. For more information, see DS180, 7 Series FPGAs Overview.
- 4. For more information, see DS150, *Virtex-6 Family Overview*.
- 5. For more information, see DS160, *Spartan-6 Family Overview.*
- 6. For the supported versions of the tools, see the <u>Xilinx</u> <u>Design Tools: Release Notes Guide</u>.
- 7. Supports only 7 series devices.

<sup>©</sup> Copyright 2010–2012 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. AMBA is a trademark of ARM in the EU and other countries. All other trademarks are the property of their respective owners.

# **Not Supported Features and Limitations**

### **PLBV46 Slave Interface**

• PLB master size greater than 64 bits

The following PLB features and behaviors are not supported because the Xilinx simplification of the PLBV46 does not support them:

- Aborts
- Non-Memory transfer types (DMA Flyby, Buffered, peripheral to memory, memory to peripheral and DMA memory to memory are ignored)
- Fixed length burst transfer requests of 17 to 256 data beats
- Fixed length bursts of size byte and half word
- Premature fixed length burst terminations
- Indeterminate burst transfers
- Cache line transfers of 16 words
- Parity
- Transfer attributes
- PLB bus locked transfers
- Pending request and priority input information
- Slave to master interrupts

### **AXI Master Interface**

- Interface initialization is not supported.
- Quality of service signalling is not supported.

The following AXI features are not supported as PLBV46 never generates them:

- FIXED Burst type is not supported.
- AXI cache support is limited.
  - Bufferable and cacheable attributes can be selected during configuration.
  - Read allocate and write allocate attributes are not supported.
- Protection unit support is limited.
  - Privileged and instruction accesses are not supported.
  - Either secure or non-secure is selected during configuration.
- Atomic exclusive transactions and lock transactions are not supported. All the AXI transactions are normal accesses.
- Unaligned transfers are not supported.
- Barrier transfers/Debug transfers/User signals are not supported.

# **Functional Description**

### Overview

The PLBV46 to AXI Bridge translates PLB transactions into AXI transactions. The bridge functions as a slave on the PLB and as a master on the AXI.

The PLBV46 to AXI Bridge block diagram is shown in Figure 1 and described in following sections.



Figure 1: PLBV46 to AXI Bridge Block Diagram

### PLBv46 Slave

The PLBv46 Slave module provides a bidirectional slave interface to the PLB. The PLB data bus width can be configured by setting the parameters as shown in Table 2. This module decodes the address for the bridge registers and for the slaves on the AXI when C\_SPLB\_P2P = 0. This module also implements the logic to detect if overlapping write and read requests are issued from the PLB. As AXI has independent read and write channels, these requests are issued in such a way that the data coherency is maintained.

#### Write Buffer

The Write Buffer stores the write data from the PLBv46 Slave module during the posted write transactions. This is enabled when C\_SPLB\_SUPPORT\_BURSTS = 1. The write buffer is implemented in the bridge to free up the master transactions to other cores that might be on the PLB. The Write Buffer contains a First In First Out (FIFO) of width 32/64-bit and depth of 16. The width of the FIFO is directly dependent on C\_SPLB\_NATIVE\_DWIDTH. The Write Buffer passes the write data to the AXI Master module.

#### **Read Buffer**

The Read Buffer stores the read data from the AXI Master module during out-of-order read transactions. This is enabled when C\_M\_AXI\_SUPPORTS\_THREADS = 1. When enabled, the address pipelining depth on PLB is two and outstanding addresses issued on AXI are two. The read buffer is needed when these back-to-back read transfers on AXI are responded in out-of-order by AXI slaves. The Read Buffer contains a FIFO of width 32/64-bit and depth of 16. The width of the FIFO is directly dependent on C\_SPLB\_NATIVE\_DWIDTH. The Read Buffer passes the read data to the PLBv46 Slave module.

#### **Bridge Control Logic**

The PLBV46 to AXI Bridge needs to split a burst transfer that crosses a 4 K byte boundary as required by AXI. The Bridge Control Logic module generates the 4 KB crossing control signals and provides the length and address signals to the AXI Master module. This module is not used when C\_SPLB\_SUPPORT\_BURSTS = 0 as AXI4-Lite interface is used on AXI side.

#### **Register and Interrupt**

The Register and Interrupt module contains the bridge registers and generates interrupts. This is enabled when both parameters C\_EN\_ERR\_REGS and C\_SPLB\_SUPPORT\_BURSTS are set to 1. These registers capture the PLB request status and qualifiers as well as the target address when a write or read transaction generates an error on the AXI side. An interrupt is generated to report these errors. See Register Descriptions for more details.

The register accesses are always 32-bit and only PLB single transfers are acknowledged in the register address space. The slave size is always 32-bit even when C\_SPLB\_NATIVE\_DWIDTH is 64. This module is not implemented when C\_SPLB\_SUPPORT\_BURSTS = 0 and the error information is sent on S1\_MRdErr and S1\_MWrErr signals. Also the interrupt signal is not used.

#### **AXI Master**

The AXI Master module provides a bidirectional AXI master interface on the AXI. This interface can be AXI memory-mapped interface (AXI4) or AXI4-Lite interface (control interface) depending on the parameter C\_SPLB\_SUPPORT\_BURSTS. When C\_SPLB\_SUPPORT\_BURST = 0, only single transfers on PLB are supported and the AXI4-Lite interface is used on the AXI side. When C\_SPLB\_SUPPORT\_BURSTS = 1, the AXI4 interface is used on AXI. The AXI data bus width can be 32 or 64-bits in theAXI4 interface and always fixed at 32 when AXI4-Lite interface is used. This module receives read data from AXI and transmits to either read buffer when the read buffer is enabled or to PLBv46 Slave module when the read buffer is disabled. During write transfers the write data is received from the write buffer. Depending on the design parameters, the AXI Master module controls the supported limited cache encoding (cacheable/bufferable) and limited protection encoding (secure/non-secure) signals.

# I/O Signals

Table 1 shows the Input/Output (I/O) signals of the PLBV46 to AXI Bridge.

### Table 1: I/O Signal Description

| Port | Signal Name                               | Interface      | I/O    | Initial<br>State | Description                               |
|------|-------------------------------------------|----------------|--------|------------------|-------------------------------------------|
|      | PL                                        | B System Sig   | gnals  |                  |                                           |
| P1   | SPLB_Clk                                  | System         | I      | -                | PLB clock                                 |
| P2   | SPLB_Rst                                  | System         | I      | -                | PLB reset, active-High                    |
| P3   | Interrupt <sup>(1)</sup>                  | System         | 0      | 0                | Bridge Interrupt (Edge sensitive, rising) |
|      | PLE                                       | B Interface Si | gnals  |                  |                                           |
| P4   | SPLB_ABus[0:C_SPLB_AWIDTH -1]             | PLB            | I      | -                | PLB address bus                           |
| P5   | SPLB_PAValid                              | PLB            | I      | -                | PLB primary address valid                 |
| P6   | SPLB_masterID[0:C_SPLB_MID_<br>WIDTH - 1] | PLB            | I      | -                | PLB current master identifier             |
| P7   | SPLB_RNW                                  | PLB            | Ι      | -                | PLB read not write                        |
| P8   | SPLB_BE[0 : (C_SPLB_DWIDTH/8) - 1]        | PLB            | Ι      | -                | PLB byte enables                          |
| P9   | SPLB_size[0:3]                            | PLB            | Ι      | -                | PLB size of requested transfer            |
| P10  | SPLB_type[0:2]                            | PLB            | Ι      | -                | PLB transfer type                         |
| P11  | SPLB_wrDBus[0 : C_SPLB_DWIDTH - 1]        | PLB            | I      | -                | PLB write data bus                        |
| P12  | SPLB_SAValid                              | PLB            | I      | -                | PLB secondary address valid               |
| P13  | SPLB_MSize[0 : 1]                         | PLB            | Ι      | -                | PLB data bus width indicator              |
|      | PLB S                                     | lave Interface | Signal | S                |                                           |
| P14  | SI_addrAck                                | PLB            | 0      | 0                | Slave address acknowledge                 |
| P15  | SI_SSize[0:1]                             | PLB            | 0      | 0                | Slave data bus size                       |
| P16  | SI_wait                                   | PLB            | 0      | 0                | Slave wait                                |
| P17  | SI_rearbitrate                            | PLB            | 0      | 0                | Slave bus rearbitrate                     |
| P18  | SI_wrDAck                                 | PLB            | 0      | 0                | Slave write data acknowledge              |
| P19  | SI_wrComp                                 | PLB            | 0      | 0                | Slave write transfer complete             |
| P20  | SI_rdDBus[0 : C_SPLB_DWIDTH - 1]          | PLB            | 0      | 0                | Slave read data bus                       |
| P21  | SI_rdDAck                                 | PLB            | 0      | 0                | Slave read data acknowledge               |
| P22  | SI_rdComp                                 | PLB            | 0      | 0                | Slave read transfer complete              |
| P23  | SI_MBusy[0 : C_SPLB_NUM_MASTERS - 1]      | PLB            | 0      | 0                | Slave busy                                |
| P24  | SI_MRdErr[0 : C_SPLB_NUM_MASTERS - 1]     | PLB            | 0      | 0                | Slave read error                          |
| P25  | SI_MWrErr[0 : C_SPLB_NUM_MASTERS - 1]     | PLB            | 0      | 0                | Slave write error                         |
| P26  | SI_rdWdAddr[0 : 3]                        | PLB            | 0      | 0                | Slave read word address                   |
| P27  | SI_wrBTerm                                | PLB            | 0      | 0                | Slave terminate write burst transfer      |
| P28  | SI_rdBTerm                                | PLB            | 0      | 0                | Slave terminate read burst transfer       |

### Table 1: I/O Signal Description (Cont'd)

| Port | Signal Name                                   | Interface             | I/O                   | Initial<br>State | Description                                                                                                                                          |
|------|-----------------------------------------------|-----------------------|-----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Un                                            | used PLB Sig          | gnals                 |                  |                                                                                                                                                      |
| P29  | SPLB_UABus[0:31]                              | PLB                   | I                     | -                | PLB upper address bits                                                                                                                               |
| P30  | SPLB_rdPrim                                   | PLB                   | I                     | -                | PLB secondary to primary read request indicator                                                                                                      |
| P31  | SPLB_wrPrim                                   | PLB                   | I                     | -                | PLB secondary to primary write request indicator                                                                                                     |
| P32  | PLB_abort                                     | PLB                   | I                     | -                | PLB abort bus request                                                                                                                                |
| P33  | SPLB_busLock                                  | PLB                   | I                     | -                | PLB bus lock                                                                                                                                         |
| P34  | SPLB_lockErr                                  | PLB                   | I                     | -                | PLB lock error                                                                                                                                       |
| P35  | SPLB_wrBurst                                  | PLB                   | I                     | -                | PLB burst write transfer                                                                                                                             |
| P36  | SPLB_rdBurst                                  | PLB                   | I                     | -                | PLB burst read transfer                                                                                                                              |
| P37  | SPLB_wrPendReq                                | PLB                   | I                     | -                | PLB pending bus write request                                                                                                                        |
| P38  | SPLB_rdPendReq                                | PLB                   | I                     | -                | PLB pending bus read request                                                                                                                         |
| P39  | SPLB_wrPendPri[0 : 1]                         | PLB                   | I                     | -                | PLB pending write request priority                                                                                                                   |
| P40  | SPLB_rdPendPri[0 : 1]                         | PLB                   | I                     | -                | PLB pending read request priority                                                                                                                    |
| P41  | SPLB_reqPri[0 : 1]                            | PLB                   | I                     | -                | PLB current request priority                                                                                                                         |
| P42  | SPLB_TAttribute[0 : 15]                       | PLB                   | I                     | -                | PLB transfer attribute                                                                                                                               |
| P43  | SI_MIRQ[0 : C_SPLB_NUM_MASTERS - 1]           | PLB                   | 0                     | 0                | Master interrupt request                                                                                                                             |
|      | AXI                                           | Interface Sig         | nals <mark>(2)</mark> |                  |                                                                                                                                                      |
|      | AXI Write                                     | Address Cha           | nnel Sig              | <b>j</b> nals    |                                                                                                                                                      |
| P44  | M_AXI_AWID[C_M_AXI_<br>THREAD_ID_WIDTH-1 : 0] | AXI_FULL              | 0                     | 0                | Write address ID: This signal is the identification tag for the write address group of signals                                                       |
| P45  | M_AXI_AWADDR[C_M_AXI_<br>ADDR_WIDTH-1 : 0]    | AXI_FULL/<br>AXI_LITE | 0                     | 0                | AXI Write address: The write<br>address bus gives the address of the<br>first transfer in a write burst<br>transaction.                              |
| P46  | M_AXI_AWLEN[7:0]                              | AXI_FULL              | 0                     | 0                | Burst length: This signal gives the exact number of transfers in a write burst.                                                                      |
| P47  | M_AXI_AWSIZE[2:0]                             | AXI_FULL              | 0                     | 0                | Burst size: This signal indicates the size of each transfer in the write burst.                                                                      |
| P48  | M_AXI_AWBURST[1:0]                            | AXI_FULL              | 0                     | 0                | Burst type: This signal, coupled with<br>the size information, details how the<br>address for each write transfer within<br>the burst is calculated. |
| P49  | M_AXI_AWCACHE[3 : 0]                          | AXI_FULL              | 0                     | 0                | Cache type: This signal provides<br>additional information about the<br>cacheable characteristics of the write<br>transfer.                          |

### Table 1: I/O Signal Description (Cont'd)

| Port                      | Signal Name                                  | Interface             | I/O      | Initial<br>State | Description                                                                                                                                                                                                                                                     |  |  |
|---------------------------|----------------------------------------------|-----------------------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| P50                       | M_AXI_AWPROT[2 : 0]                          | AXI_FULL/<br>AXI_LITE | 0        | 2                | Protection type: This signal indicates<br>the normal, privileged, or secure<br>protection level of the write<br>transaction and whether the<br>transaction is a data access or an<br>instruction access. The default value<br>is normal non secure data access. |  |  |
| P51                       | M_AXI_AWVALID                                | AXI_FULL/<br>AXI_LITE | 0        | 0                | Write address valid: This signal indicates that valid write address and control information are available.                                                                                                                                                      |  |  |
| P52                       | M_AXI_AWREADY                                | AXI_FULL/<br>AXI_LITE | I        | -                | Write address ready: This signal<br>indicates that the slave is ready to<br>accept an address and associated<br>control signals.                                                                                                                                |  |  |
| AXI Write Channel Signals |                                              |                       |          |                  |                                                                                                                                                                                                                                                                 |  |  |
| P53                       | M_AXI_WDATA[C_M_AXI_<br>DATA_WIDTH-1 : 0]    | AXI_FULL/<br>AXI_LITE | 0        | 0                | Write data bus                                                                                                                                                                                                                                                  |  |  |
| P54                       | M_AXI_WSTB[C_M_AXI_<br>DATA_WIDTH/8-1 : 0]   | AXI_FULL/<br>AXI_LITE | 0        | 0                | Write strobes: This signal indicates which byte lanes to update in memory.                                                                                                                                                                                      |  |  |
| P55                       | M_AXI_WLAST                                  | AXI_FULL/<br>AXI_LITE | 0        | 0                | Write last: This signal indicates the last transfer in a write burst.                                                                                                                                                                                           |  |  |
| P56                       | M_AXI_WVALID                                 | AXI_FULL/<br>AXI_LITE | 0        | 0                | Write valid: This signal indicates that valid write data and strobes are available.                                                                                                                                                                             |  |  |
| P57                       | M_AXI_WREADY                                 | AXI_FULL/<br>AXI_LITE | 1        | -                | Write ready: This signal indicates<br>that the slave can accept the write<br>data.                                                                                                                                                                              |  |  |
|                           | AXI Write F                                  | Response Cha          | annel Si | gnals            |                                                                                                                                                                                                                                                                 |  |  |
| P58                       | M_AXI_BID[C_M_AXI_<br>THREAD_ID_WIDTH-1 : 0] | AXI_FULL              | I        | -                | Write response ID: This signal is the identification tag of the write response. The BID value must match the AWID value of the write transaction to which the slave is responding.                                                                              |  |  |
| P59                       | M_AXI_BRESP[1:0]                             | AXI_FULL,<br>AXI_LITE | I        | -                | Write response: This signal indicates the status of the write transaction.                                                                                                                                                                                      |  |  |
| P60                       | M_AXI_BVALID                                 | AXI_FULL/<br>AXI_LITE | 1        | -                | Write response valid: This signal indicates that a valid write response is available.                                                                                                                                                                           |  |  |
| P61                       | M_AXI_BREADY                                 | AXI_FULL/<br>AXI_LITE | 0        | 1                | Response ready: This signal indicates that the master can accept the response information.                                                                                                                                                                      |  |  |

# 

### Table 1: I/O Signal Description (Cont'd)

| Port | Signal Name                                   | Interface             | I/O      | Initial<br>State | Description                                                                                                                                                                                                       |
|------|-----------------------------------------------|-----------------------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | AXI Read                                      | Address Cha           | nnel Sig | gnals            |                                                                                                                                                                                                                   |
| P62  | M_AXI_ARID[C_M_AXI_<br>THREAD_ID_WIDTH-1 : 0] | AXI_FULL              | 0        | 0                | Read address ID: This signal is the identification tag for the read address group of signals.                                                                                                                     |
| P63  | M_AXI_ARADDR[C_M_AXI_<br>ADDR_WIDTH -1 : 0 ]  | AXI_FULL/<br>AXI_LITE | 0        | 0                | Read address: The read address bus gives the initial address of a read burst transaction.                                                                                                                         |
| P64  | M_AXI_ARLEN[7:0]                              | AXI_FULL              | 0        | 0                | Burst length: The burst length gives<br>the exact number of transfers in a<br>read burst.                                                                                                                         |
| P65  | M_AXI_ARSIZE[2:0]                             | AXI_FULL              | 0        | 0                | Burst size: This signal indicates the size of each transfer in the read burst.                                                                                                                                    |
| P66  | M_AXI_ARBURST[1:0]                            | AXI_FULL              | 0        | 0                | Burst type: The burst type, coupled<br>with the size information, details how<br>the address for each read transfer<br>within the burst is calculated.                                                            |
| P67  | M_AXI_ARCACHE[3 : 0]                          | AXI_FULL              | 0        | 0                | Cache type: This signal provides<br>additional information about the<br>cacheable characteristics of the read<br>transfer.                                                                                        |
| P68  | M_AXI_ARPROT[2:0]                             | AXI_FULL/<br>AXI_LITE | 0        | 2                | Protection type: This signal provides<br>protection unit information for the<br>read transaction. The default value is<br>normal non secure data access.                                                          |
| P69  | M_AXI_ARVALID                                 | AXI_FULL/<br>AXI_LITE | 0        | 0                | Read address valid: This signal<br>indicates, when HIGH, that the read<br>address and control information is<br>valid and remains stable until the<br>address acknowledgement signal,<br>ARREDY, is high.         |
| P70  | M_AXI_ARREADY                                 | AXI_FULL/<br>AXI_LITE | I        | -                | Read address ready: This signal<br>indicates that the slave is ready to<br>accept an address and associated<br>control signals.                                                                                   |
|      | AXI Rea                                       | d Data Chanr          | nel Sign | als              |                                                                                                                                                                                                                   |
| P71  | M_AXI_RID[C_M_AXI_<br>THREAD_ID_WIDTH-1 : 0]  | AXI_FULL              | 1        | -                | Read ID tag: This signal is the ID tag<br>of the read data group of signals. The<br>RID value is generated by the slave<br>and must match the ARID value of<br>the read transaction to which it is<br>responding. |
| P72  | M_AXI_RDATA[C_M_AXI_<br>DATA_WIDTH -1 : 0]    | AXI_FULL/<br>AXI_LITE | I        | -                | Read data bus                                                                                                                                                                                                     |
| P73  | M_AXI_RRESP[1:0]                              | AXI_FULL/<br>AXI_LITE | I        | -                | Read response: This signal indicates the status of the read transfer.                                                                                                                                             |
| P74  | M_AXI_RLAST                                   | AXI_FULL/<br>AXI_LITE | I        | -                | Read last: This signal indicates the last transfer in a read burst.                                                                                                                                               |

#### Table 1: I/O Signal Description (Cont'd)

| Port | Signal Name   | Interface             | I/O  | Initial<br>State | Description                                                                                                             |
|------|---------------|-----------------------|------|------------------|-------------------------------------------------------------------------------------------------------------------------|
| P75  | M_AXI_RVALID  | AXI_FULL/<br>AXI_LITE | I    | -                | Read valid: This signal indicates that<br>the required read data is available<br>and the read transfer can complete.    |
| P76  | M_AXI_RREADY  | AXI_FULL/<br>AXI_LITE | 0    | 1                | Read ready: This signal indicates<br>that the master can accept the read<br>data and response information.              |
| P77  | M_AXI_AWLOCK  | AXI_FULL              | 0    | 0                | Lock type: This signal provides<br>additional information about the<br>atomic characteristics of the write<br>transfer. |
| P78  | M_AXI_ARLOCK  | AXI_FULL              | 0    | 0                | Lock type: This signal provides<br>additional information about the<br>atomic characteristics of the read<br>transfer.  |
|      | Ur            | nused AXI Sig         | nals |                  |                                                                                                                         |
| P79  | M_AXI_ACLK    | AXI_FULL/<br>AXI_LITE | I    | -                | AXI Clock - SPLB_Clk is used on AXI side.                                                                               |
| P80  | M_AXI_ARESETN | AXI_FULL/<br>AXI_LITE | I    | -                | AXI Reset - SPLB_Rst is used on AXI side.                                                                               |

Notes:

1. This signal is not used when C\_SPLB\_SUPPORT\_BURSTS = 0 or C\_EN\_ERR\_REGS = 0 as error registers are not enabled.

 AXI\_FULL interface refers to AXI Memory mapped interface (AXI4) enabled when C\_SPLB\_SUPPORT\_BURSTS = 1 and AXI\_LITE interface refers to AXI4-Lite interface enable when C\_SPLB\_SUPPORT\_BURSTS = 0.

# **Design Parameters**

Table 2 shows the design parameters of the PLBV46 to AXI Bridge.

### **Inferred Parameters**

In addition to the parameters listed in Table 2, there are also parameters that are inferred for each AXI interface in the Embedded Development Kit (EDK) tools. Through the design, these EDK-inferred parameters control the behavior of the AXI Interconnect. For a complete list of the interconnect settings related to the AXI interface, see DS768 AXI Interconnect IP Data Sheet.

| Generic | Feature/Description                                                                                                          | Parameter Name                              | Allowable<br>Values                                                       | Default<br>Values   | VHDL<br>Type         |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------|---------------------|----------------------|--|--|--|
|         | System Parameter                                                                                                             |                                             |                                                                           |                     |                      |  |  |  |
| G1      | Target FPGA family                                                                                                           | C_FAMILY                                    | virtex7, kintex7,<br>artix7, zynq,<br>virtex6, spartan6                   | virtex6             | string               |  |  |  |
|         |                                                                                                                              | PLB Parameters                              |                                                                           |                     |                      |  |  |  |
| G2      | PLB least significant address bus width                                                                                      | C_SPLB_AWIDTH                               | 32                                                                        | 32                  | integer              |  |  |  |
| G3      | PLB data width                                                                                                               | C_SPLB_DWIDTH                               | 32, 64, 128                                                               | 32                  | integer              |  |  |  |
| G4      | Width of the Slave Data Bus                                                                                                  | C_SPLB_NATIVE_DWIDTH                        | 32,64                                                                     | 32                  | integer              |  |  |  |
| G5      | Selects point-to-point or shared<br>bus topology<br>0 = Shared Bus Topology<br>1 = Point-to-Point Bus Topology               | C_SPLB_P2P <sup>(1)</sup>                   | 0 - 1                                                                     | 0                   | integer              |  |  |  |
| G6      | PLB Master ID Bus Width                                                                                                      | C_SPLB_MID_WIDTH                            | log <sub>2</sub> (C_SPLB_NU<br>M_MASTERS)<br>with a minimum<br>value of 1 | 1                   | integer              |  |  |  |
| G7      | Number of PLB Masters                                                                                                        | C_SPLB_NUM_MASTERS                          | 1 - 16                                                                    | 1                   | integer              |  |  |  |
| G8      | Support Bursts<br>0 = Do not support bursts<br>(AXI4-Lite on AXI interface)<br>1 = Support bursts (AXI4 on AXI<br>interface) | C_SPLB_SUPPORT_<br>BURSTS                   | 0 - 1                                                                     | 1                   | integer              |  |  |  |
| G9      | Support Cacheline transfers<br>0 = Do not support cacheline<br>transfers<br>1 = Support cacheline transfers                  | C_SPLB_SUPPORT_<br>CACHELINE <sup>(2)</sup> | 0 - 1                                                                     | 0                   | integer              |  |  |  |
| G10     | Number of AXI address ranges                                                                                                 | C_SPLB_NUM_ADDR_RNGS                        | 1 - 4 <sup>(3)</sup>                                                      | 1                   | integer              |  |  |  |
| G11     | PLB Offset Address for all ranges                                                                                            | C_SPLB_RNGS_OFFSET                          | Valid address <sup>(4)(5)</sup>                                           | 0x0                 | std_logic<br>_vector |  |  |  |
| G12     | PLB base address for address range 1                                                                                         | C_SPLB_RNG1_<br>BASEADDR                    | Valid address <sup>(5)</sup>                                              | None <sup>(4)</sup> | std_logic<br>_vector |  |  |  |
| G13     | PLB high address for address range 1                                                                                         | C_SPLB_RNG1_HIGHADDR                        | Valid address <sup>(6)</sup>                                              | None <sup>(4)</sup> | std_logic<br>_vector |  |  |  |

### Table 2: Design Parameters (Cont'd)

| Generic | Feature/Description                                                                                             | Parameter Name                                      | Allowable<br>Values          | Default<br>Values   | VHDL<br>Type         |
|---------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------|---------------------|----------------------|
| G14     | Range1 non-secure or secure<br>access<br>0 = Secure normal data access<br>1 = Non-secure normal data<br>access  | C_SPLB_RNG1_<br>NONSEC_SEC <sup>(7)</sup>           | 0 - 1                        | 1                   | integer              |
| G15     | Range1 cache encoding<br>See Cache Support for details.                                                         | C_SPLB_RNG1_<br>CACHEABLE_BUFFERABLE <sup>(8)</sup> | 0 - 3                        | 0                   | integer              |
| G16     | PLB base address for address range 2                                                                            | C_SPLB_RNG2_BASEADDR                                | Valid address <sup>(5)</sup> | None <sup>(4)</sup> | std_logic<br>_vector |
| G17     | PLB high address for address range 2                                                                            | C_SPLB_RNG2_HIGHADDR                                | Valid address <sup>(6)</sup> | None <sup>(4)</sup> | std_logic<br>_vector |
| G18     | Range 2 non-secure or secure<br>access<br>0 = Secure normal data access<br>1 = Non-secure normal data<br>access | C_SPLB_RNG2_<br>NONSEC_SEC <sup>(7)</sup>           | 0 - 1                        | 1                   | integer              |
| G19     | Range2 cache encoding<br>See Cache Support for details.                                                         | C_SPLB_RNG2_CACHEABLE<br>_BUFFERABLE <sup>(8)</sup> | 0 - 3                        | 0                   | integer              |
| G20     | PLB base address for address range 3                                                                            | C_SPLB_RNG3_BASEADDR                                | Valid address <sup>(6)</sup> | None <sup>(4)</sup> | std_logic<br>_vector |
| G21     | PLB high address for address range 3                                                                            | C_SPLB_RNG3_HIGHADDR                                | Valid address <sup>(6)</sup> | None <sup>(4)</sup> | std_logic<br>_vector |
| G22     | Range 3 non-secure or secure<br>access<br>0 = Secure normal data access<br>1 = Non-secure normal data<br>access | C_SPLB_RNG3_<br>NONSEC_SEC <sup>(7)</sup>           | 0 - 1                        | 1                   | integer              |
| G23     | Range3 cache encoding<br>See Cache Support for details.                                                         | C_SPLB_RNG3_CACHEABLE<br>_BUFFERABLE <sup>(8)</sup> | 0 - 3                        | 0                   | integer              |
| G24     | PLB base address for address range 4                                                                            | C_SPLB_RNG4_BASEADDR                                | Valid address <sup>(5)</sup> | None <sup>(4)</sup> | std_logic<br>_vector |
| G25     | PLB high address for address range 4                                                                            | C_SPLB_RNG4_HIGHADDR                                | Valid address <sup>(6)</sup> | None <sup>(4)</sup> | std_logic<br>_vector |
| G26     | Range 4 non-secure or secure<br>access<br>0 = Secure normal data access<br>1 = Non-secure normal data<br>access | C_SPLB_RNG4_<br>NONSEC_SEC <sup>(7)</sup>           | 0 - 1                        | 1                   | integer              |
| G27     | Range4 cache encoding<br>See Cache Support for details.                                                         | C_SPLB_RNG4_CACHEABLE<br>_BUFFERABLE <sup>(8)</sup> | 0 - 3                        | 0                   | integer              |
| G28     | Bridge Base Address when<br>internal debug registers are<br>enabled                                             | C_SPLB_BRIDGE_<br>BASEADDR                          | Valid address <sup>(9)</sup> | None <sup>(4)</sup> | std_logic<br>_vector |
| G29     | Bridge High Address when<br>internal debug registers are<br>enabled                                             | C_SPLB_BRIDGE_<br>HIGHADDR                          | Valid address <sup>(9)</sup> | None <sup>(4)</sup> | std_logic<br>_vector |

### Table 2: Design Parameters (Cont'd)

| Generic | Feature/Description                                                                                                                                                | Parameter Name                                   | Allowable<br>Values           | Default<br>Values  | VHDL<br>Type         |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------|--------------------|----------------------|
|         |                                                                                                                                                                    | AXI Parameters                                   |                               |                    |                      |
| G30     | AXI Identification tag width                                                                                                                                       | C_M_AXI_THREAD_ID_<br>WIDTH <sup>(10)</sup>      | 1-2                           | 1                  | integer              |
| G31     | Indicates generation of more than<br>one outstanding transfers<br>0 = Master generates one master<br>ID<br>1= Master generates two master<br>IDs                   | C_M_AXI_SUPPORTS_<br>THREADS <sup>(10)(11)</sup> | 0-1                           | 0                  | integer              |
| G32     | AXI most significant address bus width                                                                                                                             | C_M_AXI_ADDR_WIDTH                               | 32                            | 32                 | integer              |
| G33     | AXI data bus width                                                                                                                                                 | C_M_AXI_DATA_WIDTH                               | 32, 64                        | 32 <sup>(12)</sup> | integer              |
|         | •                                                                                                                                                                  | EDK Tool Parameters                              | 1                             |                    |                      |
| G34     | Supports narrow bursts                                                                                                                                             | C_SUPPORTS_NARROW_<br>BURST                      | 0-1                           | 0 <sup>(13)</sup>  | integer              |
| G35     | Maximum number of data-active<br>read transactions generated. This<br>is set as the<br>READ_ACCEPTANCE parameter<br>on the interconnect.                           | C_INTERCONNECT_M_AXI_<br>READ_ISSUING            | 1-4                           | 2(14)              | integer              |
| G36     | Maximum number of data-active<br>write transactions generated. This<br>is set as the<br>WRITE_ACCEPTANCE<br>parameter on the interconnect.                         | C_INTERCONNECT_M_AXI_<br>WRITE_ISSUING           | 1-4                           | 2(14)              | integer              |
| G37     | AXI interface type                                                                                                                                                 | C_M_AXI_PROTOCOL <sup>(15)</sup>                 | axi4,axi4lite                 | axi4               | string               |
|         | PLBV4                                                                                                                                                              | 6 to AXI Bridge specific Parame                  | ters                          |                    |                      |
| G38     | Enable Error Registers for error<br>information and generating<br>interrupt<br>0 = No error registers are<br>implemented<br>1 = Error registers are<br>implemented | C_EN_ERR_REGS <sup>(16)(17)</sup>                | 0 - 1                         | 0                  | integer              |
| G39     | Enable byte swapping from PLB to<br>AXI<br>0 = No swapping is performed<br>1 = Byte swapping is performed                                                          | C_EN_BYTE_SWAP                                   | 0-1                           | 0                  | integer              |
| G40     | Number of no byte swap address<br>regions when<br>C_EN_BYTE_SWAP is 1.                                                                                             | C_NBS_NUM_ADDR_RNGS                              | 0-4 <sup>(18)</sup>           | 0                  | integer              |
| G41     | No byte swap base address for address region 1                                                                                                                     | C_NBS_RNG1_BASEADDR                              | Valid address <sup>(19)</sup> | None               | std_logic<br>_vector |
| G42     | No byte swap high address for address region 1                                                                                                                     | C_NBS_RNG1_HIGHADDR                              | Valid address <sup>19)</sup>  | None               | std_logic<br>_vector |

| Table 2: | Design | Parameters | (Cont'd) |
|----------|--------|------------|----------|
|----------|--------|------------|----------|

| Generic | Feature/Description                               | Parameter Name      | Allowable<br>Values           | Default<br>Values | VHDL<br>Type         |
|---------|---------------------------------------------------|---------------------|-------------------------------|-------------------|----------------------|
| G43     | No byte swap base address for<br>address region 2 | C_NBS_RNG2_BASEADDR | Valid address <sup>(19)</sup> | None              | std_logic<br>_vector |
| G44     | No byte swap high address for<br>address region 2 | C_NBS_RNG2_HIGHADDR | Valid address <sup>(19)</sup> | None              | std_logic<br>_vector |
| G45     | No byte swap base address for address region 3    | C_NBS_RNG3_BASEADDR | Valid address <sup>(19)</sup> | None              | std_logic<br>_vector |
| G46     | No byte swap high address for address region 3    | C_NBS_RNG3_HIGHADDR | Valid address <sup>(19)</sup> | None              | std_logic<br>_vector |
| G47     | No byte swap base address for<br>address region 4 | C_NBS_RNG4_BASEADDR | Valid address <sup>(19)</sup> | None              | std_logic<br>_vector |
| G48     | No byte swap high address for address region 4    | C_NBS_RNG4_HIGHADDR | Valid address <sup>(19)</sup> | None              | std_logic<br>_vector |

1. When C\_SPLB\_P2P is set to 1, the PLBV46 to AXI Bridge does not require an address range specified by C\_SPLB\_RNGx\_BASEADDR and C\_SPLB\_RNGx\_HIGHADDR. Also C\_SPLB\_RNGS\_OFFSET is not valid.

2. This can be enabled only when C\_SPLB\_SUPPORT\_BURSTS = 1. When C\_SPLB\_SUPPORT\_CACHELINE is set to zero, 4-word and/or 8-word cache line transactions are not supported on PLB. It is recommended to set this to 1 when PLB master generates cache line transfers.

- 3. Four sets of address ranges can be specified for the bridge so that different protection and cache encoding can be selected for different address ranges. The range specified by the various base addresses and corresponding high addresses must comprise a complete, contiguous power of two range such that range = 2<sup>n</sup>, and the n least significant bits of the base address must be zero. If an address range needs to support 16 word burst transactions, the base address for this address range must be aligned to a 64-byte address.
- 4. No default value is specified to ensure that the actual value is set, that is, if the value is not set, a compiler error is generated. High address base address must be a power of 2.
- 5. Only valid if C\_SPLB\_P2P = 0 and should be word aligned. C\_SPLB\_RNGx\_BASEADDR+C\_SPLB\_OFFSET represents the base AXI address that the PLB is allowed to access for the range x (x varies from 1 to 4). For example, if C\_SPLB\_OFFSET is 0x00000000, C\_SPLB\_RNG1\_BASEADDR represents the physical address of AXI. C\_SPLB\_RNG1\_BASEADDR value of 0x00000000 will go to physical address 0x00000000. A value of 0x02000000 will go to physical address 0x02000000. If you increase the C\_SPLB\_OFFSET to 0x03000000, a C\_SPLB\_RNG1\_BASEADDR value of 0x0200000 will go to physical address 0x02000000.
- 6. C\_SPLB\_RNGx\_HIGHADDR+C\_SPLB\_OFFSET represents the high AXI address that the PLB is allowed to access for the range x.
- 7. The selected protection level is used for the entire range of bridge address and for all the AXI transactions. M\_AXI\_ARPROT[0], M\_AXI\_AWPROT[0], M\_AXI\_AWPROT[2], M\_AXI\_AWPROT[2] M\_AXI\_ARPROT[3] and M\_AXI\_AWPROT[3] bits are set to zero.
- 8. The selected transaction attributes are used for the entire range of a bridge address and for all the AXI transactions. Read allocate and Write allocate are set to zero.
- 9. The user must set these values only when C\_EN\_ERR\_REGS = 1. The C\_SPLB\_BRIDGE\_BASEADDR must be a multiple of the range, where the range is C\_SPLB\_BRIDGE\_HIGHADDR C\_SPLB\_BRIDGE\_BASEADDR + 1.
- 10. This parameter is not used when C\_SPLB\_SUPPORT\_BURSTS = 0, as the AXI interface is AXI4-Lite and the number of outstanding transfers is always 1.
- 11. SPLB\_SAValid is used only when C\_M\_AXI\_SUPPORTS\_THREADS = 1.
- 12. C\_M\_AXI\_DATA\_WIDTH value will be set the same as C\_SPLB\_NATIVE\_DWIDTH. C\_M\_AXI\_DATA\_WIDTH is set to 32 when C\_SPLB\_SUPPORT\_BURSTS = 0 as AXI4-Lite interface is used on AXI side.
- 13. This parameter is used by Interconnect and updated automatically. When C\_SPLB\_NATIVE\_DWIDTH is 64, C\_SUPPORTS\_NARROW\_BURST is set to 1. When C\_SPLB\_NATIVE\_DWIDTH is 32, C\_SUPPORTS\_NARROW\_BURST is set to 0 as narrow transfers are not generated.
- 14. This parameter is used by Interconnect and updated automatically. See Table 7 and Outstanding Requests on AXI for more details.
- 15. When C\_SPLB\_SUPPORT\_BURSTS = 1, C\_M\_AXI\_PROTOCOL is updated automatically to axi4 and when C\_SPLB\_SUPPORT\_BURSTS = 0, C\_M\_AXI\_PROTOCOL is updated automatically to axi4lite.
- 16. When C\_SPLB\_P2P = 1, and C\_EN\_ERR\_REGS = 1 all the PLB requests other than the register space address range (C\_SPLB\_BRIDGE\_BASEADDR to C\_SPLB\_BRIDGE\_BASEADDR + 0xF) is translated to AXI. When C\_SPLB\_P2P = 1, and C\_EN\_ERR\_REGS = 0 all the PLB requests are translated to AXI.
- 17. C\_EN\_ERR\_REGS is set to 0, when C\_SPLB\_SUPPORT\_BURSTS = 0 as error registers are not required.

- 18. Four sets of address ranges can be specified for the no byte swap address regions in the given PLB address ranges. This parameter is used when C\_EN\_BYTE\_SWAP is '1' only and is ignored when C\_EN\_BYTE\_SWAP is '0'. By default the value of the parameter is '0'. This parameter is required for the AXI slaves which have mixed address space for registers and memory. The byte invariance is ignored for the accesses in these address regions.
- 19. These address ranges are valid based on the C\_NBS\_NUM\_ADDR\_RNGS and when C\_EN\_BYTE\_SWAP is '1'. The AXI slave register address spaces must be provided in these no byte swap address regions. There will not be byte swapping/byte in variance for these register addresses. Narrow transfers are not allowed in these no byte swap address regions.

### **Allowable Parameter Combinations**

When C\_EN\_ERR\_REGS = 1 and C\_SPLB\_SUPPORT\_BURSTS = 1, C\_SPLB\_BRIDGE\_BASEADDR and C\_SPLB\_BRIDGE\_HIGHADDR must be specified. The address range specified by C\_SPLB\_BRIDGE\_BASEADDR and C\_SPLB\_BRIDGE\_HIGHADDR must be a power of 2, and must be at least 0xF in size.

For example, if C\_SPLB\_BRIDGE\_BASEADDR = 0xE0000000, C\_SPLB\_BRIDGE\_HIGHADDR must be at least = 0xE000000F.

# Parameter - I/O Signal Dependencies

The dependencies between the PLBV46 to AXI Bridge core design parameters and I/O signals are described in Table 3. In addition, when certain features are parameterized out of the design, the related logic is no longer a part of the design. The unused input signals and related output signals are set to a specified value.

| Generic<br>or Port | Name                 | Affects             | Depends | Relationship Description                                                                                                                           |  |  |  |
|--------------------|----------------------|---------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                    | Design Parameters    |                     |         |                                                                                                                                                    |  |  |  |
| G3                 | C_SPLB_DWIDTH        |                     | G4      | C_SPLB_DWIDTH should be greater than or equal to C_SPLB_NATIVE_DWIDTH.                                                                             |  |  |  |
| G3                 | C_SPLB_DWIDTH        | P8, P11,<br>P20     | -       | Affects the number of bits of read and write data bus and byte enables                                                                             |  |  |  |
| G4                 | C_SPLB_NATIVE_DWIDTH |                     | G8      | The allowed value of<br>C_SPLB_NATIVE_DWIDTH is 32<br>when<br>C_SPLB_SUPPORT_BURSTS = 0.                                                           |  |  |  |
| G5                 | C_SPLB_P2P           | G10 to<br>G27       |         | When C_SPLB_P2P = 1, as<br>address decoding is not needed the<br>generics related to address ranges<br>are not used.                               |  |  |  |
| G5                 | C_SPLB_P2P           | P16,<br>P17         |         | When C_SPLB_P2P = 1, SI_wait is<br>driven when the bridge is busy.<br>When C_SPLB_P2P = 0,<br>SI_rearbitrate is driven when the<br>bridge is busy. |  |  |  |
| G6                 | C_SPLB_MID_WIDTH     | P6                  | G9      | This value is calculated as:<br>log <sub>2</sub> (C_SPLB_NUM_MASTERS)<br>with a minimum value of 1.                                                |  |  |  |
| G7                 | C_SPLB_NUM_MASTERS   | P23,<br>P24,<br>P25 | -       | Affects the width of the SI_MBusy,<br>SI_MWrErr and SI_MRdErr                                                                                      |  |  |  |

Table 3: Parameter-I/O Signal Dependencies

| Generic<br>or Port | Name                                  | Affects                                                                         | Depends          | Relationship Description                                                                                                                                |
|--------------------|---------------------------------------|---------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| G8                 | C_SPLB_SUPPORT_BURSTS                 | P44,<br>P46 to<br>P49,<br>P58,<br>P62,<br>P64 to<br>P67,<br>P71,<br>P77,<br>P78 |                  | When burst support is disabled, the<br>AXI4-Lite interface is used and<br>signals that are used for AXI4<br>interface are not used.                     |
| G9                 | C_SPLB_SUPPORT_CACHELINE              |                                                                                 | G8               | C_SPLB_SUPPORT_CACHELINE<br>is valid only when<br>C_SPLB_SUPPORT_BURSTS = 1.                                                                            |
| G28                | C_SPLB_BRIDGE_BASEADDR                |                                                                                 | G8, G34          | C_SPLB_BRIDGE_BASEADDR is<br>valid only when C_EN_ERR_REGS<br>= 1 and<br>C_SPLB_SUPPORT_BURSTS = 1.                                                     |
| G29                | C_SPLB_BRIDGE_HIGHADDR                |                                                                                 | G8, G34          | C_SPLB_BRIDGE_HIGHADDR is<br>valid only when C_EN_ERR_REGS<br>= 1 and<br>C_SPLB_SUPPORT_BURSTS = 1.                                                     |
| G30                | C_M_AXI_THREAD_ID_WIDTH               |                                                                                 | G8               | C_M_AXI_THREAD_ID_WIDTH is<br>valid only when<br>C_SPLB_SUPPORT_BURSTS = 1.                                                                             |
| G31                | C_M_AXI_SUPPORTS_THREADS              |                                                                                 | G8               | C_M_AXI_SUPPORTS_THREADS<br>is valid only when<br>C_SPLB_SUPPORT_BURSTS = 1.                                                                            |
| G33                | C_M_AXI_DATA_WIDTH                    |                                                                                 | G4, G8           | C_M_AXI_DATA_WIDTH is the<br>same as<br>C_SPLB_NATIVE_DWIDTH when<br>C_SPLB_SUPPORT_BURSTS = 1.<br>It is fixed at 32 when<br>C_SPLB_SUPPORT_BURSTS = 0. |
| G33                | C_M_AXI_DATA_WIDTH                    |                                                                                 | P53, P54,<br>P72 | Affects the number of bits of read and write data bus and byte enables                                                                                  |
| G34                | C_EN_ERR_REGS                         |                                                                                 | G8               | C_M_AXI_SUPPORTS_<br>THREADS is valid only when<br>C_SPLB_SUPPORT_BURSTS = 1.                                                                           |
|                    | I/O Sig                               | nals                                                                            |                  |                                                                                                                                                         |
| P3                 | Interrupt                             | -                                                                               | G8, G34          | Interrupt signal is available only<br>when C_EN_ERR_REG = 1 and<br>C_SPLB_SUPPORT_BURSTS = 1.                                                           |
| P6                 | SPLB_masterID[0:C_SPLB_MID_WIDTH - 1] | -                                                                               | G6               | Width of the SPLB_mastedID varies according to C_SPLB_MID_WIDTH.                                                                                        |
| P8                 | SPLB_BE[0 : (C_SPLB_DWIDTH/8) -1]     | -                                                                               | G3               | Width of the SPLB_BE varies according to C_SPLB_DWIDTH                                                                                                  |
| P11                | SPLB_wrDBus[0 : C_SPLB_DWIDTH - 1]    | -                                                                               | G3               | Width of the SPLB_wrDBus varies according to C_SPLB_DWIDTH.                                                                                             |

| Table | 3:  | Parameter-I/O | Signal D | ependencies | (Cont'd) |
|-------|-----|---------------|----------|-------------|----------|
|       | ••• |               |          |             | (        |

| Generic<br>or Port | Name                                       | Affects | Depends | Relationship Description                                               |
|--------------------|--------------------------------------------|---------|---------|------------------------------------------------------------------------|
| P20                | SI_rdDBus[0 : C_SPLB_DWIDTH - 1]           | -       | G3      | Width of the SI_rdDBus varies<br>according to C_SPLB_DWIDTH            |
| P23                | SI_MBusy[0 : C_SPLB_NUM_MASTERS - 1]       | -       | G7      | Width of the SI_MBusy varies<br>according to<br>C_SPLB_NUM_MASTERS.    |
| P24                | SI_MWrErr[0 : C_SPLB_NUM_MASTERS - 1]      | -       | G7      | Width of the SI_MWrErr varies<br>according to<br>C_SPLB_NUM_MASTERS.   |
| P25                | SI_MRdErr[0 : C_SPLB_NUM_MASTERS - 1]      | -       | G7      | Width of the SI_MRdErr varies<br>according to<br>C_SPLB_NUM_MASTERS    |
| P53                | M_AXI_WDATA[C_M_AXI_DATA_WIDTH -1 : 0]     | -       | G33     | Width of the M_AXI_WDATA varies<br>according to<br>C_M_AXI_DATA_WIDTH  |
| P54                | M_AXI_WSTRB[(C_M_AXI_DATA_WIDTH/8) -1 : 0] | -       | G33     | Width of the M_AXI_WSTRB varies according to C_M_AXI_DATA_WIDTH.       |
| P72                | M_AXI_RDATA[C_M_AXI_DATA_WIDTH -1 : 0]     | -       | G33     | Width of the M_AXI_RDATA varies<br>according to<br>C_M_AXI_DATA_WIDTH. |

Table 3: Parameter-I/O Signal Dependencies (Cont'd)

# **Design Details**

## Clocking

The PLBV46 to AXI Bridge is a synchronous design and uses the PLB clock at both PLB and AXI interfaces.

## Reset

SPLB\_Rst is synchronous reset input that resets the bridge upon assertion. The SPLB\_Rst is also used to reset AXI interface.

## **Byte Invariance**

AXI is little endian and PLB is big endian. The PLBV46 to AXI Bridge maintains byte invariance, or using Xilinx IP terminology, byte addressing integrity is maintained for both 32 and 64-bit width data in the bridge design when C\_EN\_BYTE\_SWAP = 1. This means that a 32/64-bit data from any address on the PLBV46 bus has the bytes swapped in traversing the bridge so that byte data of byte lanes of the same numerical address offsets yields the same byte data when read from the little endian AXI side or by a remote master on the big endian PLB side. For byte transactions, any byte addressed data read from the AXI side or the PLB side yields the same byte of data. Write strobe signals from the AXI master port are similarly swapped. Byte and strobe swapping are shown in Figure 2 for 32-bit data width on PLB and AXI (C\_SPLB\_NATIVE\_DWIDTH = 32). When C\_EN\_BYTE\_SWAP = 0, no bytes are swapped.

For the AXI slaves having a mixed address space for registers and memory require byte swapping for the memory address regions and do not require the byte swapping for register address regions. To address this, the parameter C\_NBS\_NUM\_ADDR\_RNGS must be set based on the number of no byte swap address regions in the given address space. The corresponding no byte swap region base and high addresses must be set to the parameters C\_NBS\_RNGx\_BASEADDR and C\_NBS\_RNGx\_HIGHADDR.

Though the parameter C\_EN\_BYTESWAP is '1' for the transactions in these no byte swap address ranges, the byte swapping is not applicable. When C\_EN\_BYTE\_SWAP=0 for the entire address space irrespective of C\_NBS\_NUM\_ADDR\_RNGS, byte swapping is not applicable.

The following Table 4 shows the data bits swap and Table 5 shows byte enables swap from PLB to AXI for different values of C\_EN\_BYTE\_SWAP when C\_NBS\_NUM\_ADDR\_RNGS=0.

When C\_EN\_BYTE\_SWAP=1 and C\_NBS\_NUM\_ADDR\_RNGS/=0, then the data transactions in C\_NBS\_RNGx\_BASEADDR and C\_NBS\_RNGx\_HIGHADDR regions are same as given in Table 4 and Table 5 when C\_EN\_BYTE\_SWAP=0.

#### Table 4: Data bits swap from PLB to AXI when C\_SPLB\_NATIVE\_DWIDTH = 32

| PLB data bits | AXI data bits when C_EN_BYTE_SWAP = 1 | AXI data bits when C_EN_BYTE_SWAP = 0 |
|---------------|---------------------------------------|---------------------------------------|
| D0 - D7       | D7 - D0                               | D31 - D24                             |
| D8 - D15      | D15 - D8                              | D23 - D16                             |
| D16- D23      | D23 - D16                             | D15 - D8                              |
| D24 - D31     | D31 - D24                             | D7 - D0                               |

#### Table 5: Byte enables swap from PLB to write strobes on AXI when C\_SPLB\_NATIVE\_DWIDTH = 32

| PLB byte<br>enables | AXI write strobes when<br>C_EN_BYTE_SWAP = 1 | AXI write strobes when<br>C_EN_BYTE_SWAP = 0 |
|---------------------|----------------------------------------------|----------------------------------------------|
| BE0                 | WSTRB0                                       | WSTRB3                                       |
| BE1                 | WSTRB1                                       | WSTRB2                                       |
| BE2                 | WSTRB2                                       | WSTRB1                                       |
| BE3                 | WSTRB3                                       | WSTRB0                                       |







PLB-side big endian 4-bit enable



AXI-side little endian 4-bit WSTRB

DS711\_02

Figure 2: Byte Data Swap and WrSTRB Swap to BEs as Data Traverses the PLBV46 to AXI Bridge

## **Memory Mapping**

The AXI memory map and the PLB memory map are one single complete 32-bit (4 GB) memory space. The PLBV46 slave module in the bridge does not modify the address for AXI; hence, the address that is presented on the AXI is exactly as received on the PLB when C\_SPLB\_RNGS\_OFFSET is set to "0x00000000".

## **Address Decoding**

Address decoding is required in a shared bus interconnect scheme when  $C_SPLB_P2P = 0$ . In a Point to Point configuration ( $C_SPLB_P2P = 1$ ), there is only one PLB master that communicates with the PLBV46 to AXI Bridge. So the bridge responds to all addresses regardless of the address and the PLB Slave module might be able to reduce resource utilization by eliminating the address decode function and modifying interface behavior to allow for a reduction in latency.

In a shared bus topology (C\_SPLB\_P2P = 0), the PLBV46 to AXI Bridge decodes the address presented on the address bus.

### **Relationships Between the Write AXI Channels**

As the relationship between the address, write data, and write response channels is flexible on AXI, the PLBV46 to AXI bridge issues the write address independent of write data and vice versa.

## **Read Ordering**

When C\_SPLB\_SUPPORT\_BURSTS = 1 and C\_M\_AXI\_SUPPORTS\_THREADS = 1, the PLBV46 to AXI Bridge issues the reads on AXI with different read transfer ID values. The transfers that are requested on SPLB\_SAValid are sent on AXI with different M\_AXI\_ARID. The read reordering depth is 2 and read data interleaving is supported among these transfers. The out-of-order read completion on AXI is supported by storing the read data. The AXI read slave error is not sent on PLB (on S1\_MRdErr) for the reads that are completed out of order on AXI.

When C\_M\_AXI\_SUPPORTS\_THREADS is set to 0, the AXI master module issues the reads with same read transfer ID values so that they are received in order.

When C\_SPLB\_SUPPORT\_BURSTS = 0, only PLB single read transfers are supported and IDs are not used.

## Write Ordering

When C\_SPLB\_SUPPORT\_BURSTS = 1 and C\_M\_AXI\_SUPPORTS\_THREADS = 1, the PLBV46 to AXI Bridge issues write transactions with different transfer ID values where the data ordering depth is 2 and allows the write responses in out-of-order. The transfers that are requested on SPLB\_SAValid are sent on AXI with different M\_AXI\_WID. However the bridge issues the data of write transaction in the same order in which it issues the transaction addresses as the PLB sends the write data in order.

When C\_M\_AXI\_SUPPORTS\_THREADS is set to 0, the AXI master module issues the writes with same write transfer ID values so that they are received in order.

The write error response is not sent on PLB (on S1\_MWrErr) as the write data acknowledge is sent on PLB before the data is sent on AXI. The user has to enable the error registers (set C\_EN\_ERR\_REGS = 1) for such errors.

When C\_SPLB\_SUPPORT\_BURSTS = 0, only PLB single write transfers are supported and IDs are not used.

## **Read and Write Ordering**

When a read followed by a write (or vice versa) is issued to the same address from the PLB, the PLBV46 to AXI Bridge implements an address check against the outstanding transactions and ensures the transactions are issued and completed in order.

When a write followed by write (or read followed by read) to the same address is issued from PLB, the PLBV46 to AXI Bridge does not implement the address check against the two addresses and issues these transactions with different ID values and assumes that the transactions will complete in order.

### **AXI Response Signaling**

EXOKAY is considered as OKAY.

## **Protection Unit Support**

Protection unit support is limited in PLBV46 to AXI Bridge. Privileged and instruction accesses are not supported. All the transactions are normal data accesses. Either secure or non-secure is selected during configuration by the parameter C\_SPLB\_RNGx\_NONSEC\_SEC. When this is set to 0, M\_AXI\_ARPROT[1] and M\_AXI\_AWPROT[1] are set to 0 for address range x (x varies from 1 to 4). When this is set to 1, M\_AXI\_ARPROT[1] & M\_AXI\_AWPROT[1] are set to 1.

When C\_SPLB\_P2P = 1, M\_AXI\_ARPROT[1] and M\_AXI\_AWPROT[1] are set to '1' and the remaining bits are set to zero.

### **Cache Support**

The bufferable and cacheable transaction attributes of AXI transfers are selected by the parameter C\_SPLB\_RNGx\_CACHEABLE\_BUFFERABLE. Assignment of M\_AXI\_AWCACHE and M\_AXI\_ARCACHE for different values of C\_SPLB\_RNGx\_CACHEABLE\_BUFFERABLE is shown in Table 6. When C\_SPLB\_P2P = 1, M\_AXI\_ARCACHE[3:0] and M\_AXI\_AWCACHE[3:0] are set to zeroes for all the AXI requests.

| C_SPLB_RNGx_CACHEABLE_BUFFERABLE | M_AXI_AWCACHE[3:0] | M_AXI_ARCACHE[3:0] |
|----------------------------------|--------------------|--------------------|
| 0                                | "0000"             | "0000"             |
| 1                                | "0001"             | "0001"             |
| 2                                | "0010"             | "0010"             |
| 3                                | "0011"             | "0011"             |

*Table 6:* Assignment of M\_AXI\_AWCACHE and M\_AXI\_ARCACHE

### **Bridge Error Conditions**

An error on AXI results with the response of SLVERR or DECERR. As the bridge supports posted writes and out-oforder reads, these errors cannot be sent on the PLB. For this reason the PLBV46 to AXI Bridge implements the optional Slave Error Address Register (SEAR) and Slave Error Status Register (SESR). The SESR/SEAR registers are accessible from the PLB and are used for system integration and debug or error event logging by a user application. These registers capture the PLB request status and qualifiers as well as the target address when a read or write transaction generates an error on the AXI side. An interrupt signal is driven by the PLB slave to the system interrupt controller to report these errors, when interrupts are enabled by using the Device Global Interrupt Enable Register (DGIE) and Device Interrupt Enable Register (DIER). When both write and read requests on AXI generates errors, a write error has more priority than a read error, so the status qualifiers shows the information of write request that caused the error. It is the user's responsibility not to issue burst transfers that cross the PLBV46 to AXI bridge's high address. During such transfers, the PLB address is not acknowledged by the bridge and PLB\_MTimeout is issued by the arbiter after 16 clock cycles. An edge-sensitive interrupt is generated by the bridge if C\_EN\_ERR\_REGS is 1 and interrupts are enabled. The SESR register shows the status of the transfer that caused a BAR error and the SEAR shows the address of the transfer.

## **Bridge Time Out Condition**

Data phase time out is not implemented inside the bridge. When a request is issued from the PLB, the bridge translates this request into corresponding AXI transfer and requests on AXI. If this request is not responded by AXI, the PLBV46 to AXI bridge and hence PLB waits indefinitely. There is no mechanism implemented inside the PLBV46 to AXI bridge to come out of this kind of situation. It is assumed that AXI responds to all of the AXI requests.

## 4 KB Crossing

As per the AXI specification, bursts must not cross 4 KB boundaries to prevent them from crossing boundaries between slaves and to limit the size of the address incrementer required within slaves. PLBV46 to AXI Bridge takes care of this inside the bridge by splitting the PLB burst transfer into two requests when the PLB issues a burst transfer that crossed 4KB boundary.

## **Outstanding Requests on AXI**

The number of outstanding write /read requests on AXI can be more than 1 when C\_SPLB\_SUPPORT\_BURSTS = 1 and C\_M\_AXI\_SUPPORTS\_THREADS = 1. The read/write transfers that are requested on SPLB\_SAValid are requested on AXI with a different ID and the reordering depth is 2. Therefore, the outstanding read/write request are 2. When a 4 KB crossing is detected in a PLB word or double-word burst in both primary and secondary transfers, outstanding write/read requests are 4 (2 for the requests on SPLB\_PAValid and 2 for the requests on SPLB\_SAValid).

The following Table 7 shows more details on the number of outstanding requests that are generated on AXI depending on the generic combinations.

| C_SPLB_SUPPORT_<br>BURSTS | C_M_AXI_SUPPORT_T<br>HREADS | C_INTERCONNECT_M_AXI_<br>READ_ISSUING/C_INTERCONNECT_M_AXI_WRITE_ISSUING |
|---------------------------|-----------------------------|--------------------------------------------------------------------------|
| 0                         | NA                          | 1                                                                        |
| 1                         | 0                           | 2                                                                        |
| 1                         | 1                           | 4                                                                        |

#### Table 7: Outstanding write/read requests

## **AXI4-Lite Operation**

When C\_SPLB\_SUPPORT\_BURST = 0, only single transfers are supported on the PLB and the AXI4-Lite interface is used on AXI side. For all the other PLB transfers (Example: line and burst transfers), the PLBV46 to AXI bridge does not respond and PLB\_MTimeout is issued by the arbiter after 16 clock cycles.

# **Register Descriptions**

Table 8 shows all the PLBV46 to AXI Bridge registers and their addresses. These registers are enabled by setting C\_EN\_ERR\_REGS to 1. The registers are not used when C\_SPLB\_SUPPORT\_BURSTS = 0 as no posted writes and out of order reads are supported.

| Base Address + Offset (hex)  | Register<br>Name | Access<br>Type     | Default Value<br>(hex) | Description                                |
|------------------------------|------------------|--------------------|------------------------|--------------------------------------------|
| C_SPLB_BRDIGE BASEADDR + 0x0 | SESR             | R/W <sup>(2)</sup> | 0x0                    | Slave Error Status Register                |
| C_SPLB_BRIDGE_BASEADDR + 0x4 | SEAR             | R <sup>(3)</sup>   | 0x0                    | Slave Error Address Register               |
| C_SPLB_BRIDGE_BASEADDR + 0x8 | DGIE             | R/W                | 0x0                    | Device Global Interrupt Enable<br>Register |
| C_SPLB_BRIDGE_BASEADDR + 0xC | DIER             | R/W                | 0x0                    | Device Interrupt Enable Register           |

#### Table 8: PLBV46 to AXI Bridge Registers (1)

#### Notes:

1. These registers are included only when C\_EN\_ERR\_REGS is set to 1.

2. This register is written with a data value of 0xA0000000 to reset SESR and SEAR.

3. Read only register. Writing into this register has no effect.

#### Slave Error Status Register (SESR) and Slave Error Address Register (SEAR)

The following section details the register descriptions of the SESR and SEAR. These registers are included only when C\_EN\_ERR\_REGS is set to 1.

They are used to provide transaction error information to the user application. When these registers are enabled, a Base Address Register (BAR) error and slave error or decode error from the AXI causes a capture trigger to occur for the SESR and the SEAR. The SESR captures the PLB transaction qualifiers and the SEAR captures the PLB address for the first offending command. When captured, the data is retained until the user application reads the data from the registers and then rearms the capture mechanism by writing a 0xA0000000 to the SESR address. This write clears the captured information from the SESR and SEAR. Any other write access to SESR does not generate an error on the PLB and has no effect.

The assertion of a BAR error, slave error or decode error can be used to generate an interrupt to the user application. This requires enabling the Device Global Interrupt Enable Register and Device Interrupt Enable Register. This interrupt can then be used by the user application to signal the need to service the SESR and SEAR.

When C\_EN\_ERR\_REGS is set to 0, the BAR error and errors on AXI cannot be reported to PLB. It is assumed that the user application does not issue transactions that generate errors on AXI.

The SESR is shown in Figure 3 and detailed in Table 9. The SEAR is shown in Figure 4 and detailed in Table 10.



Figure 3: Slave Error Status Register (SESR)

| Table | 9: | Slave Erro | r Status | Register | (SESR) | Bit D | efinitions |
|-------|----|------------|----------|----------|--------|-------|------------|
|-------|----|------------|----------|----------|--------|-------|------------|

| Bit(s) | Name     | Core<br>Access     | Reset<br>Value | Description                                                                                                                                                                                                                                                                                           |
|--------|----------|--------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-20   | Reserved | N/A                | 0              | Reserved                                                                                                                                                                                                                                                                                              |
| 21-23  | Size     | R/W <sup>(1)</sup> | "0000"         | PLB Size:<br>This value reflects the SPLB_size qualifier at the time of error capture.See<br>IBM PLB Specification for SPLB_size description.                                                                                                                                                         |
| 24-27  | MID      | R/W <sup>(1)</sup> | "0000"         | PLB Master ID:<br>This value reflects the SPLB_masterID qualifier at the time of error capture.<br>See IBM PLB Specification for SPLB_masterID description.                                                                                                                                           |
| 28     | RNW      | R/W <sup>(1)</sup> | ʻ0'            | PLB RNW:<br>This bit reflects the state of the SPLB_RNW signal at the time of the error<br>capture.<br>'0' = Write command.<br>'1' = Read command.                                                                                                                                                    |
| 29     | BAR      | R/W <sup>(1)</sup> | ʻ0'            | <ul> <li>BAR Error:<sup>(2)(3)</sup></li> <li>This bit is asserted when a PLB address overruns the address range of the bridge.</li> <li>'0' = No BAR Error asserted.</li> <li>'1' = BAR Error asserted.</li> </ul>                                                                                   |
| 30     | DECERR   | R/W <sup>(1)</sup> | ʻ0'            | Decode Error:<br>This bit is asserted when a decode error (DECERR) is received from the AXI<br>interconnect component. This indicates that there is no slave at the<br>transaction address.<br>'0' = No Decode Error asserted.<br>'1' = Decode Error asserted.                                        |
| 31     | SLVERR   | R/W <sup>(1)</sup> | ʻ0'            | Slave Error:<br>This bit is asserted whenever a slave error (SLVERR) is received from the AXI<br>Slave. This indicates that the access has reached the AXI slave successfully,<br>but the slave wishes to return an error condition.<br>'0' = No Slave Error asserted.<br>'1' = Slave Error asserted. |

#### Notes:

1. This register is cleared by the user application through a system reset or a write to the SESR address with a data value of 0xA0000000.

- 2. During a BAR error, the PLBV46 to AXI bridge does not send address acknowledge due to which PLB\_MTimeout is asserted by arbiter. This transfer is not sent on AXI.
- 3. A BAR error is applicable for only burst transfers. This bit is always zero when C\_SPLB\_SUPPORT\_BURSTS = 0.

Address 0 31 DS679\_04

Figure 4: Slave Error Address Register (SEAR)

|        |                      |                  | 5 ( )       |                                                                                                                                                                                                                                                   |
|--------|----------------------|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit(s) | Name                 | Core Access      | Reset Value | Description                                                                                                                                                                                                                                       |
| 0-31   | Address<br>(0 to 31) | R <sup>[1]</sup> | Zeros       | Transaction Address(0-31):<br>This value reflects the PLB address (0 to 31) qualifier at the time of<br>error capture. If the PLB Address bus is wider than 32 bits, this<br>register contains the Least Significant 32-bit slice of the address. |

| Table | 10: | Slave | Error | Address | Register | (SEAR) | Bit | Definitions |
|-------|-----|-------|-------|---------|----------|--------|-----|-------------|
|-------|-----|-------|-------|---------|----------|--------|-----|-------------|

#### Notes:

1. This register is cleared by the user application through a reset or a write to the SESR address with a data value of 0xA0000000.

### **Device Global Interrupt Enable Register (DGIE)**

The Device Global Interrupt Enable Register provides the final enable/disable for the interrupt output and resides in the Register and Interrupt Module. It is a read/write register addressed at an offset 0x8 from base address C\_SPLB\_BRIDGE\_BASEADDR. If interrupts are globally disabled (the DGIE bit is set to '0'), there is no interrupt from the bridge under any circumstances. This is a single bit read/write register as shown in Figure 5. Table 11 shows the DGIE bit definitions.



Figure 5: Device Global Interrupt Enable Register (DGIE)

| Table | 11. Device Global | Interrupt E | nable Regist | er (DGIE) | Bit Definitions |
|-------|-------------------|-------------|--------------|-----------|-----------------|
| iubic |                   | miceriapt E | music megiot |           | Dit Demitions   |

| Bit(s)  | Name   | Core<br>Access | Reset<br>Value | Description                                                                                                                                             |
|---------|--------|----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 to 30 | Unused | N/A            | 0              | Unused                                                                                                                                                  |
| 31      | DGIE   | Read/Write     | '0'            | Device Global Interrupt Enable:<br>Master Enable for routing Device Interrupt to the System Interrupt<br>Controller.<br>'1' = Enabled<br>'0' = Disabled |

### **Device Interrupt Enable Register (DIER)**

The Device Interrupt Enable Register (DIER) is shown in Figure 6. It is a read/write register addressed at an offset 0xC from base address C\_SPLB\_BRIDGE\_BASEADDR. The bit definitions of this register are as shown in Table 12. The Device Global Interrupt Enable Register provides the final enable/disable for the interrupt output to the processor and resides in the Register and Interrupt Module.



Figure 6: Device Interrupt Enable Register (DIER)

| Bit(s)  | Name               | Core<br>Access | Reset<br>Value | Description                                                                                                                                                                                                                                                   |
|---------|--------------------|----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 to 30 | Unused             | N/A            | 0              | Unused                                                                                                                                                                                                                                                        |
| 29      | BIE <sup>(1)</sup> | Read/Write     | ,0,            | <ul> <li>BAR Interrupt Enable:</li> <li>Interrupt Enable bit for routing BAR error to the System Interrupt Controller.</li> <li>'1' = Interrupt asserts in response to BAR Error</li> <li>'0' = Interrupt does not assert in response to BAR Error</li> </ul> |
| 30      | DIE                | Read/Write     | ,0,            | DECERR Interrupt Enable:<br>Interrupt Enable bit for routing Decode error to the System Interrupt<br>Controller.<br>'1' = Interrupt asserts in response to DECERR<br>'0' = Interrupt does not assert in response to DECERR                                    |
| 31      | SIE                | Read/Write     | '0'            | SLVERR Interrupt Enable:<br>Interrupt Enable bit for routing Slave error to the System Interrupt<br>Controller.<br>'1' = Interrupt asserts in response to SLVERR<br>'0' = Interrupt does not assert in response to SLVERR                                     |

| Table | 12: | Device | Interrupt | Enable | Register | (DIER) | Bit | Definitions |
|-------|-----|--------|-----------|--------|----------|--------|-----|-------------|
|-------|-----|--------|-----------|--------|----------|--------|-----|-------------|

Notes:

1. BAR error is applicable for only burst transfers. This bit is not used when C\_SPLB\_SUPPORT\_BURSTS = 0.

# **Bridge Transaction Translation**

Table 13 shows translation of PLBV46 transaction to AXI transactions. For one PLB transaction, two AXI transactions must be requested when a 4 KB cross is detected in a PLB transfer. AXI allows WRAP type burst transactions of 2, 4, 8, and 16 words; however, PLB only supports 4, 8 word line transactions.

When C\_SPLB\_NATIVE\_DWIDTH = 64, the M\_AXI\_DATA\_WIDTH is set to 64, and a 32-bit PLB master request of a word burst of length 16 is sent on AXI as a INCR burst transfer of length 16 with a burst size 4 bytes in transfer (as a narrow transfer).

When C\_SPLB\_NATIVE\_DWIDTH = 32, the M\_AXI\_DATA\_WIDTH is set to 32 and a 64-bit PLB master request of a double word burst of length 16 is sent on AXI as a INCR burst transfer of burst length 32 with a burst size 4 bytes as the maximum burst length supported on AXI4 is 256.

Table 13: PLB Transaction to AXI Transaction

| PLB Transaction                                         | AXI Transaction                                          | Description                                                                                                                                                                                                                                  |
|---------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single read or write of 1 to<br>4 bytes on a 32-bit PLB | Burst read or write of INCR type with burst length as 1. | When PLB issues a single read with 1/2/3<br>bytes enabled, AXI issues it as INCR burst<br>with burst length 1 and burst size 2 (number<br>of bytes as 4) and controls strobes during<br>writes and discards the unused bytes during<br>read. |
| Single read or write of 1 to<br>8 bytes on a 64-bit PLB | Burst read or write of INCR type with burst length as 1. | When PLB issues a single read with 1 to 7<br>bytes enabled, AXI issues it as INCR burst<br>with burst length 1 and burst size 3(number<br>of bytes as 8) and controls strobes during<br>writes and discards the unused bytes during<br>read  |

| PLB Transaction                                                      | AXI Transaction                                                                                                                                                                                                                             | Description                                                            |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| 4 word cacheline read or write                                       | Burst read or write of WRAP type with burst length as 4.                                                                                                                                                                                    | AXI is always target word first.                                       |
| 8 word cacheline read or write                                       | Burst read or write of WRAP type with burst length as 8                                                                                                                                                                                     | AXI is always target word first.                                       |
| Word Burst read or write of length 2 to 16                           | Burst read or write of INCR type with burst length as 2 to 16 respectively.                                                                                                                                                                 | One PLB burst transaction is translated to one AXI burst transaction.  |
| Double word burst read or write of length 2 to 16                    | Burst read or write of INCR type with burst length<br>as 4 to 32 respectively when the<br>SPLB_NATIVE_DWIDTH is 32. Burst read or write<br>of INCR type with burst length as 2 to 16<br>respectively, when the SPLB_NATIVE_DWIDTH is<br>64. | One PLB burst transaction is translated to one AXI burst transactions. |
| Word/Double word Burst<br>read or write that crosses<br>4KB boundary | Burst read or write of INCR type with burst lengths that depends on the requested address and length of PLB transfer.                                                                                                                       | One PLB burst transaction is translated to two AXI burst transactions. |

Table 13: PLB Transaction to AXI Transaction (Cont'd)

# **Timing Diagrams**

The following timing diagrams illustrate the PLBV46 to AXI Bridge operation for various read and write transfers.

- PLB single write transfer is shown in Figure 7.
- PLB single read transfer is shown in Figure 8.
- PLB 4 word line write transfer are shown in Figure 9.
- PLB 8 word line read transfers are shown in Figure 10.
- PLB Burst write of length 15 transfer are shown in Figure 11.
- PLB Burst read of length 16 transfer are shown in Figure 12.
- PLB Burst Write of length 10 that crosses 4 KB boundary is shown in Figure 13. One PLB transfer is split into two transfers on AXI as 4 KB boundary is crossed.
- PLB Burst Read of length 10 that crosses 4 KB boundary is shown in Figure 14. One PLB transfer is split into two transfers on AXI as 4 KB boundary is crossed.
- PLB back to back read and write transfers are shown in Figure 15.
- PLB Single Write and Read transfer to the PLBV46 to AXI Bridge register DGIE is shown in Figure 16.

| splb_clk<br>splb_masterid<br>splb_abort |           |                                         | <br>                          |                    |                              |
|-----------------------------------------|-----------|-----------------------------------------|-------------------------------|--------------------|------------------------------|
| spib_pavalid<br>spib_savalid            |           | -9.3                                    |                               | (2)                |                              |
| splb_abus                               | 00000000  | (50000000                               | (0000000                      | <u> (</u> 50000004 | (00000000                    |
| spib_msize<br>splb_size                 |           |                                         |                               |                    |                              |
| splb_type                               | 0         |                                         |                               |                    |                              |
| splb_be<br>splb_rnw                     | 0000      | <u>, (FFFF</u>                          | <u> (0000</u>                 | <u>, IFFFF</u>     | <u> </u>                     |
| splb_wrdbus                             | 000000000 | . (1111111111                           |                               |                    |                              |
| spib_wrburst<br>spib_rdburst            |           |                                         |                               |                    |                              |
| opio_rabaror                            |           |                                         |                               |                    |                              |
| sl_wait<br>sl. addrack                  | -         |                                         |                               |                    |                              |
| sl_rearbitrate                          |           | 1                                       | e d                           | 2                  |                              |
| sl_ssize                                | 0         |                                         | V10 V00                       |                    | Via Voa                      |
| si_mpusy<br>sl_wrdack                   | 00        |                                         |                               |                    |                              |
| sl_wrcomp                               | -         |                                         |                               |                    |                              |
| sl_wrbterm<br>sl_rddbus                 |           | 000000000000000000000000000000000000000 | 000000000                     |                    |                              |
| sl_rdwdaddr                             | 0         |                                         |                               |                    |                              |
| sl_rddack<br>sl_rdcomn                  |           |                                         |                               |                    |                              |
| sl_rdbterm                              | -         |                                         |                               |                    |                              |
| m avi aclk                              |           |                                         |                               |                    |                              |
| m_axi_awid                              |           |                                         |                               |                    |                              |
| m_axi_awaddr                            | 00000000  |                                         | <u>(50)</u> 00000000          |                    | <u>(</u> 5 <u>(</u> 00000000 |
| m_axi_awsize<br>m axi awlen             | 2         |                                         |                               |                    |                              |
| m_axi_awburst                           | 0         |                                         | <u>X1 X0</u>                  |                    | <u>(1_)0</u>                 |
| m_axi_awca<br>m_axi_awprot              | 2         |                                         | <u> </u>                      |                    | <u> </u>                     |
| m_axi_awprot<br>m_axi_awvalid           | <u>_</u>  |                                         |                               |                    |                              |
| m_axi_awrea                             |           |                                         |                               |                    |                              |
| m_axi_wdata<br>m_axi_wstrb              | 00000000  |                                         | <u>, 1 100000000</u><br>YF YO |                    | <u>j22j00000000</u><br>YF YO |
| m_axi_wlast                             |           |                                         |                               |                    |                              |
| m_axi_wvalid                            |           |                                         |                               |                    |                              |
| m_axi_wready<br>m_axi_bid               | 0         |                                         |                               |                    |                              |
| m_axi_bresp                             | 0         |                                         |                               |                    | 2                            |
| m_axi_bvalid                            |           |                                         |                               |                    |                              |
| m_axi_bready                            | 2         |                                         |                               |                    |                              |

### Figure 7: Single Write Transfer

| splb_clk<br>splb_masterid<br>splb_abort                                                                                                                                                                                                                       |                                                                                                    | <br><sup>(0)</sup>                                             | л.п.п.п.<br>):   | <u></u>                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------|------------------------|
| splb_pavalid                                                                                                                                                                                                                                                  |                                                                                                    |                                                                |                  | 1                      |
| splb_savalid                                                                                                                                                                                                                                                  |                                                                                                    |                                                                | 1                |                        |
| splb_abus                                                                                                                                                                                                                                                     | 50000000                                                                                           | 10000000                                                       | <u>,50000004</u> | 100000000              |
| splb_msize                                                                                                                                                                                                                                                    |                                                                                                    |                                                                |                  |                        |
| spib_size                                                                                                                                                                                                                                                     |                                                                                                    |                                                                |                  |                        |
| spip_type                                                                                                                                                                                                                                                     |                                                                                                    | Yaaaa                                                          | Vecee            | V0000                  |
| spip_pe                                                                                                                                                                                                                                                       |                                                                                                    |                                                                |                  |                        |
| spip_mw                                                                                                                                                                                                                                                       |                                                                                                    |                                                                |                  |                        |
| spin_winner                                                                                                                                                                                                                                                   | 100000000000000000000000000000000000000                                                            | 000000000000000000000000000000000000000                        |                  |                        |
| spin_winuisi                                                                                                                                                                                                                                                  | 0                                                                                                  |                                                                |                  | 2                      |
| spin_rubuist                                                                                                                                                                                                                                                  |                                                                                                    |                                                                |                  |                        |
| st wait                                                                                                                                                                                                                                                       |                                                                                                    |                                                                |                  |                        |
| sl_addrack                                                                                                                                                                                                                                                    |                                                                                                    | 7                                                              |                  | 1                      |
| sl rearbitrate                                                                                                                                                                                                                                                | 0                                                                                                  | R.                                                             |                  | 2                      |
| sl ssize                                                                                                                                                                                                                                                      | 0                                                                                                  |                                                                |                  |                        |
| sl mbusy                                                                                                                                                                                                                                                      | 00                                                                                                 | )40 <u>(</u> 00                                                |                  | )40 <u>)</u> (00       |
| sl_wrdack                                                                                                                                                                                                                                                     |                                                                                                    |                                                                |                  |                        |
| sl_wrcomp                                                                                                                                                                                                                                                     | 0.<br>                                                                                             |                                                                |                  | 2                      |
| sl_wrbterm                                                                                                                                                                                                                                                    | 29.<br>29.                                                                                         |                                                                |                  |                        |
| sl_rddbus                                                                                                                                                                                                                                                     | 000000000000000000000000000000000000000                                                            | <u>000000000000000 (14 (0000000000000000000000000000000000</u> | 0000             | <u> X03 X000000000</u> |
| sl_rdwdaddr                                                                                                                                                                                                                                                   | 0                                                                                                  |                                                                |                  |                        |
|                                                                                                                                                                                                                                                               |                                                                                                    |                                                                |                  | 1                      |
| sl_rddack                                                                                                                                                                                                                                                     |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp                                                                                                                                                                                                                                        |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm                                                                                                                                                                                                                          |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm                                                                                                                                                                                                                          |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk                                                                                                                                                                                                            |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid                                                                                                                                                                                              |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr                                                                                                                                                                              |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_arlen                                                                                                                                                               |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_arlen<br>m_axi_arlen<br>m_axi_arsize                                                                                                                                |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_arlen<br>m_axi_arlen<br>m_axi_arburst                                                                                                                               | 0<br>0<br>00000000<br>00<br>2<br>0<br>0                                                            |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_arlen<br>m_axi_arlen<br>m_axi_arburst<br>m_axi_arcext                                                                                                               |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_araddr<br>m_axi_arsize<br>m_axi_arburst<br>m_axi_arcac<br>m_axi_arcutid                                                                                             | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>2<br>0<br>0<br>2<br>2<br>0<br>0<br>2<br>2                  |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_araddr<br>m_axi_arlen<br>m_axi_arsize<br>m_axi_arburst<br>m_axi_arprot<br>m_axi_arpadu                                                                              | <br>D<br>00000000<br>00<br>2<br>2<br>0<br>0<br>0<br>2<br>2<br>2                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_araddr<br>m_axi_arsize<br>m_axi_arsize<br>m_axi_arburst<br>m_axi_arprot<br>m_axi_arready<br>m_axi_arready                                                           |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_araddr<br>m_axi_arlen<br>m_axi_arlen<br>m_axi_arburst<br>m_axi_arcac<br>m_axi_arprot<br>m_axi_arready<br>m_axi_arready<br>m_axi_rdata                               | <br>D<br>00000000<br>00<br>2<br>2<br>0<br>0<br>0<br>2<br>2<br>0<br>0<br>0<br>0                     | X1 X0<br>X2 X2<br>X51 X00000000                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_arlen<br>m_axi_arlen<br>m_axi_arsize<br>m_axi_arburst<br>m_axi_arprot<br>m_axi_arprot<br>m_axi_arready<br>m_axi_rdata<br>m_axi_rdata<br>m_axi_rresn                 |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_araddr<br>m_axi_araddr<br>m_axi_arlen<br>m_axi_arsize<br>m_axi_arburst<br>m_axi_arprot<br>m_axi_arprot<br>m_axi_arready<br>m_axi_rdata<br>m_axi_rdata<br>m_axi_rresp<br>m_axi_rlast               | <br>D<br>D0000000<br>D0<br>2<br>2<br>0<br>0<br>2<br>2<br>0<br>0<br>0<br>2<br>2<br>0<br>0<br>0<br>0 |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_arlen<br>m_axi_arlen<br>m_axi_arsize<br>m_axi_arburst<br>m_axi_arprot<br>m_axi_arprot<br>m_axi_arready<br>m_axi_rdata<br>m_axi_rdata<br>m_axi_rtast<br>m_axi_rvalid |                                                                                                    |                                                                |                  |                        |
| sl_rddack<br>sl_rdcomp<br>sl_rdbterm<br>m_axi_aclk<br>m_axi_arid<br>m_axi_araddr<br>m_axi_araddr<br>m_axi_arlen<br>m_axi_arburst<br>m_axi_arburst<br>m_axi_arprot<br>m_axi_arvalid<br>m_axi_rready<br>m_axi_rdata<br>m_axi_rresp<br>m_axi_rready              | <br>D<br>00000000<br>00<br>2<br>2<br>0<br>0<br>0<br>2<br>2<br>0<br>0<br>0<br>0<br>0<br>0           |                                                                |                  |                        |

Figure 8: Single Read Transfer

| spib cik                     |              |      |             | ΓĹ  |                                         | 1 []                                          |       |          |          | 1 🗆    |   | ΓĖ |        | 1 🗆     |      | ΓĹ          | т г |
|------------------------------|--------------|------|-------------|-----|-----------------------------------------|-----------------------------------------------|-------|----------|----------|--------|---|----|--------|---------|------|-------------|-----|
| splb_masterid                | 0            |      | <br>\[1     |     | <br>                                    |                                               |       |          |          |        |   |    |        |         |      |             |     |
| spib abort                   |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| splb pavalid                 |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| splb_savalid                 |              |      |             | 1   |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| spib abus                    | 00000        | 1000 | 150000      | 000 | ľoo                                     | 000000                                        |       |          |          |        |   |    |        |         |      |             | -   |
| spib msize                   |              |      |             |     | ,                                       |                                               |       |          |          |        |   |    |        |         |      |             |     |
| spib_nicize                  | <u> </u>     |      | ľ1          |     | ľn                                      |                                               |       |          |          |        |   |    |        |         |      |             |     |
| snih tyne                    | <u> </u>     |      |             |     | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |                                               |       |          |          |        |   |    |        |         |      |             | -   |
| spin_type<br>spin_type       | <u> </u>     |      | Ϋ́Ε         |     | Yn                                      |                                               |       |          |          |        |   |    |        |         |      | +           | -   |
| spib_sc<br>spib_row          | <u> </u>     |      | _ <u>^i</u> |     | ~~~~~                                   |                                               |       |          |          |        |   |    |        |         |      |             |     |
| spip_inw<br>spip_inw         | 00000        | 1000 | Y11111      | 111 | Y11                                     | 1 1222                                        | 1333  | 444      | 0000000  | 1      |   |    |        |         |      |             | -   |
| spin_winnes                  | 00000        | 0000 |             | 111 |                                         | <u> , د د د</u>                               | 1000  | . ,444 ) | 00000000 | ,      |   |    |        |         |      |             |     |
| spin_winnisi<br>spin_winnisi |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| shin_innnisi                 |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl_wait                      |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl_addrack                   |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl_rearbitrate               |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl_ssize                     | 0            |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl_mbusy                     | 00           |      |             |     | (40                                     |                                               |       |          |          |        |   |    |        |         |      | <u>),00</u> |     |
| sl_wrdack                    |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl_wrcomp                    |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl wrbterm                   |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl rddbus                    | 00000        | 0000 |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl rdwdaddr                  | 0            |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             | _   |
| sl rddack                    |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| sl rdcomp                    |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| si rdbterm                   |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
|                              |              |      |             |     |                                         |                                               | 1     | -        |          |        | 1 |    |        | 1       | 1    | +           |     |
| m_axi_aclk                   |              |      |             |     |                                         |                                               |       |          |          | $\Box$ |   |    |        |         |      |             |     |
| m_axi_awid                   | 0000         |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| m_axi_awaddr                 | 0000         | 0000 |             |     | (50                                     | <u> (000 (000 (000 (000 (000 (000 (000 (0</u> | 00000 |          |          |        |   |    |        |         |      |             |     |
| m_axi_awsize                 | 2            |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| m_axi_awlen                  | 00           |      |             |     | (03                                     | (00                                           |       |          |          |        |   |    |        |         |      |             |     |
| m_axi_awburst                | 0            |      |             |     | 2                                       | )(0                                           |       |          |          |        |   |    |        |         |      |             |     |
| m_axi_awcache                | 0            |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| m_axi_awprot                 | 2            |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| m axi awvalid                |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| m axi awreadv                |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      |             |     |
| m axi wdata                  | 0000         | 0000 |             |     |                                         |                                               |       |          | 222      |        |   | l3 | 33 )44 | 4 1000  | 0000 |             |     |
| m axi wstrb                  | 0            |      |             |     |                                         | ĬF                                            |       |          |          |        |   |    |        | lo      |      |             |     |
| m axi wlast                  | -            |      |             |     |                                         | ('                                            |       |          |          |        |   |    |        |         |      |             |     |
| m_axi_wvalid                 |              |      |             |     |                                         |                                               |       |          |          |        |   |    |        | +       |      |             |     |
| m_axi_wreadu                 |              |      |             |     |                                         |                                               |       | -        |          |        |   |    |        |         |      |             | -   |
| m_axi_wicauy<br>m_axi_hid    | <u></u>      |      |             |     |                                         |                                               |       |          |          |        |   | -  |        |         |      |             |     |
| m_ani_biu<br>m_axi_breen     | <u> </u>     |      |             |     |                                         |                                               |       |          | -        |        |   |    |        |         |      | +           | -   |
| m_avi_brolid                 | <del>-</del> |      |             |     |                                         |                                               |       |          |          |        |   |    |        |         |      | -           |     |
| m_axi_uvanu<br>m_axi_broodu  | <u> </u>     |      |             |     |                                         |                                               |       |          | -        |        |   |    |        |         |      |             |     |
| m_axi_pready                 |              |      |             | -   | -                                       | -                                             |       |          |          |        |   |    |        | <b></b> |      | <u> </u>    |     |

Figure 9: 4 Word Line Write Transfer

| splb_clk<br>splb_masterid                 |                                         |                                                                  |
|-------------------------------------------|-----------------------------------------|------------------------------------------------------------------|
| spib_abon<br>spib_pavalid<br>spib_savalid |                                         |                                                                  |
| splb_abus<br>splb_msize                   | 0000 (30000000)                         | 0000000                                                          |
| splb_size                                 | 0 )2                                    | 0                                                                |
| splb_be                                   | 0000 (FFFF)                             | 0000                                                             |
| spib_rnw<br>splb_wrdbus                   | <br>0000000000000000000000000000000     | 0                                                                |
| splb_wrburst<br>splb_rdburst              |                                         |                                                                  |
| sl_wait                                   |                                         |                                                                  |
| sl_addrack                                |                                         |                                                                  |
| sl_rearbitrate<br>sl_ssize                | 0                                       |                                                                  |
| sl_mbusy<br>sl wrdack                     | 00                                      | 40 X00                                                           |
| sl_wrcomp                                 |                                         |                                                                  |
| sl_rddbus                                 | 000000000000000000000000000000000000000 | 0 )(2ED)(312C)(237F)(0E2)(8393)(223E)(F50)(9D2)(0000000000000000 |
| sl_rdwdaddr<br>sl_rddack                  | 0                                       | <u>1 (2 )3 )4 )5 )6 )7 )0</u>                                    |
| sl_rdcomp<br>sl_rdbterm                   | 0<br>                                   |                                                                  |
| m ovi oolk                                |                                         |                                                                  |
| m_axi_acik<br>m_axi_arid                  |                                         |                                                                  |
| m_axi_araddr<br>m_axi_arlen               | 00000000                                | 3000                                                             |
| m_axi_arsize                              | 2                                       | 07 <u>100</u>                                                    |
| m_axi_arburst<br>m_axi_arcac              |                                         | 2 <u>\0</u><br>2 \10                                             |
| m_axi_arprot                              | 2                                       |                                                                  |
| m_axi_arvalid<br>m axi arready            |                                         |                                                                  |
| m_axi_rid                                 | 0                                       |                                                                  |
| m_axi_rdata<br>m_axi_rresp                | 00000000                                | j26B2 jB7F j5FA jF18 jA56 jC39 j48B5j9152 j00000000              |
| m_axi_rlast                               |                                         |                                                                  |
| m_axi_rvaild<br>m_axi_rready              |                                         |                                                                  |
|                                           |                                         | DS711_10                                                         |

Figure 10: 8 Word Line Read Transfer

| splb_clk<br>splb_masterid     |                 |              | www      |                                               |           | www                       |                                         |           | www       |          |          |               | Г |
|-------------------------------|-----------------|--------------|----------|-----------------------------------------------|-----------|---------------------------|-----------------------------------------|-----------|-----------|----------|----------|---------------|---|
| splb_abort                    | <u>-</u>        |              |          |                                               |           |                           |                                         |           |           |          |          |               |   |
| spib_pavalid<br>spib_savalid  |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               | — |
| spib_savanu<br>spib_abus      | 0001500         |              | )        |                                               |           |                           | 1500 X                                  | 00000000  |           |          |          |               | = |
| splb_msize                    | 0               | ,            |          |                                               |           |                           | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |           |           |          |          |               | _ |
| splb_size                     | <u>0 (</u> A    | )(O          |          |                                               |           |                           | ĽA ľ                                    | 0         |           |          |          |               | _ |
| splb_type                     | 0               | 7            |          |                                               |           |                           |                                         |           |           |          |          |               | _ |
| spib_be                       | <u>p ïF</u>     | jo           |          |                                               |           |                           |                                         | 0         |           |          |          |               | — |
| spip_mw<br>spib_wrdbus        |                 | <u> </u>     | ****     | <u>, , , , , , , , , , , , , , , , , , , </u> | Υ Υορορο  | 100                       |                                         |           |           |          |          |               | = |
| splb_wrburst                  |                 |              |          |                                               | 7 1000000 | ,00                       |                                         |           |           |          |          |               | _ |
| splb_rdburst                  |                 |              |          |                                               | -         |                           |                                         |           |           |          |          |               | = |
|                               |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               |   |
| sl_wait                       |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               |   |
| sl_addrack                    | ſ               |              |          |                                               |           |                           |                                         |           |           |          |          |               |   |
| sl_rearbitrate                | <u> </u>        |              |          |                                               |           |                           |                                         |           |           |          |          |               | = |
| si_ssize<br>el mhueu          |                 | Yan          |          |                                               |           |                           |                                         |           |           |          |          |               | = |
| sl wrdack                     | 00              |              |          |                                               |           |                           |                                         |           |           |          |          |               | _ |
| sl_wrcomp                     |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               | _ |
| sl_wrbterm                    |                 |              |          |                                               | 1         |                           |                                         |           |           |          |          |               | _ |
| sl_rddbus                     | <u>b0000000</u> |              |          |                                               |           |                           |                                         |           |           |          |          |               | _ |
| si_rdwdaddr                   | 0               |              |          |                                               |           |                           |                                         |           |           |          |          |               | — |
| si_rdcomp                     |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               | — |
| sl_rdbterm                    |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               | _ |
| m avi aclk                    | Honor           |              |          |                                               |           |                           |                                         |           |           |          |          |               | 1 |
| m_axi_acik<br>m_axi_awid      |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               |   |
| m_axi_awaddr                  | 00000000        | ) (000000    | 00       |                                               |           |                           |                                         |           |           |          |          |               | = |
| m_axi_awsize                  | 2               |              |          |                                               |           |                           |                                         |           |           |          |          |               | _ |
| m_axi_awlen                   | 00              | <u>) (00</u> |          |                                               |           |                           |                                         |           |           |          |          |               | _ |
| m_axi_awburst                 |                 | 1,10         |          |                                               |           |                           |                                         |           |           |          |          |               | = |
| m_axi_awcache<br>m_axi_awnrot | 2               |              |          |                                               |           |                           |                                         |           |           |          |          |               | = |
| m_axi_awvalid                 | -               |              |          |                                               |           |                           |                                         |           |           |          |          |               | — |
| m_axi_awready                 |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               | = |
| m_axi_wdata                   | 0000000         | ) () (91     | E28E87 ) | <u>(1C5F3</u> ;                               | 209 (D)(  | 6 <u>(</u> A <u>(</u> 558 | 3D <u>(</u> 5 (                         | C (F44 )( | 2 ) (60D1 | 124C (A6 | 38D8 (5F | 087403 (0000) | 0 |
| m_axi_wstrb                   | 0               | <u>, į</u> F |          |                                               |           |                           |                                         |           |           |          |          | <u></u>       |   |
| m_axi_wlast                   |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               | — |
| m_axi_wvanu<br>m_axi_wreadv   |                 |              |          |                                               |           |                           | ПП                                      |           |           |          |          |               | = |
| m_axi_bid                     | 0               |              |          | -                                             |           |                           |                                         |           |           |          |          |               | _ |
| m_axi_bresp                   | 0               |              |          |                                               |           |                           |                                         |           |           |          |          |               | _ |
| m_axi_bvalid                  |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               |   |
| m_axi_bready                  |                 |              |          |                                               |           |                           |                                         |           |           |          |          |               |   |

Figure 11: Burst Write Transfer of Length 15

| spib cik                                                                                                         |                                         |                                                                                   |                                  |
|------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------|----------------------------------|
| splb masterid                                                                                                    | 1                                       |                                                                                   |                                  |
| splb_abort                                                                                                       |                                         |                                                                                   | 50<br>20                         |
| splb pavalid                                                                                                     |                                         |                                                                                   | 5.<br>                           |
| splb_savalid                                                                                                     |                                         |                                                                                   |                                  |
| splb_abus                                                                                                        | 50000000                                | <u>(0000000</u>                                                                   |                                  |
| splb_msize                                                                                                       | 0                                       |                                                                                   | -                                |
| splb_size                                                                                                        | A                                       | <u>(0</u>                                                                         |                                  |
| splb_type                                                                                                        | 0                                       |                                                                                   |                                  |
| splb_be                                                                                                          | FFFF                                    | <u>X0000</u>                                                                      |                                  |
| splb_rnw                                                                                                         |                                         |                                                                                   | 50<br>                           |
| splb_wrdbus                                                                                                      | 000000000000000000000000000000000000000 | 000000000000000                                                                   |                                  |
| splb_wrburst                                                                                                     | 2                                       |                                                                                   |                                  |
| splb_rdburst                                                                                                     |                                         |                                                                                   | 19                               |
| 18. Andre 17. St. 19. St |                                         |                                                                                   |                                  |
| sl_wait                                                                                                          | 2                                       |                                                                                   | <u></u>                          |
| sl_addrack                                                                                                       |                                         | 1                                                                                 | 6                                |
| sl_rearbitrate                                                                                                   |                                         |                                                                                   |                                  |
| sl_ssize                                                                                                         | 0                                       |                                                                                   |                                  |
| sl_mbusy                                                                                                         | 00                                      | <u>/40</u>                                                                        | (00                              |
| sl_wrdack                                                                                                        | 2                                       |                                                                                   | 50                               |
| sl_wrcomp                                                                                                        |                                         |                                                                                   |                                  |
| sl_wrbterm                                                                                                       |                                         |                                                                                   |                                  |
| sl_rddbus                                                                                                        | 000000000000000000000000000000000000000 | )00000000000                                                                      | I (65 (3A (2E (00000000000000000 |
| sl_rdwdaddr                                                                                                      | 0                                       |                                                                                   |                                  |
| sl_rddack                                                                                                        |                                         |                                                                                   | 2                                |
| sl_rdcomp                                                                                                        |                                         |                                                                                   |                                  |
| sl_rdbterm                                                                                                       |                                         |                                                                                   |                                  |
|                                                                                                                  | <u></u>                                 |                                                                                   |                                  |
| m_axi_aclk                                                                                                       |                                         |                                                                                   |                                  |
| m_axi_arid                                                                                                       | 0                                       |                                                                                   |                                  |
| m_axi_araddr                                                                                                     | 00000000                                | , (50 , (00000000                                                                 |                                  |
| m_axi_arlen                                                                                                      | 00                                      | <u>,UF ,UU</u>                                                                    |                                  |
| m_axi_arsize                                                                                                     | 2                                       |                                                                                   |                                  |
| m_axi_arburst                                                                                                    | 0                                       |                                                                                   |                                  |
| m_axi_arcache                                                                                                    | 0                                       |                                                                                   |                                  |
| m_axi_arprot                                                                                                     | 2                                       |                                                                                   |                                  |
| m_axi_arvalid                                                                                                    |                                         |                                                                                   |                                  |
| m_axi_arready                                                                                                    |                                         |                                                                                   |                                  |
| m_axi_rid                                                                                                        | <u>U</u>                                |                                                                                   | Via V2222222                     |
| m_axi_rdata                                                                                                      | 0000000                                 | <u>, ков ,43 ,5D ,47 ,1 н ,1С3 ,н 7 ,1 F8 ,1 F ,1 E2 ,1 F8 ,1D ,154 ,1 F ,149</u> |                                  |
| m_axi_rresp                                                                                                      | <u>U</u>                                |                                                                                   |                                  |
| m_axi_rlast                                                                                                      | <del></del>                             |                                                                                   |                                  |
| m_axi_rvalid                                                                                                     | 8                                       |                                                                                   |                                  |
| m_axi_rready                                                                                                     |                                         |                                                                                   |                                  |
|                                                                                                                  |                                         |                                                                                   | DS711_12                         |

Figure 12: Burst Read Transfer of Length 16



Figure 13: Burst Write Transfer of Length 10 That Crosses 4 KB Boundary on AXI

| splb_clk<br>splb_masterid |                                        |
|---------------------------|----------------------------------------|
| splb_abort                |                                        |
| splb_pavalid              |                                        |
| splb_savalid              |                                        |
| splb_abus                 | 000 150003FF8 10000000                 |
| splb_msize                |                                        |
| splb_size                 |                                        |
| splb_type                 |                                        |
| spib_be                   |                                        |
| spib_rnw                  |                                        |
| spip_wrapus               |                                        |
| spip_wrburst              |                                        |
| ship_inprist              |                                        |
| el subit                  |                                        |
| si_wait                   |                                        |
| si_auurack                |                                        |
| si_rearbitrate            |                                        |
| si_ssize                  |                                        |
| sl_wrdack                 |                                        |
| sl_wrcomn                 |                                        |
| sl_wrbterm                |                                        |
| sl rddbus                 | 00000000000000000000000000000000000000 |
| sl_rdwdaddr               |                                        |
| sl_rddack                 |                                        |
| sl_rdcomp                 |                                        |
| sl_rdbterm                |                                        |
|                           |                                        |
| m_axi_aclk                |                                        |
| m_a×i_arid                | 0                                      |
| m_axi_araddr              | 0000000 (500 (500 )00000000            |
| m_axi_arlen               | 00 (01 )(07 )(00                       |
| m_axi_arsize              | 2                                      |
| m_axi_arburst             | 0 11 10                                |
| m_axi_arcac               | 0 (3 )0                                |
| m_axi_arprot              | 2 10 12                                |
| m_axi_arvalid             |                                        |
| m_axi_arready             |                                        |
| m_axi_rid                 |                                        |
| m_axi_rdata               | 100000000 10EF                         |
| m_axi_rresp               |                                        |
| m_axi_riast               |                                        |
| m_axi_rvalid              |                                        |
| m_axi_freauy              |                                        |
|                           | D\$711_14                              |

Figure 14: Burst Read Transfer of Length 10 That Crosses 4 KB Boundary on AXI

| spib_cik<br>spib_masterid                  |                                                                                                                   |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| splb_abort<br>splb_pavalid<br>splb_savalid |                                                                                                                   |
| splb_abus                                  | 3910CCC0)54E9FF00 )51FFFF )31FFFFC8 )56815DB5                                                                     |
| spib_msize<br>splb_size                    | 2(A)0                                                                                                             |
| spib_type<br>spib_be                       | 0<br>FFFF VEFE V4444                                                                                              |
| splb_be<br>splb_rnw                        |                                                                                                                   |
| splb_wrdbus<br>splb_wrburst                | <u>369FFDB4D, 12, 18,12, 1, 15A32,10,11, 18,13,1F,19,18,17,18,14,18,10024000000240000024000002400000024000000</u> |
| splb_rdburst                               |                                                                                                                   |
| sl_wait                                    |                                                                                                                   |
| si_addrack<br>sl_rearbitrate               |                                                                                                                   |
| sl_ssize                                   |                                                                                                                   |
| sl_mbusy<br>sl_wrdack                      |                                                                                                                   |
| sl_wrcomp<br>sl_wrbterm                    |                                                                                                                   |
| sl_rddbus                                  | <u>\[0\]1\]0000000000000000000000000\[5\]1\]7\[4\]6\[0\[0\]0\[2\]20000</u>                                        |
| sl_rdwdaddr<br>sl_rddack                   |                                                                                                                   |
| sl_rdcomp<br>sl_rdbterm                    |                                                                                                                   |
| –<br>m axi aclk                            |                                                                                                                   |
| m_axi_awid                                 |                                                                                                                   |
| m_axi_awaddr<br>m_axi_awsize               | 2                                                                                                                 |
| m_axi_awlen                                |                                                                                                                   |
| m_axi_awburst<br>m_axi_awca                |                                                                                                                   |
| m_axi_awprot<br>m_axi_awvalid              |                                                                                                                   |
| m_axi_awrea                                |                                                                                                                   |
| m_axi_wdata<br>m_axi_wstrb                 | 0 ) F (0 ) F (0 ) F (0 ) F (0 ) F                                                                                 |
| m_axi_wlast<br>m_axi_wvalid                |                                                                                                                   |
| m_axi_wready                               |                                                                                                                   |
| m_axi_bid<br>m axi bresp                   |                                                                                                                   |
| m_axi_bvalid                               |                                                                                                                   |
| avi_nieady                                 |                                                                                                                   |
| m_axi_acik<br>m_axi_arid                   |                                                                                                                   |
| m_axi_araddr<br>m_axi_arlen                | 00000000 <u>\5\00000000 \3\3\00000000</u><br>00 \07\00 \00\00                                                     |
| m_axi_arsize                               |                                                                                                                   |
| m_axi_arburst<br>m_axi_arcac               |                                                                                                                   |
| m_axi_arprot                               |                                                                                                                   |
| m_axi_arvaild<br>m_axi_arready             |                                                                                                                   |
| m_axi_rid<br>m_axi_rdata                   | <u>x0 X1 X0</u><br><u>x00000000 XFX4X0X6Y9X8X9X6X5X9X0X5XFX6X X X X3X60000000</u>                                 |
| m_axi_rresp                                |                                                                                                                   |
| m_axi_rlast<br>m_axi_rvalid                |                                                                                                                   |
| m axi rreadv                               |                                                                                                                   |



www.xilinx.com

| splb_clk<br>splb_masterid    |                                         |                                              |                     |                        |
|------------------------------|-----------------------------------------|----------------------------------------------|---------------------|------------------------|
| spib_abort<br>spib_pavalid   |                                         | 1                                            |                     |                        |
| splb_savalid                 |                                         | 2.                                           | Vacaaaaaa           | Vacana                 |
| splb_abus                    |                                         | 100000000<br>Yo                              | <u>,20000008</u> Y1 | <u>,00000000</u><br>Yo |
| spip_msize<br>snlb_size      | 0                                       | <u>,                                    </u> | <u></u>             | <u>^0</u>              |
| spib_type                    | 0                                       |                                              |                     |                        |
| splb_be                      | 0 (F0F0                                 | )0000                                        | (FOFO               | <u>(0000</u>           |
| splb_rnw                     |                                         |                                              |                     |                        |
| spip_wrabus<br>spib_wrburst  | <u> , FEFFFFFF00000000FF</u>            |                                              |                     |                        |
| splb_rdburst                 |                                         |                                              |                     | 0                      |
|                              |                                         |                                              |                     |                        |
| sl_wait                      |                                         | 1                                            |                     |                        |
| si_addrack<br>sl_rearhitrate |                                         |                                              |                     |                        |
| sl_ssize                     | 1 X0                                    | )1                                           | )(0                 | (1                     |
| sl_mbusy                     | 00                                      | <u>)40 )00</u>                               |                     | <u>(40 )(00 )</u>      |
| sl_wrdack                    |                                         |                                              |                     |                        |
| si_wrcomp<br>sl_wrbterm      |                                         |                                              |                     |                        |
| sl_rddbus                    | 000000000000000000000000000000000000000 | 0000000                                      |                     | <u> (00000 (0</u>      |
| sl_rdwdaddr                  | 0                                       |                                              |                     |                        |
| sl_rddack                    |                                         |                                              |                     |                        |
| si_rucomp<br>sl_rdbterm      |                                         |                                              |                     |                        |
|                              |                                         |                                              |                     | DS711_16               |

Figure 16: Single Write and Read Transfers to PLBV46 to AXI Bridge Register (DGIE)

www.xilinx.com

# **Device Utilization and Performance Benchmarks**

## **Core Performance**

Because the PLBV46 to AXI Bridge is a module that can be used with other design pieces in the Field Programmable Gate Array (FPGA), the resource utilization and timing numbers reported in this section are estimates only. When the PLBV46 to AXI Bridge is combined with other pieces of the FPGA design, the utilization of FPGA resources and timing of the design will vary from the results reported here.

The PLBV46 to AXI Bridge resource utilization benchmarks for many parameter combinations are measured with the Artix-7 FPGA as the target device are shown in Table 14..

|            | Par                      | ameter        | Values                    | Devic                        | Performance   |                              |                           |                |                     |        |                  |      |                        |
|------------|--------------------------|---------------|---------------------------|------------------------------|---------------|------------------------------|---------------------------|----------------|---------------------|--------|------------------|------|------------------------|
| C_SPLB_P2P | C_SPLB_NATIVE_<br>DWIDTH | C_SPLB_DWIDTH | C_SPLB_SUPPORT_<br>BURSTS | C_SPLB_SUPPORT_<br>CACHELINE | C_EN_ERR_REGS | C_M_AXI_SUPPORTS_<br>THREADS | C_SPLBI_NUM_<br>ADDR_RNGS | C_EN_BYTE_SWAP | C_NBS_NUM_ADDR_RNGS | Slices | Slice Flip-Flops | LUTs | F <sub>MAX</sub> (MHz) |
| 1          | 32                       | 32            | 0                         | NA                           | NA            | NA                           | NA                        | 1              | 0                   | 63     | 228              | 214  | 240                    |
| 0          | 32                       | 64            | 0                         | NA                           | NA            | NA                           | 1                         | 0              | 0                   | 66     | 292              | 208  | 196                    |
| 0          | 32                       | 128           | 0                         | NA                           | NA            | NA                           | 1                         | 0              | 0                   | 64     | 292              | 220  | 198                    |
| 0          | 32                       | 32            | 1                         | 0                            | 0             | 0                            | 1                         | 1              | 0                   | 201    | 545              | 560  | 200                    |
| 0          | 32                       | 32            | 1                         | 0                            | 1             | 0                            | 2                         | 1              | 0                   | 261    | 661              | 656  | 200                    |
| 0          | 32                       | 32            | 1                         | 1                            | 1             | 0                            | 3                         | 1              | 0                   | 296    | 691              | 698  | 200                    |
| 0          | 64                       | 64            | 1                         | 1                            | 1             | 0                            | 3                         | 1              | 0                   | 255    | 800              | 828  | 200                    |
| 0          | 32                       | 128           | 1                         | 1                            | 1             | 1                            | 4                         | 1              | 0                   | 477    | 1040             | 1294 | 220                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 1                            | 4                         | 1              | 0                   | 502    | 1172             | 1436 | 206                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 1                            | 1                         | 0              | 0                   | 542    | 1172             | 1437 | 210                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 0                            | 4                         | 1              | 2                   | 358    | 512              | 673  | 200                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 0                            | 1                         | 1              | 4                   | 376    | 512              | 691  | 175                    |

#### Table 14: Performance and Resource Utilization Benchmarks for Artix-7<sup>(1)</sup> FPGA and Zynq-7000 Device

1. Artix-7 FPGA (XC7A350T-FBG676-3)

The PLBV46 to AXI Bridge resource utilization benchmarks for many parameter combinations are measured with the Virtex®-7 FPGA as the target device are shown in Table 15.

|            | Pai                      | rameter       | Values                    | Device Resources             |               |                              | Performance               |                |                     |        |                  |      |                        |
|------------|--------------------------|---------------|---------------------------|------------------------------|---------------|------------------------------|---------------------------|----------------|---------------------|--------|------------------|------|------------------------|
| C_SPLB_P2P | C_SPLB_NATIVE_<br>DWIDTH | C_SPLB_DWIDTH | C_SPLB_SUPPORT_<br>BURSTS | C_SPLB_SUPPORT_<br>CACHELINE | C_EN_ERR_REGS | C_M_AXI_SUPPORTS_<br>THREADS | C_SPLBI_NUM_<br>ADDR_RNGS | C_EN_BYTE_SWAP | C_NBS_NUM_ADDR_RNGS | Slices | Slice Flip-Flops | LUTs | F <sub>MAX</sub> (MHz) |
| 1          | 32                       | 32            | 0                         | NA                           | NA            | NA                           | NA                        | 1              | 0                   | 63     | 228              | 214  | 250                    |
| 0          | 32                       | 64            | 0                         | NA                           | NA            | NA                           | 1                         | 0              | 0                   | 62     | 292              | 208  | 240                    |
| 0          | 32                       | 128           | 0                         | NA                           | NA            | NA                           | 1                         | 0              | 0                   | 65     | 292              | 206  | 240                    |
| 0          | 32                       | 32            | 1                         | 0                            | 0             | 0                            | 1                         | 1              | 0                   | 195    | 545              | 561  | 250                    |
| 0          | 32                       | 32            | 1                         | 0                            | 1             | 0                            | 2                         | 1              | 0                   | 212    | 661              | 665  | 210                    |
| 0          | 32                       | 32            | 1                         | 1                            | 1             | 0                            | 3                         | 1              | 0                   | 292    | 691              | 696  | 236                    |
| 0          | 64                       | 64            | 1                         | 1                            | 1             | 0                            | 3                         | 1              | 0                   | 308    | 800              | 820  | 222                    |
| 0          | 32                       | 128           | 1                         | 1                            | 1             | 1                            | 4                         | 1              | 0                   | 499    | 1040             | 1288 | 239                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 1                            | 4                         | 1              | 0                   | 697    | 1172             | 1423 | 218                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 1                            | 1                         | 0              | 0                   | 622    | 1172             | 1418 | 231                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 0                            | 4                         | 1              | 2                   | 337    | 512              | 666  | 210                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 0                            | 1                         | 1              | 4                   | 323    | 512              | 722  | 200                    |

#### Table 15: Performance and Resource Utilization Benchmarks for Virtex-7 FPGA (XC7V855T-FFG1157-3)

The PLBV46 to AXI Bridge resource utilization benchmarks for many parameter combinations are measured with the Kintex<sup>TM</sup>-7 FPGA as the target device are shown in Table 16.

|            | Pa                       | rameter       | r Values                  | Device Resources             |               |                              | Performance               |                |                     |        |                  |      |                        |
|------------|--------------------------|---------------|---------------------------|------------------------------|---------------|------------------------------|---------------------------|----------------|---------------------|--------|------------------|------|------------------------|
| C_SPLB_P2P | C_SPLB_NATIVE_<br>DWIDTH | C_SPLB_DWIDTH | C_SPLB_SUPPORT_<br>BURSTS | C_SPLB_SUPPORT_<br>CACHELINE | C_EN_ERR_REGS | C_M_AXI_SUPPORTS_<br>THREADS | C_SPLBI_NUM_<br>ADDR_RNGS | C_EN_BYTE_SWAP | C_NBS_NUM_ADDR_RNGS | Slices | Slice Flip-Flops | LUTs | F <sub>MAX</sub> (MHz) |
| 1          | 32                       | 32            | 0                         | NA                           | NA            | NA                           | NA                        | 1              | 0                   | 63     | 228              | 214  | 291                    |
| 0          | 32                       | 64            | 0                         | NA                           | NA            | NA                           | 1                         | 0              | 0                   | 62     | 292              | 208  | 233                    |
| 0          | 32                       | 128           | 0                         | NA                           | NA            | NA                           | 1                         | 0              | 0                   | 65     | 292              | 206  | 236                    |
| 0          | 32                       | 32            | 1                         | 0                            | 0             | 0                            | 1                         | 1              | 0                   | 195    | 545              | 561  | 243                    |
| 0          | 32                       | 32            | 1                         | 0                            | 1             | 0                            | 2                         | 1              | 0                   | 212    | 661              | 665  | 236                    |
| 0          | 32                       | 32            | 1                         | 1                            | 1             | 0                            | 3                         | 1              | 0                   | 292    | 691              | 696  | 219                    |
| 0          | 64                       | 64            | 1                         | 1                            | 1             | 0                            | 3                         | 1              | 0                   | 308    | 800              | 820  | 232                    |
| 0          | 32                       | 128           | 1                         | 1                            | 1             | 1                            | 4                         | 1              | 0                   | 499    | 1040             | 1288 | 249                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 1                            | 4                         | 1              | 0                   | 697    | 1172             | 1423 | 237                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 1                            | 1                         | 0              | 0                   | 622    | 1172             | 1418 | 213                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 0                            | 4                         | 1              | 2                   | 337    | 512              | 666  | 210                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1             | 0                            | 1                         | 1              | 4                   | 323    | 512              | 722  | 200                    |

| Table To. Performance and Resource Junization Denchmarks for Kintex-7.9 FPGA and Zyng-7000 Devic | Table | 16: Performance and Resource | Utilization | Benchmarks | for Kintex-7 | <sup>1)</sup> FPGA | and Zyng-7000 Dev | ice |
|--------------------------------------------------------------------------------------------------|-------|------------------------------|-------------|------------|--------------|--------------------|-------------------|-----|
|--------------------------------------------------------------------------------------------------|-------|------------------------------|-------------|------------|--------------|--------------------|-------------------|-----|

1. Kintex-7 (XC7K410T-FFG676-3)

The PLBV46 to AXI Bridge resource utilization benchmarks for many parameter combinations are measured with the Virtex-6 FPGA as the target device are shown in Table 17.

|            | Р                        | aramete       | r Values                  |                              | Device Resources Perfermant |                              |                           | Perfor mance   |                     |        |                  |      |                        |
|------------|--------------------------|---------------|---------------------------|------------------------------|-----------------------------|------------------------------|---------------------------|----------------|---------------------|--------|------------------|------|------------------------|
| C_SPLB_P2P | C_SPLB_NATIVE_<br>DWIDTH | C_SPLB_DWIDTH | C_SPLB_SUPPORT_<br>BURSTS | C_SPLB_SUPPORT_<br>CACHELINE | C_EN_ERR_REGS               | C_M_AXI_SUPPORTS_<br>THREADS | C_SPLBI_NUM_<br>ADDR_RNGS | C_EN_BYTE_SWAP | C_NBS_NUM_ADDR_RNGS | Slices | Slice Flip-Flops | LUTs | F <sub>MAX</sub> (MHz) |
| 1          | 32                       | 32            | 0                         | NA                           | NA                          | NA                           | NA                        | 1              | 0                   | 74     | 228              | 202  | 210                    |
| 0          | 32                       | 64            | 0                         | NA                           | NA                          | NA                           | 1                         | 0              | 0                   | 64     | 292              | 207  | 170                    |
| 0          | 32                       | 128           | 0                         | NA                           | NA                          | NA                           | 1                         | 0              | 0                   | 65     | 292              | 202  | 170                    |
| 0          | 32                       | 32            | 1                         | 0                            | 0                           | 0                            | 1                         | 1              | 0                   | 209    | 545              | 570  | 176                    |
| 0          | 32                       | 32            | 1                         | 0                            | 1                           | 0                            | 2                         | 1              | 0                   | 271    | 661              | 650  | 185                    |
| 0          | 32                       | 32            | 1                         | 1                            | 1                           | 0                            | 3                         | 1              | 0                   | 315    | 691              | 698  | 177                    |
| 0          | 64                       | 64            | 1                         | 1                            | 1                           | 0                            | 3                         | 1              | 0                   | 241    | 800              | 820  | 170                    |
| 0          | 32                       | 128           | 1                         | 1                            | 1                           | 1                            | 4                         | 1              | 0                   | 530    | 1040             | 1280 | 160                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1                           | 1                            | 4                         | 1              | 0                   | 561    | 1172             | 1462 | 160                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1                           | 1                            | 1                         | 0              | 0                   | 542    | 1172             | 1424 | 171                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1                           | 0                            | 4                         | 1              | 2                   | 261    | 512              | 663  | 160                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1                           | 0                            | 1                         | 1              | 4                   | 253    | 512              | 716  | 170                    |

#### Table 17: Performance and Resource Utilization Benchmarks Virtex-6 FPGA (XC6VLX130T-FF1156-1)

The PLBV46 to AXI Bridge resource utilization benchmarks for many parameter combinations are measured with the Spartan®-6 FPGA as the target device are shown in Table 18.

|            | Р                        | aramete       | r Values                  |                              | Device Resources Perf |                              |                          |                |                     |        |                  |      |                        |
|------------|--------------------------|---------------|---------------------------|------------------------------|-----------------------|------------------------------|--------------------------|----------------|---------------------|--------|------------------|------|------------------------|
| C_SPLB_P2P | C_SPLB_NATIVE_<br>DWIDTH | C_SPLB_DWIDTH | C_SPLB_SUPPORT_<br>BURSTS | C_SPLB_SUPPORT_<br>CACHELINE | C_EN_ERR_REGS         | C_M_AXI_SUPPORTS_<br>THREADS | C_SPLB_NUM_<br>ADDR_RNGS | C_EN_BYTE_SWAP | C_NBS_NUM_ADDR_RNGS | Slices | Slice Flip-Flops | LUTS | F <sub>MAX</sub> (MHz) |
| 1          | 32                       | 32            | 0                         | NA                           | NA                    | NA                           | NA                       | 1              | 0                   | 69     | 228              | 210  | 100                    |
| 0          | 32                       | 64            | 0                         | NA                           | NA                    | NA                           | 1                        | 0              | 0                   | 88     | 292              | 212  | 100                    |
| 0          | 32                       | 128           | 0                         | NA                           | NA                    | NA                           | 1                        | 0              | 0                   | 94     | 292              | 198  | 100                    |
| 0          | 32                       | 32            | 1                         | 0                            | 0                     | 0                            | 1                        | 1              | 0                   | 202    | 545              | 546  | 100                    |
| 0          | 32                       | 32            | 1                         | 0                            | 1                     | 0                            | 2                        | 1              | 0                   | 223    | 661              | 655  | 100                    |
| 0          | 32                       | 32            | 1                         | 1                            | 1                     | 0                            | 3                        | 1              | 0                   | 232    | 691              | 688  | 100                    |
| 0          | 64                       | 64            | 1                         | 1                            | 1                     | 0                            | 3                        | 1              | 0                   | 299    | 800              | 786  | 100                    |
| 0          | 32                       | 128           | 1                         | 1                            | 1                     | 1                            | 4                        | 1              | 0                   | 367    | 1040             | 1264 | 100                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1                     | 1                            | 4                        | 1              | 0                   | 490    | 1172             | 1407 | 100                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1                     | 1                            | 1                        | 0              | 0                   | 498    | 1172             | 1351 | 100                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1                     | 0                            | 4                        | 1              | 2                   | 204    | 512              | 664  | 100                    |
| 0          | 64                       | 128           | 1                         | 1                            | 1                     | 0                            | 1                        | 1              | 4                   | 225    | 512              | 705  | 100                    |

#### Table 18: Performance and Resource Utilization Benchmarks Spartan-6 FPGA (XC6SLX100t-FGG900-2)

## **Read Latency and PLB Bandwidth Utilization**

The core is configured for best possible configuration for calculation of latency and bandwidth utilization. The read latency from address valid (SPLB\_PAValid) to first data beat (Sl\_rdDAck) of PLBV46 to AXI Bridge is as shown in Table 19.

#### Table 19: Read latency in PLB clocks

| C_SPLB_SUPPORT_BURSTS | C_SPLB_P2P | Read Latency |
|-----------------------|------------|--------------|
| 0                     | 1          | 3 clocks     |
| 0                     | 0          | 4 clocks     |
| 1                     | 1          | 5 clocks     |
| 1                     | 0          | 6 clocks     |

Best case PLB bandwidth utilization, is calculated on the PLB by issuing back-to-back burst read and write transfers of length 16 and observed in simulation by requesting 1000 transfers, is as shown in Table 20. For improving core performance C\_SPLB\_SUPPORT\_BURSTS and C\_M\_AXI\_SUPPORTS\_THREADS need to be set to 1.

| Transfer Type                 | Utilization in Percentage |
|-------------------------------|---------------------------|
| Back to back writes           | 76%                       |
| Back to back reads            | 80%                       |
| Back to back reads and writes | 146%                      |

# Support

Xilinx provides technical support for this LogiCORE<sup>TM</sup> IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled *DO NOT MODIFY*.

# Licensing and Ordering Information

This Xilinx LogiCORE IP module is provided at no additional cost with the Xilinx Vivado Design Suite and ISE® Design Suite Embedded Edition tools under the terms of the Xilinx End User License.

Information about this and other Xilinx LogiCORE IP modules is available at the <u>Xilinx Intellectual Property</u> page. For information on pricing and availability of other Xilinx LogiCORE modules and software, please contact your <u>local Xilinx sales representative</u>.

## **Reference Documents**

The following documents contain reference information important to understanding the PLBV46 to AXI Bridge design:

- 1. AMBA® AXI Protocol Version: 2.0 Specification (ARM IHI 0022C)
- 2. IBM CoreConnect 128-bit Processor Local Bus: Architecture Specification, version 4.6
- 3. Xilinx PLBv46 Interconnect and Interfaces Simplifications and Feature Subset Specification (Rev 0.6), August 15, 2006
- 4. DS768, AXI Interconnect IP Data Sheet
- 5. DS150, Virtex-6 Family Overview
- 6. DS160, Spartan-6 Family Overview
- 7. DS180, 7 Series FPGAs Overview

To search for Xilinx documentation, go to www.xilinx.com/support.

# **Revision History**

| Date     | Version | Description of Revisions                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9/21/10  | 1.0     | Initial Xilinx release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3/1/11   | 1.1     | Updated to v2.00a for the 13.1 release.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6/22/11  | 2.0     | Updated for XPS v13.2. Added support for Artix-7, Kintex-7, and Virtex-7 devices.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1/18/12  | 3.0     | <ul> <li>Summary of Major Core Changes</li> <li>Added the support for byte swapping feature for AXI slaves having mixed address space for memory and registers.</li> <li>Summary of Major Documentation Change</li> <li>Table 2 design parameters section updated</li> <li>Byte invariance section is updated</li> <li>Timing diagrams for write cycles updated</li> <li>Device utilization and performance tables updated</li> <li>Added supported software drivers row to IP Facts table</li> </ul> |
| 07/25/12 | 3.1     | Updated for 14.2/2012.2. Added Vivado Design Suite and Zynq-7000 information.                                                                                                                                                                                                                                                                                                                                                                                                                         |

The following table shows the revision history for this document:

## **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at http://www.xilinx.com/warranty.htm; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: http://www.xilinx.com/warranty.htm#critapps.