

# **Enpirion® Power Datasheet**

EP53A7LQI/EP53A7HQI 1A PowerSoC Light Load Mode Buck Regulator with Integrated Inductor

## **Description**

The EP53A7xQI (x = L or H) is a 1000mA PowerSOC. The EP53A7xQI integrates MOSFET switches, control, compensation, and the magnetics in an advanced 3mm x 3mm QFN Package.

Integrated magnetics enables a tiny solution footprint, low output ripple, low part-count, and high reliability, while maintaining high efficiency. The complete solution can be implemented in as little as 21mm<sup>2</sup>.

A proprietary light load mode (LLM) provides high efficiency in light load conditions.

The EP53A7xQI uses a 3-pin VID to easily select the output voltage setting. Output voltage settings are available in 2 optimized ranges providing coverage for typical V<sub>OUT</sub> settings.

The VID pins can be changed on the fly for fast dynamic voltage scaling. EP53A7LQI further has the option to use an external voltage divider.

The EP53A7xQI offers the optimal combination of very small solution footprint and advanced performance features.



**Figure 1: Total Solution Footprint** 

#### **Features**

- Integrated Inductor Technology
- 3mm x 3mm x 1.1mm QFN package
- Total Solution Footprint < 21mm<sup>2</sup>
- Low V<sub>OUT</sub> ripple for RF compatibility
- High efficiency, up to 94%
- 1000mA continuous output current
- 55µA quiescent current
- Less than 1µA standby current
- 5 MHz switching frequency
- 3 pin VID for glitch free voltage scaling
- V<sub>OUT</sub> Range 0.6V to V<sub>IN</sub> − 0.5V
- Short circuit and over current protection
- UVLO and thermal protection
- IC level reliability in a PowerSOC solution

#### **Application**

- Portable wireless and RF applications
- Solid state storage applications
- Space constrained applications requiring high efficiency and very small solution size



Figure 2: Typical Application Schematic

Rev D

01543 October 11, 2013

## Ordering Information

| Part Number   | Comment                    | Package        |  |  |
|---------------|----------------------------|----------------|--|--|
| EP53A7LQI     | LOW VID Range              | 16-pin QFN T&R |  |  |
| EP53A7HQI     | HIGH VID Range             | 16-pin QFN T&R |  |  |
| EVB-EP53A7LQI | EP53A7LQI Evaluation Board |                |  |  |
| EVB-EP53A7HQI | EP53A7HQI Evaluation Board |                |  |  |

## Pin Assignments (Top View)



Figure 3: EP53A7LQI Pin Out Diagram (Top View)



Figure 4: EP53A7HQI Pin Out Diagram (Top View)

## **Pin Description**

| PIN          | NAME      | FUNCTION                                                                                                                                                                                                                                                                                                                                 |
|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 15,<br>16 | NC(SW)    | NO CONNECT – These pins are internally connected to the common switching node of the internal MOSFETs. NC (SW) pins are not to be electrically connected to any external signal, ground, or voltage. However, they must be soldered to the PCB. Failure to follow this guideline may result in part malfunction or damage to the device. |
| 2            | PGND      | Power ground. Connect this pin to the ground electrode of the Input and output filter capacitors.                                                                                                                                                                                                                                        |
| 3            | LLM       | LLM (Light load mode – "LLM") pin. Logic-High enables automatic LLM/PWM and logic-low places the device in fixed PWM operation.                                                                                                                                                                                                          |
| 4            | VFB<br>NC | EP53A7LQI: Feed back pin for external resistor divider option. EP53A7HQI: No Connect                                                                                                                                                                                                                                                     |
| 5            | VSENSE    | Sense pin for preset output voltages. Refer to application section for proper configuration.                                                                                                                                                                                                                                             |
| 6            | AGND      | Analog ground. This is the quiet ground for the internal control circuitry, and the ground return for external feedback voltage divider                                                                                                                                                                                                  |
| 7, 8         | VOUT      | Regulated Output Voltage. Refer to application section for proper layout and decoupling.                                                                                                                                                                                                                                                 |

| PIN    | NAME      | FUNCTION                                                                                     |
|--------|-----------|----------------------------------------------------------------------------------------------|
|        |           | Output voltage select. VS2 = pin 9, VS1 = pin 10, VS0 = pin 11.                              |
| 9, 10, | VS2, VS1, | EP53A7LQI: Selects one of seven preset output voltages or an external resistor divider.      |
| 11     | VS0       | EP53A7HQI: Selects one of eight preset output voltages.                                      |
|        |           | (Refer to section on output voltage select for more details.)                                |
| 12     | ENABLE    | Output Enable. Enable = logic high; Disable = logic low                                      |
| 13     | AVIN      | Input power supply for the controller circuitry. Connect to PVIN through a 100 Ohm resistor. |
| 14     | PVIN      | Input Voltage for the MOSFET switches.                                                       |

## **Absolute Maximum Ratings**

CAUTION: Absolute Maximum ratings are stress ratings only. Functional operation beyond the recommended operating conditions is not implied. Stress beyond the absolute maximum ratings may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

| PARAMETER                                                                   | SYMBOL             | MIN  | MAX                   | UNITS |
|-----------------------------------------------------------------------------|--------------------|------|-----------------------|-------|
| Input Supply Voltage                                                        | $V_{IN}$           | -0.3 | 6.0                   | V     |
| Voltages on: ENABLE, V <sub>SENSE</sub> , V <sub>SO</sub> – V <sub>S2</sub> |                    | -0.3 | V <sub>IN</sub> + 0.3 | V     |
| Voltages on: V <sub>FB</sub> (EP53A7LQI)                                    |                    | -0.3 | 2.7                   | V     |
| Maximum Operating Junction Temperature                                      | T <sub>J-ABS</sub> |      | 150                   | °C    |
| Storage Temperature Range                                                   | T <sub>STG</sub>   | -65  | 150                   | °C    |
| Reflow Temp, 10 Sec, MSL3 JEDEC J-STD-020C                                  |                    |      | 260                   | °C    |
| ESD Rating (based on Human Body Mode)                                       |                    |      | 2000                  | V     |

## **Recommended Operating Conditions**

| PARAMETER                      | SYMBOL   | MIN  | MAX  | UNITS |
|--------------------------------|----------|------|------|-------|
| Input Voltage Range            | $V_{IN}$ | 2.4  | 5.5  | V     |
| Operating Ambient Temperature  | $T_A$    | - 40 | +85  | °C    |
| Operating Junction Temperature | TJ       | - 40 | +125 | °C    |

## Thermal Characteristics

| PARAMETER                                                        | SYMBOL            | TYP  | UNITS |
|------------------------------------------------------------------|-------------------|------|-------|
| Thermal Resistance: Junction to Ambient -0 LFM ( <b>Note 1</b> ) | $\theta_{JA}$     | 80   | °C/W  |
| Thermal Overload Trip Point                                      | T <sub>J-TP</sub> | +155 | °C    |
| Thermal Overload Trip Point Hysteresis                           |                   | 25   | °C    |

Note 1: Based on a four layer copper board and proper thermal design per JEDEC EIJ/JESD51 standards

## **Electrical Characteristics**

NOTE:  $T_A$ = -40°C to +85°C unless otherwise noted. Typical values are at  $T_A$  = 25°C, VIN = 3.6V.  $C_{IN}$  = -4.7 $\mu F$  MLCC,  $C_{OUT}$  = 10 $\mu F$  MLCC

| PARAMETER                                           | SYMBOL                        | TEST CONDITIONS                                                                                        | MIN        | TYP    | MAX                                  | UNITS  |
|-----------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------|--------------------------------------|--------|
| Operating Input Voltage                             | V <sub>IN</sub>               |                                                                                                        | 2.4        | _      | 5.5                                  | V      |
| Under Voltage Lock-out –<br>V <sub>IN</sub> Rising  | $V_{UVLO\_R}$                 |                                                                                                        |            | 2.0    |                                      | V      |
| Under Voltage Lock-out –<br>V <sub>IN</sub> Falling | $V_{UVLO_{F}}$                |                                                                                                        |            | 1.9    |                                      | V      |
| Drop Out Resistance                                 | $R_{DO}$                      | Input to Output Resistance                                                                             |            | 350    | 500                                  | mΩ     |
| Output Voltage Range                                | V <sub>OUT</sub>              | EP53A7LQI (V <sub>DO</sub> = I <sub>LOAD</sub> XR <sub>DO</sub> )<br>EP53A7HQI                         | 0.6<br>1.8 |        | V <sub>IN</sub> -V <sub>DO</sub> 3.3 | V      |
| Dynamic Voltage Slew<br>Rate                        | V <sub>SLEW</sub>             | EP53A7LQI<br>EP53A7HQI                                                                                 |            | 4<br>8 |                                      | V/mS   |
| VID Preset V <sub>OUT</sub> Initial<br>Accuracy     | $\Delta V_{OUT}$              | $T_A = 25^{\circ}C$ , $V_{IN} = 3.6V$ ;<br>$I_{LOAD} = 100mA$ ;<br>$0.8V \le V_{OUT} \le 3.3V$         | -2         |        | +2                                   | %      |
| Feedback Pin Voltage<br>Initial Accuracy            | $V_{FB}$                      | $T_A = 25^{\circ}C$ , $V_{IN} = 3.6V$ ;<br>$I_{LOAD} = 100 \text{mA}$ ;<br>$0.8V \le V_{OUT} \le 3.3V$ | .588       | 0.6    | 0.612                                | ٧      |
| Line Regulation                                     | $\Delta V_{\text{OUT\_LINE}}$ | $2.4V \le V_{IN} \le 5.5V$                                                                             |            | 0.03   |                                      | %/V    |
| Load Regulation                                     | $\Delta V_{OUT\_LOAD}$        | 0A ≤ I <sub>LOAD</sub> ≤ 1000mA                                                                        |            | 0.6    |                                      | %/A    |
| Temperature Variation                               | $\Delta V_{OUT\_TEMPL}$       | -40°C ≤ T <sub>A</sub> ≤ +85°C                                                                         |            | 30     |                                      | ppm/°C |
| Output Current                                      | I <sub>OUT</sub>              |                                                                                                        | 1000       |        |                                      | mA     |
| Shut-down Current                                   | I <sub>SD</sub>               | Enable = Low                                                                                           |            | 0.75   |                                      | μΑ     |
| EP53A7HQI Operating<br>Quiescent Current            | IQ                            | I <sub>LOAD</sub> =0; Preset Output Voltages,<br>LLM=High                                              |            | 55     |                                      | μA     |
| EP53A7LQI Operating<br>Quiescent Current            | IQ                            | I <sub>LOAD</sub> =0; Preset Output Voltages,<br>LLM=High                                              |            | 65     |                                      | μΑ     |
| OCP Threshold                                       | I <sub>LIM</sub>              | $2.4V \le V_{IN} \le 5.5V$<br>$0.6V \le V_{OUT} \le 3.3V$                                              | 1.25       | 1.4    |                                      | А      |
| Feedback Pin Input<br>Current                       | I <sub>FB</sub>               | Note 1                                                                                                 |            | <100   |                                      | nA     |
| VS0-VS2, Pin Logic Low                              | $V_{VSLO}$                    |                                                                                                        | 0.0        |        | 0.3                                  | V      |
| VS0-VS2, Pin Logic High                             | $V_{VSHI}$                    |                                                                                                        | 1.4        |        | V <sub>IN</sub>                      | V      |
| VS0-VS2, Pin Input<br>Current                       | I <sub>vsx</sub>              | Note 1                                                                                                 |            | <100   |                                      | nA     |
| Enable Pin Logic Low                                | $V_{ENLO}$                    |                                                                                                        |            |        | 0.3                                  | V      |
| Enable Pin Logic High                               | V <sub>ENHI</sub>             |                                                                                                        | 1.4        |        |                                      | V      |
| Enable Pin Current                                  | I <sub>ENABLE</sub>           | Note 1                                                                                                 |            | <100   |                                      | nA     |
| LLM Engage Headroom                                 |                               | Minimum difference between V <sub>IN</sub> and V <sub>OUT</sub> to ensure proper LLM operation         | 700        |        |                                      | mV     |
| LLM Pin Logic Low                                   | $V_{LLMLO}$                   |                                                                                                        |            |        | 0.3                                  | V      |
| LLM Pin Logic High                                  | $V_{LLMHI}$                   |                                                                                                        | 1.4        |        |                                      | V      |

| PARAMETER            | SYMBOL               | TEST CONDITIONS                              | MIN | TYP    | MAX | UNITS |  |
|----------------------|----------------------|----------------------------------------------|-----|--------|-----|-------|--|
| LLM Pin Current      | I <sub>LLM</sub>     |                                              |     | <100   |     | nA    |  |
| Operating Frequency  | Fosc                 |                                              |     | 5      |     | MHz   |  |
| Soft Start Operation | Soft Start Operation |                                              |     |        |     |       |  |
| Soft Start Slew Rate | $\Delta V_{SS}$      | EP53A7LQI (VID only)<br>EP53A7HQI (VID only) |     | 4<br>8 |     | V/mS  |  |
| Soft Start Rise Time | $\DeltaT_{SS}$       | EP53A7LQI (VFB mode); Note 2                 | 170 | 225    | 280 | μS    |  |

Note 1: Parameter guaranteed by design

**Note 2:** Measured from when  $V_{IN} \ge V_{UVLO\ R}$  & ENABLE pin crosses its logic High threshold.

## **Typical Performance Characteristics**



Efficiency vs. Load Current:  $V_{OUT} = 1.2V$ ,  $V_{IN}$  (from top to bottom) = 2.5, 3.3, 3.7, 4.3, 5.0V



Efficiency vs. Load Current:  $V_{OUT} = 2.5V$ ,  $V_{IN}$  (from top to bottom) = 3.3, 3.7, 4.3, 5.0V



Efficiency vs. Load Current:  $V_{OUT} = 1.8V$ ,  $V_{IN}$  (from top to bottom) = 2.5, 3.3, 3.7, 4.3, 5.0V



Efficiency vs. Load Current:  $V_{OUT} = 3.3V$ ,  $V_{IN}$  (from top to bottom) = 3.7, 4.3, 5.0V

October 11, 2013



Start Up Waveform:  $V_{IN} = 5.0V$ ,  $V_{OUT} = 3.3V$ ;  $I_{LOAD} = 10$ mA; VID Mode



Shut-down Waveform:  $V_{IN}$  = 5.0V,  $V_{OUT}$  = 3.3V;  $I_{LOAD}$  = 10mA, PWM



Output Ripple: V<sub>IN</sub> = 5.0V, V<sub>OUT</sub> = 1.2V, Load = 10mA LLM enabled



Start Up Waveform:  $V_{IN} = 5.0V$ ,  $V_{OUT} = 3.3V$ ;  $I_{LOAD} = 1000mA$ ; VID Mode



Shut-down Waveform:  $V_{IN} = 5.0V$ ,  $V_{OUT} = 3.3V$ ;  $I_{LOAD} = 1000$ mA, PWM



Output Ripple:  $V_{IN} = 5.0V$ ,  $V_{OUT} = 1.2V$ , Load = 1A

6



Output Ripple:  $V_{IN} = 5.0V$ ,  $V_{OUT} = 3.3V$ , Load = 10mA LLM enabled



Output Ripple:  $V_{IN} = 3.3V$ ,  $V_{OUT} = 1.8V$ , Load = 10mA LLM enabled



Output Ripple:  $V_{IN} = 3.3V$ ,  $V_{OUT} = 1.2V$ , Load = 10mA LLM enabled



Output Ripple: V<sub>IN</sub> = 5.0V, V<sub>OUT</sub> = 3.3V, Load = 1A



Output Ripple: V<sub>IN</sub> = 3.3V, V<sub>OUT</sub> = 1.8V Load = 1A



Output Ripple:  $V_{IN} = 3.3V$ ,  $V_{OUT} = 1.2V$ , Load = 1A





Load Transient:  $V_{\text{IN}}$  = 5.0V,  $V_{\text{OUT}}$  = 3.3V Load stepped from 10mA to 1000mA, LLM enabled





Load Transient:  $V_{\text{IN}}$  = 5.0V,  $V_{\text{OUT}}$  = 1.2V Load stepped from 10mA to 1000mA, LLM enabled





Load Transient:  $V_{IN} = 3.7V$ ,  $V_{OUT} = 1.2V$ Load stepped from 10mA to 1000mA, LLM enabled





# **Functional Block Diagram**



Figure 5: Functional Block Diagram

## **Detailed Description**

#### **Functional Overview**

The EP53A7xQI requires only 2 small MLCC capacitors and an 0201 resistor for a complete DC-DC converter solution. The device integrates MOSFET switches, PWM controller, Gate-drive, compensation, and inductor into a tiny 3mm x 3mm x 1.1mm QFN package. Advanced package design, along with the high level of integration, provides very low output The EP53A7xQI uses ripple and noise. voltage mode control for high noise immunity and load matching to advanced ≤90nm loads. A 3-pin VID allows the user to choose from one of 8 output voltage settings. The EP53A7xQI comes with two VID output voltage ranges. The EP53A7HQI provides V<sub>OUT</sub> settings from 1.8V to 3.3V, the EP53A7LQI provides VID settings from 0.8V to 1.5V, and also has an external resistor divider option to program output setting over the 0.6V to V<sub>IN</sub>-0.5V range. The EP53A7xQI provides the industry's highest power density of any 1A DCDC converter solution.

The kev enabler of this revolutionary Altera Enpirion's integration proprietary power MOSFET technology. The advanced MOSFET switches are implemented in deepsubmicron CMOS to supply very low switching loss at high switching frequencies and to allow a high level of integration. The semiconductor process allows seamless integration of all switching, control, and compensation circuitry.

The proprietary magnetics design provides high-density/high-value magnetics in a very small footprint. Altera Enpirion magnetics are carefully matched to the control and compensation circuitry yielding an optimal solution with assured performance over the entire operating range.

Protection features include under-voltage lockout (UVLO), over-current protection (OCP), short circuit protection, and thermal overload protection.

#### **Integrated Inductor**

The EP53A7xQI utilizes a proprietary low loss integrated inductor. The integration of the inductor greatly simplifies the power supply design process. The integrated inductor provides the optimal solution to the complexity, output ripple, and noise that plague low power DCDC converter design.

#### **Voltage Mode Control**

The EP53A7xQI utilizes an integrated type III compensation network. Voltage mode control is inherently impedance matched to the sub 90nm process technology that is used in today's advanced ICs. Voltage mode control also provides a high degree of noise immunity at light load currents so that low ripple and high accuracy are maintained over the entire load range. The very high switching frequency allows for a very wide control loop bandwidth and hence excellent transient performance.

#### **Light Load Mode (LLM) Operation**

The EP53A7xQI uses a proprietary light load mode to provide high efficiency in the low load operating condition. When the LLM pin is high, the device is in automatic LLMPWM mode. When the LLM pin is low, the device is in PWM mode. In automatic LLMPWM mode, when a light load condition is detected, the device will (1) step V<sub>OUT</sub> up by approximately 1.5% above the nominal operating output voltage setting, V<sub>NOM</sub>, and then (2) shut down unnecessary circuitry, and (3) monitor V<sub>OUT</sub>. When V<sub>OUT</sub> falls below V<sub>NOM</sub>, the device will repeat (1), (2), and (3). The voltage step up, or pre-positioning, improves transient droop when a load transient causes a transition from LLM mode to PWM mode. If a load transient occurs, causing  $V_{OUT}$ to fall below the threshold  $V_{MIN}$ , the device will exit LLM operation and begin normal PWM operation. Figure 6 demonstrates behavior during transition into and out of LLM operation.

October 11, 2013



Figure 6: V<sub>OUT</sub> Behavior in LLM Operation



Figure 7: VOUT Droop during Periodic LLM Exit

Many multi-mode DCDC converters suffer from a condition that occurs when the load current increases only slowly so that there is no load transient driving V<sub>OUT</sub> below the V<sub>MIN</sub> threshold (shown in Figure 6). In this condition, the device would never exit LLM operation. could adversely affect efficiency and cause ripple. prevent this unwanted To occurring, the EP53A7xQI periodically exits LLM mode into PWM mode and measures the load current. If the load current is above the LLM threshold current, the device will remain in PWM mode. If the load current is below the LLM threshold, the device will re-enter LLM operation. There will be a small droop in  $V_{OUT}$ at the point where the device exits and reenters LLM, as shown in Figure 7.

The load current at which the device will enter LLM mode is a function of input and output voltage. Figure 8 shows the typical value at



Figure 8: Typical load current for LLM engage and disengage versus  $V_{OUT}$  for selected input voltages

Table 1: Load current below which the device can be certain to be in LLM operation. These values are guaranteed by design

|      | VIN |     |     |     |  |  |
|------|-----|-----|-----|-----|--|--|
| VOUT | 3.3 | 3.7 | 4.3 | 5.0 |  |  |
| 3.30 |     |     | 105 | 147 |  |  |
| 3.00 |     | 62  | 122 | 156 |  |  |
| 2.90 |     | 89  | 126 | 158 |  |  |
| 2.60 | 56  | 106 | 136 | 162 |  |  |
| 2.50 | 69  | 111 | 138 | 162 |  |  |
| 2.20 | 101 | 120 | 141 | 160 |  |  |
| 2.10 | 105 | 122 | 141 | 158 |  |  |
| 1.80 | 111 | 124 | 138 | 150 |  |  |
| 1.50 | 111 | 120 | 130 | 138 |  |  |
| 1.45 | 111 | 119 | 128 | 136 |  |  |
| 1.20 | 105 | 111 | 117 | 122 |  |  |
| 1.15 | 103 | 108 | 114 | 119 |  |  |
| 1.10 | 101 | 106 | 111 | 116 |  |  |
| 1.05 | 99  | 104 | 108 | 113 |  |  |
| 0.80 | 87  | 89  | 92  | 94  |  |  |

which the device will enter LLM operation. The actual load current at which the device will enter LLM operation can vary by +/-30%. Table 1 shows the minimum load current below which the device is guaranteed to be in LLM operating mode.

To ensure normal LLM operation, LLM mode should be enabled/disabled with specific sequencing. For applications with explicit LLM pin control, enable LLM after VIN ramp up complete; disable LLM before VIN ramp down. For applications with ENABLE control, tie LLM to ENABLE; enable device after VIN ramp up complete and disable device before VIN ramp

Rev D

down begins. For devices with ENABLE and LLM tied to VIN, contact Altera Applications engineering for specific recommendations.

Increased output filter capacitance and/or increased bulk capacitance at the load will decrease the magnitude of the LLM ripple. Refer to the section on output filter capacitance for maximum values of output filter capacitance and the Soft-Start section for maximum bulk capacitance at the load.

**NOTE:** For proper LLM operation the EP53A7xQI requires a minimum difference between  $V_{\text{IN}}$  and  $V_{\text{OUT}}$  of 700mV. If this condition is not met, the device cannot be assured proper LLM operation.

**NOTE:** Automatic LLMPWM is not available when using the external resistor divider option for  $V_{\text{OUT}}$  programming.

#### **Soft Start**

Internal soft start circuits limit in-rush current when the device starts up from a power down condition or when the "ENABLE" pin is asserted "high". Digital control circuitry limits the  $V_{\text{OUT}}$  ramp rate to levels that are safe for the Power MOSFETS and the integrated inductor.

The EP53A7HQI has a soft-start slew rate that is twice that of the EP53A7LQI.

When the EP53A7LUI is configured in external resistor divider mode, the device has a fixed VOUT ramp time. Therefore, the ramp rate will vary with the output voltage setting. Output voltage ramp time is given in the Electrical Characteristics Table.

Excess bulk capacitance on the output of the device can cause an over-current condition at startup. The maximum total capacitance on the output, including the output filter capacitor and bulk and decoupling capacitance, at the load, is given as:

#### EP53A7LQI:

 $C_{OUT\_TOTAL\_MAX} = C_{OUT\_Filter} + C_{OUT\_BULK} = 200uF$ EP53A7HQI:

 $C_{\text{OUT\_TOTAL\_MAX}} = C_{\text{OUT\_Filter}} + C_{\text{OUT\_BULK}} = 100 uF$ 

EP53A7LUI in external divider mode:

 $C_{\text{OUT\_TOTAL\_MAX}} = 2.25 \text{x} 10^{-4} / V_{\text{OUT}} \text{ Farads}$ 

The nominal value for  $C_{OUT}$  is 10uF. See the applications section for more details.

#### **Over Current/Short Circuit Protection**

The current limit function is achieved by sensing the current flowing through a sense P-MOSFET which is compared to a reference current. When this level is exceeded the P-FET is turned off and the N-FET is turned on, pulling V<sub>OUT</sub> low. This condition is maintained for approximately 0.5mS and then a normal soft start is initiated. If the over current condition still persists, this cycle will repeat.

#### **Under Voltage Lockout**

During initial power up, an under voltage lockout circuit will hold-off the switching circuitry until the input voltage reaches a sufficient level to insure proper operation. If the voltage drops below the UVLO threshold, the lockout circuitry will again disable the switching. Hysteresis is included to prevent chattering between states.

#### **Enable**

The ENABLE pin provides a means to shut down the converter or enable normal operation. A logic low will disable the converter and cause it to shut down. A logic high will enable the converter into normal operation.

**NOTE:** The ENABLE pin must not be left floating.

#### **Thermal Shutdown**

When excessive power is dissipated in the chip, the junction temperature rises. Once the junction temperature exceeds the thermal shutdown temperature, the thermal shutdown circuit turns off the converter output voltage thus allowing the device to cool. When the junction temperature decreases by 25C°, the device will go through the normal startup process.

## **Application Information**



Figure 9: Application Circuit, EP53A7HQI. Note that all control signals should be connected to an external control signal, AVIN or AGND.



Figure 10: Application Circuit, EP53A7LQI showing the  $V_{FB}$  function.

#### **Output Voltage Programming**

The EP53A7xQI utilizes a 3-pin VID to program the output voltage value. The VID is available in two sets of output VID programming ranges. The VID pins should be connected either to an external control signal, AVIN or to AGND to avoid noise coupling into the device. The VID pins must not be left floating.

The "Low" range is optimized for low voltage applications. It comes with preset VID settings ranging from 0.80V and 1.5V. This VID set also has an external divider option.

To specify this VID range, order part number EP53A7LQI.

The "High" VID set provides output voltage settings ranging from 1.8V to 3.3V. This version does not have an external divider option. To specify this VID range, order part number EP53A7HQI.

Internally, the output of the VID multiplexer sets the value for the voltage reference DAC,

which in turn is connected to the non-inverting input of the error amplifier. This allows the use of a single feedback divider with constant loop gain and optimum compensation, independent of the output voltage selected.

**NOTE:** The VID pins must not be left floating.

#### **EP53A7L Low VID Range Programming**

The EP53A7LQI is designed to provide a high degree of flexibility in powering applications that require low  $V_{\text{OUT}}$  settings and dynamic voltage scaling (DVS). The device employs a 3-pin VID architecture that allows the user to choose one of seven (7) preset output voltage settings, or the user can select an external voltage divider option. The VID pin settings can be changed on the fly to implement glitch-free voltage scaling.

Table 2: EP53A7LQI VID Voltage Select Settings

| VS2 | VS1 | VS0 | VOUT |
|-----|-----|-----|------|
| 0   | 0   | 0   | 1.50 |
| 0   | 0   | 1   | 1.45 |
| 0   | 1   | 0   | 1.20 |
| 0   | 1   | 1   | 1.15 |
| 1   | 0   | 0   | 1.10 |
| 1   | 0   | 1   | 1.05 |
| 1   | 1   | 0   | 8.0  |
| 1   | 1   | 1   | EXT  |

Table 2 shows the VS2-VS0 pin logic states for the EP53A7LQI and the associated output voltage levels. A logic "1" indicates a connection to AVIN or to a "high" logic voltage level. A logic "0" indicates a connection to AGND or to a "low" logic voltage level. These pins can be either hardwired to AVIN or AGND or alternatively can be driven by standard logic levels. Logic levels are defined in the electrical characteristics table. Any level between the logic high and logic low is indeterminate.

#### **EP53A7LQI External Voltage Divider**

The external divider option is chosen by connecting VID pins VS2-VS0 to AVIN or a logic "1" or "high". The EP53A7LQI uses a separate feedback pin,  $V_{FB}$ , when using the external divider.  $V_{SENSE}$  must be connected to  $V_{OUT}$  as indicated in **Figure 11**.



Figure 11: EP53A7LQI using external divider

The output voltage is selected by the following formula:

$$V_{OUT} = 0.6V \left(1 + \frac{Ra}{Rb}\right)$$

 $R_a$  must be chosen as 237K $\Omega$  to maintain loop gain. Then  $R_b$  is given as:

$$R_b = \frac{142.2 \times 10^3}{V_{OUT} - 0.6} \Omega$$

 $V_{OUT}$  can be programmed over the range of 0.6V to  $(V_{IN}-0.5V)$ .

**NOTE:** Dynamic Voltage Scaling is not allowed between internal preset voltages and external divider.

**NOTE:** LLM is not functional when using the external divider option. Tie the LLM pin to AGND when using this option.

# EP53A7HQI High VID Range Programming

The EP53A7HQI  $V_{\text{OUT}}$  settings are optimized for higher nominal voltages such as those required to power IO, RF, or IC memory. The preset voltages range from 1.8V to 3.3V. There are eight (8) preset output voltage settings. The EP53A7HQI does not have an external divider option. As with the EP53A7LQI, the VID pin settings can be changed while the device is enabled.

Table 3 shows the VS0-VS2 pin logic states for the EP53A7HQI and the associated output voltage levels. A logic "1" indicates a connection to AVIN or to a "high" logic voltage level. A logic "0" indicates a connection to AGND or to a "low" logic voltage level. These pins can be either hardwired to AVIN or AGND

or alternatively can be driven by standard logic levels. Logic levels are defined in the electrical characteristics table. Any level between the logic high and logic low is indeterminate. These pins must not be left floating.

Table 3: EP53A7HQI VID Voltage Select Settings

| VS2 | VS1 | VS0 | VOUT                            |
|-----|-----|-----|---------------------------------|
| 0   | 0   | 0   | <b>VOUT</b> 3.3                 |
| 0   | 0   | 1   | 3.0                             |
| 0   | 1   | 0   | 2.9                             |
| 0   | 1   | 1   | 3.0<br>2.9<br>2.6<br>2.5<br>2.2 |
| 1   | 0   | 0   | 2.5                             |
| 1   | 0   | 1   | 2.2                             |
| 1   | 1   | 0   | 2.1                             |
| 1   | 1   | 1   | 1.8                             |

#### Power-Up/Down Sequencing

During power-up, ENABLE should not be asserted before PVIN, and PVIN should not be asserted before AVIN. The PVIN should never be powered when AVIN is off. During power down, the AVIN should not be powered down before the PVIN. Tying PVIN and AVIN or all three pins (AVIN, PVIN, ENABLE) together during power up or power down meets these requirements.

#### **Pre-Bias Start-up**

The EP53A7xQI does not support startup into a pre-biased condition. Be sure the output capacitors are not charged or the output of the EP53A7xQI is not pre-biased when the EP53A7xQI is first enabled.

## Input Filter Capacitor

The **input** filter capacitor requirement is a 4.7µF 0402 or 0603 low ESR MLCC capacitor.

## Output Filter Capacitor

The **output** filter capacitor requirement is a minimum of 10μF 0805 MLCC. Ripple performance can be improved by using 2x10μF 0603 or 2x10μF 0805 MLCC capacitors.

The maximum output filter capacitance next to the output pins of the device is  $60\mu\text{F}$  low ESR MLCC capacitance.  $V_{\text{OUT}}$  has to be sensed at the last output filter capacitor next to the EP53A7xQI.

Additional bulk capacitance for decoupling and

Rev D

bypass can be placed at the load as long as there is sufficient separation between the  $V_{\text{OUT}}$  Sense point and the bulk capacitance. The separation provides an inductance that isolates the control loop from the bulk capacitance.

**NOTE:** Excess total capacitance on the output (Output Filter + Bulk) can cause an over-current condition at startup. Refer to the

section on Soft-Start for the maximum total capacitance on the output.

**NOTE:** The **Input** and **Output** capacitors must use a X5R or X7R or equivalent dielectric formulation. Y5V or equivalent dielectric formulations lose capacitance with frequency, bias, and temperature and are not suitable for switch-mode DC-DC converter filter applications.

## Layout Recommendation

Figure 12 shows critical components and layer 1 traces of a recommended minimum footprint EP53A7LQI/EP53A7HQI lavout with ENABLE tied to V<sub>IN</sub>. Alternate ENABLE configurations, and other small signal pins need to be connected and routed according to specific customer application. Please see the Gerber the Altera website files on www.altera.com/enpirion for exact dimensions and other layers. Please refer to Figure 12 while reading the layout recommendations in this section.

Recommendation 1: Input and output filter capacitors should be placed on the same side of the PCB, and as close to the EP53A7QI package as possible. They should be connected to the device with very short and wide traces. Do not use thermal reliefs or spokes when connecting the capacitor pads to the respective nodes. The +V and GND traces between the capacitors and the EP53A7QI should be as close to each other as possible so that the gap between the two nodes is minimized, even under the capacitors.

**Recommendation 2:** Input and output grounds are separated until they connect at the PGND pins. The separation shown on Figure 12 between the input and output GND circuits helps minimize noise coupling between the converter input and output switching loops.

**Recommendation 3:** The system ground plane should be the first layer immediately below the surface layer. This ground plane should be continuous and un-interrupted below the converter and the input/output capacitors. Please see the Gerber files on the Altera website www.altera.com/enpirion.



Figure 12:Top PCB Layer Critical Components and Copper for Minimum Footprint

**Recommendation 4**: Multiple small vias should be used to connect the ground traces under the device to the system ground plane on another layer for heat dissipation. The drill diameter of the vias should be 0.33mm, and the vias must have at least 1 oz. copper plating on the inside wall, making the finished hole size around 0.20-0.26mm. Do not use thermal reliefs or spokes to connect the vias to the ground plane. It is preferred to put these vias under the capacitors along the edge of the GND copper closest to the +V copper. Please see Figure 12. These vias connect the input/output filter capacitors to the GND plane and help reduce parasitic inductances in the input and output current loops. If the vias cannot be placed under  $C_{\text{IN}}$  and  $C_{\text{OUT}}$ , then put them just outside the capacitors along the GND. Do not use thermal reliefs or spokes to connect these vias to the ground plane.

**Recommendation 5**: AVIN is the power supply for the internal small-signal control circuits. It should be connected to the input voltage at a quiet point. In Figure 12 this connection is made with RAVIN at the input capacitor close to the  $V_{\text{IN}}$  connection.

01543

17

# Recommended PCB Footprint



Figure 123: EP53A7xQI Package PCB Footprint

## Package and Mechanical



Figure 14: EP53A7xQI Package Dimensions

### **Contact Information**

Altera Corporation 101 Innovation Drive San Jose, CA 95134 Phone: 408-544-7000 www.altera.com

© 2013 Altera Corporation—Confidential. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified a strademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrantsperformance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.