



## AC/DC Driver for General Lighting LED Driver IC with PWM and LINEAR Dimming

## BD552JLFV / F

#### **General Description**

The quasi-resonant controller type LED driver IC BD552JLFV/F supports an optimum system of LED lighting equipments. It is an LED driver which integrates an AC/DC step-down type switching controller with a constant current driver.

Owing to the quasi-resonant operation, the soft switching is achieved, and this contributes to the low EMI noise. And due to the switching MOSFET and the resistor for current sensing, which are externally found, it is possible to achieve a high degree of freedom for the power supply design.

This IC supports both isolated and non-isolated topology. Especially, in case of isolated topology, wherein LED current control is possible with an photocoupler-less application. This provides an optimum circuit for reducing the components.

Moreover, this IC supports both PWM dimming mode and LINEAR dimming mode allowing it to be used on various applications. Finally, with BURST operation in case of the dimming rate of lower than 20%, a deeper dimming level can be achieved.

#### Features

- Input voltage range: VCC : 8.5V to 25.5V
- Current consumption: UVLO detected : 20uA (Typ)
  - operating : 2.2 mA (Typ)
- Operating temperature range: -40°C to +105°C

#### Applications

LED lightings with PWM/LINEAR dimmer (downlight, spotlight, tube-typed LED etc.)

## **Typical Application Circuit**

#### **Key Specifications**

- Step-down AC/DC converter with high efficiency
- Primary side control (no feedback circuit)
- PWM·LINEAR dimming control
- Supports non-isolated(buck) topology
- Supports photocoupler-less isolated(fly-back) topology
- Built-in regulator for internal power supply
- Low EMI noise by soft-switching function
- LED open detection function[shut down]
- Soft start function
- ZT trigger mask function
- ZT OVP function [shut down]
- UVLO detection function [self-reset]
- Output overload protection [self-reset]
- ISNS open protection circuit [shut down]

#### Packages

**SSOP-B14 :** 5.00mm x 6.40mm x 1.15mm (0.65mm pitch) **SOP14 :** 6.20mm x 8.70mm x 1.50mm (1.27mm pitch)





Figure 1. Typical Application Circuit (Non-isolated / PWM dimming type)

OProduct structure : Silicon monolithic integrated circuit OThis product has no designed protection against radioactive rays

## Absolute Maximum Ratings(Ta=25°C)

| Parameters                   | Symbol            | Ratings                                   | Unit | Comments                                        |
|------------------------------|-------------------|-------------------------------------------|------|-------------------------------------------------|
| Voltage Range 1              | V <sub>MAX1</sub> | -0.3 to 30                                | V    | V <sub>cc</sub>                                 |
| Voltage Range 2              | V <sub>MAX2</sub> | -0.3 to 4.5                               | V    | V <sub>DD</sub> , ISOSEL, BSTDC,<br>DIMSEL, DIM |
| Voltage Range 3              | V <sub>MAX3</sub> | -0.3 to 6.5                               | V    | ISNS, OSC                                       |
| Voltage Range 4              | V <sub>MAX4</sub> | -0.3 to 8.5                               | V    | ZT                                              |
| Voltage Range 5              | V <sub>MAX5</sub> | -0.3 to 15                                | V    | OUT, VI, VHV                                    |
| ZT Pin Current               | I <sub>ZT</sub>   | ±3.00                                     | mA   |                                                 |
| Maximum Power Dissipation    | Pd                | SSOP-B14:500 (Note1)<br>SOP14:562 (Note2) | mW   |                                                 |
| Operating Temperature Range  | Topr              | -40 to +105                               | °C   |                                                 |
| Maximum Junction Temperature | Tjmax             | 150                                       | °C   |                                                 |
| Storage Temperature Range    | Tstr              | -55 to +150                               | °C   |                                                 |

(Note1) 70×70×1.6mm (mounted on glass epoxy substrate), derate by 4.0mW/°C when operating above Ta=25°C. (Note2) 70×70×1.6mm (mounted on glass epoxy substrate), derate by 4.5mW/°C when operating above Ta=25°C.

## Recommended Operating Range(Ta=25°C)

| Parameters             | Symbol          | Limits       | Unit | Comments |
|------------------------|-----------------|--------------|------|----------|
| Supply Voltage Range 1 | V <sub>cc</sub> | 8.5 to 25.5  | V    | VCC pin  |
| Supply Voltage Range 2 | V <sub>ZT</sub> | <b>~</b> 6.5 | V    | ZT pin   |

## Electrical Characteristics (Unless otherwise specified, Ta=25°C, VCC=15V)

| Deremetere                    | Sumbol               |       | Limits |       | Llnit | Commonto                                                   |  |
|-------------------------------|----------------------|-------|--------|-------|-------|------------------------------------------------------------|--|
| Farameters                    | Symbol               | Min   | Тур    | Max   | Unit  | Comments                                                   |  |
| [Circuit Current]             |                      |       |        |       |       |                                                            |  |
| Circuit Current (OFF)         | I <sub>OFF</sub>     | -     | 20     | 40    | uA    | VCC=12V(UVLO state )                                       |  |
| Circuit Current (ON)1         | I <sub>ON1</sub>     | -     | 2.80   | 4.80  | mA    | DIMSEL=H,DIM=H<br>(While OUT keep switching)               |  |
| Circuit Current (ON)2         | I <sub>ON2</sub>     | -     | 2.60   | 4.60  | mA    | DIMSEL=H,DIM=L<br>(While OUT switching OFF)                |  |
| [VCC Pin]                     |                      |       |        |       |       |                                                            |  |
| VCC UVLO Release Voltage      | V <sub>UVL01</sub>   | 12.50 | 13.50  | 14.50 | V     | While VCC rising up                                        |  |
| VCC UVLO Trigger Voltage      | V <sub>UVLO2</sub>   | 6.10  | 6.50   | 7.00  | V     | While VCC falling down                                     |  |
| VCC UVLO Hysteresis Voltage   | V <sub>UVL03</sub>   | 6.0   | 7.0    | 8.0   | V     | V <sub>UVL03=</sub> V <sub>UVL01-</sub> V <sub>UVL02</sub> |  |
| VCC OVP Trigger Voltage       | V <sub>OVP</sub>     | 25.0  | 27.5   | 30.0  | V     | While VCC rising up                                        |  |
| VCC OVP Hysteresis Voltage    | V <sub>OVP_hys</sub> | 2.2   | 4.0    | 5.7   | V     |                                                            |  |
| [ REG Block ]                 |                      |       |        |       |       |                                                            |  |
| VDD Output Voltage            | V <sub>DD</sub>      | 3.20  | 3.30   | 3.40  | V     |                                                            |  |
| VDD Output Current            | I <sub>VDD</sub>     | 20    | -      | -     | mA    |                                                            |  |
| VDD UVLO Release Voltage      | V <sub>DDUVLO</sub>  | 2.50  | 2.80   | 3.10  | V     | While VDD rising up                                        |  |
| [ DCDC Turn OFF Block : ISNS  | ]                    |       |        |       |       |                                                            |  |
| Average Current Sense Voltage | Visns                | 475   | 500    | 525   | mV    |                                                            |  |
| Maximum Switching Frequency   | Fsw_max              | 170   | 200    | 230   | kHz   |                                                            |  |
| Minimum Switching Frequency   | Fsw_min              | 18    | 20     | 22    | kHz   | OSC=GND                                                    |  |
| [ DCDC Turn ON Block : ZT ]   |                      |       |        |       |       |                                                            |  |
| ZT Converter 1                | Vzt1                 | 40    | 100    | 160   | mV    | While ZT voltage is increasing                             |  |
| ZT Converter 2                | Vzt2                 | 120   | 200    | 280   | mV    | While ZT voltage is decreasing                             |  |
| Timeout switching frequency   | F_to                 | 80    | 100    | 120   | kHz   | OSC=OPEN                                                   |  |
| [OUT Pin]                     |                      |       |        |       |       |                                                            |  |
| OUT Pin H Voltage             | V <sub>OUTH</sub>    | 10.5  | 12.0   | 13.5  | V     | Io_OUT=-2mA, VCC=15V                                       |  |
| OUT Pin L Voltage             | V <sub>OUTL</sub>    | -     | -      | 0.30  | V     | Io_ OUT =+2mA, VCC=15V                                     |  |
| OUT Pin Pull-down Resistance  | R <sub>PDOUT</sub>   | 75    | 100    | 125   | kΩ    |                                                            |  |
| OUT Pin High ON Resistance    | Rvouth               | 6.0   | 12.0   | 24.0  | Ω     | OUT =2mA Source                                            |  |
| OUT Pin Low ON Resistance     | Rvoutl               | 1.5   | 3.0    | 6.0   | Ω     | OUT =2mA Sink                                              |  |

## Electrical Characteristics (Unless otherwise specified, Ta=25°C, VCC=15V)

| Paramotors                          | Symbol             | Limits      |      | Lloit     | Comments |                         |  |
|-------------------------------------|--------------------|-------------|------|-----------|----------|-------------------------|--|
| Falameters                          | Symbol             | Min         | Тур  | Max       | Unit     | Comments                |  |
| [ DC/DC Protection Function ]       | -                  |             |      |           |          |                         |  |
| Switching Max Duty                  | Dmax               | 85.0        | 87.5 | 90.0      | %        | OSC=GND                 |  |
| Current Sensing Time                | Tisns <sub>t</sub> | 160         | 200  | 240       | nsec     |                         |  |
| ISNS OVP Trigger Voltage            | Vovp               | 2.25        | 2.50 | 2.75      | V        |                         |  |
| ZT OVP Voltage                      | V <sub>ZTL</sub>   | 2.80        | 3.00 | 3.20      | V        |                         |  |
| Latch Release Voltage<br>(VDD_UVLO) | V <sub>LATCH</sub> | 2.40        | 2.65 | 2.90      | V        | While VDD is decreasing |  |
| Latch Mask Time                     | TLATCH             | 60          | 100  | 140       | usec     |                         |  |
| [ Dimming Control ]                 |                    |             |      |           |          |                         |  |
| DIMSEL Pin H Input Voltage          | VDIMSELH           | 0.7×VDD     | -    | VDD+0.3   | V        |                         |  |
| DIMSEL Pin M Input Voltage          | VDIMSELM           | 1.20        | 1.45 | 1.70      | V        |                         |  |
| DIMSEL Pin L Input Voltage          | VDIMSELL           | -0.3        | -    | 0.3       | V        |                         |  |
| DIM Pin PWM H Input Voltage         |                    | 0.7×\/DD    | _    | VDD+0.3   | V        | DIMSEL=VDD              |  |
|                                     | VDIIVIIT           | 0.7 × 7 × 7 |      | 10010.0   | v        | (PWM dimming)           |  |
| DIM Pin PWM   Input Voltage         |                    | -0.3        | _    | חח/\ע 2 ח | V        | DIMSEL=VDD              |  |
| Divit int will E input voltage      | VDINL              | -0.0        |      | 0.5×000   | V        | (PWM dimming)           |  |
| DIM pin Start Input Voltage         |                    |             | _    | 0.4       | V        | DIMSEL=1.45V            |  |
| (LINEAR Dimming Mode)               | VDIIVILIN          | -           | -    | 0.4       | v        | (LINEAR dimming)        |  |
| [ VHV Input Control Block]          | -                  |             |      |           |          |                         |  |
| VHV Input DUTY H Voltage            | DetPh              | 150         | 250  | 350       | mV       | While VHV is increasing |  |
| VHV Input DUTY L Voltage            | DetPl              | 75          | 125  | 175       | mV       | While VHV is decreasing |  |
| VI_ON Setting<br>VHV Input Voltage  | DetSTRG            | 560         | 625  | 690       | mV       |                         |  |
| VHV Pin Input Voltage Range         | VVHV               | -0.3        | -    | 9.0       | V        |                         |  |
| VHVOVP Trigger Voltage              | V_VHVOVP1          | 4.50        | 5.00 | 5.50      | V        |                         |  |
| VI Pin ON Resistance                | RonVI              | -           | 10   | 100       | Ω        | I_VI=2mA Sink           |  |
| VI Pin OFF Leakage Current          | ILeakVI            | -           | -    | 1.0       | uA       | VI=10V                  |  |
| [ State Setting Input Block]        |                    |             |      |           |          |                         |  |
| ISOSEL Pin H Input Voltage          | VISOH              | 0.7×VDD     | -    | VDD+0.3   | V        |                         |  |
| ISOSEL Pin L Input Voltage          | VISOL              | -0.3        | -    | 0.3×VDD   | V        |                         |  |
| BSTDC Pin H Input Voltage           | VBSTH              | 0.7×VDD     | -    | VDD+0.3   | V        |                         |  |
| BSTDC Pin L Input Voltage           | VBSTL              | -0.3        | -    | 0.3×VDD   | V        |                         |  |

## **Pin Configuration**

| Nia  | Din Marna |                      | Function                                                                     | ESD Protection System |     |     |  |
|------|-----------|----------------------|------------------------------------------------------------------------------|-----------------------|-----|-----|--|
| INO. | Pin Name  | in Name I/O Function |                                                                              | VCC                   | VDD | GND |  |
| 1    | VCC       | I                    | Supply Voltage                                                               |                       |     | 0   |  |
| 2    | VI        | 0                    | Phase Angle Detection                                                        |                       |     | 0   |  |
| 3    | DIMSEL    | I                    | Dimming Mode Selection                                                       |                       |     | 0   |  |
| 4    | DIM       | I                    | Dimming Signal                                                               |                       |     | 0   |  |
| 5    | GND       | I                    | GND pin                                                                      | 0                     |     |     |  |
| 6    | VHV       | I                    | Phase Angle Detection                                                        |                       |     | 0   |  |
| 7    | OSC       | 0                    | Switching Frequency                                                          |                       |     | 0   |  |
| 8    | ISOSEL    | I                    | Non-isolated/Isolated Control Selection<br>L : buck / H : fly-back           |                       | 0   | 0   |  |
| 9    | GND       | I                    | GND pin                                                                      | 0                     |     |     |  |
| 10   | BSTDC     | 0                    | Output Mode Selection while Dimming<br>L : DC Output / H : DC + BURST Output |                       | 0   | 0   |  |
| 11   | ISNS      | I                    | Feedback Signal                                                              |                       |     | 0   |  |
| 12   | OUT       | 0                    | Gate Driver Pin of Switching MOS                                             |                       |     | 0   |  |
| 13   | ZT        | I                    | Zero Current Detection                                                       |                       |     | 0   |  |
| 14   | VDD       | 0                    | Regulator Output /<br>Internal power supply 3.3V                             |                       |     | 0   |  |

Table 1. I/O PIN Functions

## I/O Equivalent Circuit Diagram



Figure 2. I/O Equivalent Circuit Diagram

**Block Diagram** 



## **Block Descriptions**

## (1) Bootstrap Circuit

## (1-1) Start Sequence

The details for each block are described in following sections.



A: VCC pin voltage (1pin) increases, when VCC>VUVLO1 (typ =13.5V). The IC starts to work.

When the protection function is normal, the switching begins. In this case, due to the power consumption of VCC pin, the voltage of VCC has to be decreased. While the power supply circuit, which is composed by the transistor auxiliary winding of the DCDC section, is set, the power supply to VCC is possible by the switching operation.

**B** : Due to the built-in soft start function, the voltage of ISNS pin (11pin) can be adjusted without an excessive voltage or increase in current. (soft start time : typ =100ms)

C : While the switching begins, the LED turns ON.

D: When reducing the LED current to a low dimming rate, the LED is turned on by BURST operation. (BSTDC=H)

E: VCC pin voltage (1pin) decreases, when the VCC pin voltage (1pin) <VUVLO2 (typ =6.5V) , VCCUVLO

is triggered and the switching stops. At this time, the bootstrap circuit works, and starts to charge the VCC pin (1pin) .

**F** : When the VCC pin voltage (1pin) > VUVLO1 (typ = 13.5V), the switching operation restarts, and the charging is proceeded by the auxiliary winding of the transistor. Then, charging from the bootstrap circuit stops.

## (2) DC/DC Driver

The control mode used in this IC is PFM (Pulse Frequency Modulation) mode. By monitoring the ISNS pin (11pin) and ZT pin (13pin), it supports an optimum system as DC/DC. The ON duty (turn OFF) of the switching MOSFET is controlled by ISNS pin(11pin), and the OFF duty (turn ON) is controlled by ZT pin (13pin). The details are explained as follows. (refer to Figure 5)



Figure 5. DCDC Block Diagram

## (2-1) ON Duty Operation (Turn OFF) of the LED Current Control

By monitoring the coil current through the ISNS pin during the ON phase of the switching, the switching controller controls the average current in the coil to keep the value to what is set by the R3 resistor. In the example of the application circuit shown in Figure 6, while the MN1 is OFF, the current flows through the regenerative diode.





The setting of the LED current is determined by controlling the average current in the coil. The average LED current ILED\_AVE can be set by the resistor R3 which is connected to the ISNS pin. The set current can be calculated by the formula below, and VISNS which is the voltage for the average current setting is 500mV(typ).

① Buck Converter Non-isolated Topology (ISOSEL=L)

$$ILED_AVE = \frac{VISNS}{R3}$$

② Fly-back Converter Isolated Topology (ISOSEL=H)

ILED\_AVE = 
$$\frac{\text{VISNS}}{\text{R3}} \sqrt{\frac{\text{Lp}}{\text{Ls}}}$$

While using the Fly-back topology, Lp, Ls means the L value of the primary side and the secondary side of T1 respectively.

| R3    | Average LED Current |
|-------|---------------------|
| 5.10Ω | 98mA                |
| 2.00Ω | 250mA               |
| 1.50Ω | 333mA               |
| 1.00Ω | 500mA               |
| 0.75Ω | 667mA               |
| 0.68Ω | 735mA               |

LED Current Setting by R3 (Buck or Fly-back Lp:Ls=1:1)

In case of Fly-back topology, due to the dispersion of the transistor turn ratio of the primary and secondary side, and the power supply to the auxiliary winding, there may be a difference between the theoretical value and the true value of the LED current. In this case, the value of the R3 has to be adjusted.

## (2-2) LEB(Leading Edge Blanking) Function

While the switching MOSFET turns ON, surge current is produced due to parasitic capacitance and drive current causing the voltage of ISNS pin(11pin) to increase for a moment which may result to a false detection in circuit current limit. For preventing the ISNS pin from false detection, after OUT pin (5pin) L->H, a blanking function, which masks the ISNS pin for T<sub>LEB</sub> (typ=200ns) time is built in. Owing to this blanking function, the noise filter can be reduced.



Figure 7. LEB Operation while ISNS detected

## (2-3) OFF Duty Operations (Turn ON)

The OFF duty control is proceeded by the ZT pin (13pin).During the OFF phase of the switching, secondary output capacitor is charged by the electric power which is stored in the coil. When the charging is over, the current in the secondary side becomes zero, triggering the resonance operation to start. The resonance operation is caused by the capacitance between the transistor and the Vds of the MOSFET. This resonance waveform is divided by R1 and R2, and the resulting voltage is serves as an input to ZT pin (13pin). When this voltage level is lower than  $V_{ZT}$  (typ=100mV), the bottom is triggered by the ZT comparator. The real bottom and the trigger time of the comparator can be adjusted by the time constant decided by C4, R1 and R2 which are set around the ZT pin (13pin).



Figure 8. Zero-cross Trigger by ZT Pin

Otherwise, a ZT trigger mask function (instructed in 2-4) and a ZT timeout function (instructed in 2-5) are built in.

## (2-4) ZT Trigger Mask Function

During the switching from ON to OFF, the noise may occur at ZT pin (13pin).

In this case, to prevent the ZT pin from malfunctioning, the function of ZT pin is masked for a T<sub>ZTMASK</sub> time(typ=600ns).



A: DC/DC OFF=>ON

## B: DC/DC ON=>OFF

C: Due to the noise that may occur at ZT pin, the function of ZT pin is masked for a T<sub>ZTMASK</sub> time.

#### (2-5) ZT Timeout Function

After the signal is triggered by ZT converter and the next trigger does not occur at a given time (Timeout Time), the switching turns ON forcibly. While the secondary output voltage is low such as when the IC starts, the auxiliary winding voltage VA becomes low too, and the voltage of ZT pin (1pin) is lower than  $V_{ZT2}$ (typ =100mV). In this case, the ZT timeout function makes the switching turning ON forcibly.



A: ZT < V<sub>ZT1</sub>, OUT turns ON by the bottom trigger.

B: DC/DC ON=>OFF and ZT>Vzt2, the timeout function does not work.

C: The noise occurs at ZT pin, due to the  $T_{\text{ZTMASK}},$  ZT comparator does not work.

- D: ZT< Vzt1, OUT turns ON by the bottom trigger.
- E: DC/DC ON=>OFF and ZT<Vzt2. From this point of time, the timeout function works.

F: Same as C.

- G: The timeout operation continues during ZT<Vzt2.
- H: During T<sub>ZTOUT</sub>, due to the state of ZT<Vzt2 holds all the time, DC/DC OFF=>ON forcibly.(timeout operation)



Timeout time can be set by the resistance which is connected to the OSC pin(7pin), and when there is no bottom trigger by ZT, the switching operation follows the timeout operating frequency showed in Table 2 below.

When the timeout frequency is set to be too high, due to the output of the OUT pin becomes H before the boundary conduction mode works, if there is no limit on the minimum operating frequency, please set the timeout operating frequency to 20kHz by shorting the OSC pin to the GND.

| OSC Pin Resistance<br>R6 | Timeout Operating<br>Frequency |
|--------------------------|--------------------------------|
| OPEN                     | 100kHz                         |
| 300k Ω                   | 28kHz                          |
| 150k Ω                   | 50kHz                          |
| 68k Ω                    | 120kHz                         |
| 27k Ω                    | 300kHz                         |
| GND                      | 20kHz                          |

| Table 2. OSC Pin Resistance and Timeout Operating Frequer |
|-----------------------------------------------------------|
|-----------------------------------------------------------|

## (3) Conversion of Non-isolated Topology / Isolated Topology

This IC can support applications of both non-isolated (Buck converter) and isolated (Fly-back) topology by setting the ISOSEL pin.

| Item                       | Symbol               | Min          | Тур | Max          | Unit | Settings                      |
|----------------------------|----------------------|--------------|-----|--------------|------|-------------------------------|
| ISOSEL pin H input voltage | $V_{ISO\_ENH}$       | 0.7 ×<br>VDD | -   | VDD+0.3      | V    | Isolated driver selection     |
| ISOSEL pin L input voltage | V <sub>ISO_ENL</sub> | -0.3         | _   | 0.3 ×<br>VDD | V    | Non-isolated driver selection |

## (3-1) Non-isolated Topology (Buck converter)

An application with non-isolated Buck converter can be selected by shorting the ISOSEL pin to the GND pin to gain a low level. By this setting, the circuit inside the IC for calculating the LED current is based on Buck topology. The basic application circuit is shown in Figure 12.



Figure 12. Non-isolated Buck Converter Circuit

## (3-2) Isolated Topology (Fly-back Converter)

An application with isolated Fly-back topology can be selected by shorting the ISOSEL pin to the VDD pin to gain a high level. Monitoring the current in the coil by the ISNS pin, an isolated application with a high current control precision can be achieved even without the photocoupler.



Figure 13. Isolated Fly-back Converter Circuit

## (4) Dimming Operations

#### (4-1) Dimming Modes

This IC supports dimming modes of both the ON duty of the pulse signal and the DC signal level. The shift between PWM dimming mode and the LINEAR dimming mode can be achieved by setting DIMSEL pin (3pin). The block diagram of the dimming settings is shown in Figure 14. In addition, the selection of the dimming modes which is decided by the DIMSEL (3pin) voltage is shown in the table below.



Figure 14. Dimming Mode Setting using DIMSEL Pin

| Item                       | Symbol               | Min       | Тур  | Max     | Unit | Settings                       |
|----------------------------|----------------------|-----------|------|---------|------|--------------------------------|
| DIMSEL pin H input voltage | $V_{ISO\_ENH}$       | 0.7 × VDD | VDD  | VDD+0.3 | V    | DIM pin input : PWM dimming    |
| DIMSEL pin M input voltage | V <sub>ISO_ENL</sub> | 1.20      | 1.45 | 1.70    | V    | DIM pin input : LINEAR dimming |
| DIMSEL pin L input voltage | V <sub>ISO_ENL</sub> | -0.3      | -    | 0.3     | V    | VHV pin input : PWM dimming    |

The DIMSEL pin settings are shown in Figure 15. ①PWM dimming mode setting by shorting DIMSEL pin to VDD pin, ② LINEAR dimming mode setting by shorting DIMSEL pin to the VDD voltage divider R7 and R8 (Recommended : R7=56k  $\Omega$ , R8=43k  $\Omega$ ). For the dimming signal to input to DIM pin, please refer to the table below.



①Circuit Example for Pin Settings of PWM Dimming Mode ②Circuit Examp

②Circuit Example for Pin Settings of LINEAR Dimming Mode

Figure 15. DIMSEL Pin Settings and Dimming Inputs

| Item                                          | Symbol | Min       | Тур | Max       | Unit | Settings                         |  |  |
|-----------------------------------------------|--------|-----------|-----|-----------|------|----------------------------------|--|--|
| DIM pin H input voltage                       | VDIMH  | 0.7 × VDD | -   | VDD+0.3   | V    | DIMSEL=VDD (PWM dimming)         |  |  |
| DIM pin L input voltage                       | VDIML  | -0.3      | -   | 0.3 × VDD | V    | DIMSEL=VDD (PWM dimming)         |  |  |
| DIM pin PWM dimming<br>frequency range        | FDIM   | 0.08      | _   | 4.1       | kHz  | DIMSEL=VDD (PWM dimming)         |  |  |
| DIMSEL=M: LINEAR Dimming Settings             |        |           |     |           |      |                                  |  |  |
| DIM pin LINEAR dimming<br>input voltage range | VDIMH  | 0.3       | -   | 2.4       | V    | DIMSEL=1.45V<br>(LINEAR Dimming) |  |  |

## DIMSEL=H:PWM Dimming Settings

## (4-2) LED Current Output Mode

In each dimming mode, when a low dimming rate of less than 20% of LED current is needed, the BURST mode for LED output current can be selected. BY setting BSTDC=H, the LED output driver enters BURST operation. Hence, a deep dimming operation can be achieved. The settings for BSTDC pin are shown in the table below.

| Item                      | Symbol              | Min          | Тур | Max          | Unit | Settings                |
|---------------------------|---------------------|--------------|-----|--------------|------|-------------------------|
| BSTDC pin H input voltage | V <sub>BSTDCH</sub> | 0.7 ×<br>VDD | -   | VDD+0.3      | V    | DC+BURST output setting |
| BSTDC pin L input voltage | V <sub>BSTDCL</sub> | -0.3         | -   | 0.3 ×<br>VDD | V    | DC output setting       |
|                           |                     |              |     |              |      |                         |



When the dimming rate is lower than 20%, the BURST mode operates, as shown in Figure 16, with BURST frequency pf 900Hz(typ), the LED current reduces with a decrease of the output time of the OUT pin which follows the decrease in the dimming proportion.

## (4-3) LED Dimming Curve

The characteristic curves which show the proportion of the output current in each dimming mode are shown in Figure 17.



① PWM Dimming Characteristic

② LINEAR Dimming Characteristic

Figure 17. Dimming Characteristic Curves

## (5) Protection Functions

## (5-1) VCC UVLO

VCC UVLO function is achieved by a self-reset comparator which has a voltage hysteresis. The operation of this function is shown in Figure 18.



## (5-2) ZT Pin (13pin) OVP(Over Voltage Protection)

OVP (Over Voltage Protection) function is built in ZT pin (13pin). The protection mode for OVP protection is latch. ZT OVP function supports a DC trigger to ZT pin. To prevent ZT OVP from malfunctioning, T<sub>LATCH</sub>(typ=100us) timer is built in.

## (5-3) ISNS Pin (11pin) OPEN Protection

When the ISNS pin (11pin) is OPEN, to prevent the OUT pin (12pin) from malfunctioning caused by noise, an OPEN protection circuit for ISNS pin is built in. The switching of the OUT pin (12pin) stops. (100us timer latch protection) when the ISNS pin (11pin) is OPEN.



Figure 19. ISNS Pin OPEN Protection Circuit

## (5-4) OUT Pin (12pin) Clamp Function

To protect the external MOSFET, the H level of the OUT pin is clamped at  $V_{OUTH}(typ=12.5V)$ . This function prevents the damaging the MOSFET which is caused by the rising of the voltage of VCC pin (1pin). The OUT pin (12Pin) is pulled down by  $R_{PDOUT}(typ=100k\Omega)$  internally.



Figure 20. OUT Pin (12pin) Schematic

## **Operation Modes of Protection Circuit**

All operation modes of the different protection circuits are shown in Table 4.

| Anomaly Detection |         | Trigger | Release  | Protecting Operation<br>While Triggered |  |
|-------------------|---------|---------|----------|-----------------------------------------|--|
| VCC               | UVLO    | 6.5V    | 13.5V    | Self-reset                              |  |
|                   | VCC_OVP | 27.5V   | 23.5V    | Self-reset                              |  |
| ZT                | ZT_OVP  | 3.00V   | VDD<2.6V | 100us timer latch                       |  |
| ISNS              | OPEN    | -       | -        | Min ON time operation                   |  |
|                   | SHORT   | -       | -        | Max Duty operation                      |  |
|                   | OCP     | 2.50V   | VDD<2.6V | 100us timer latch                       |  |
| VHV               | VHV_OVP | 5.0V >  | < 5.0V   | Self-reset                              |  |
| TSD               |         | 175°C   | 155°C    | Self-reset                              |  |

| Table 4. | Operation | Modes  | of | Protection   | Circuit |
|----------|-----------|--------|----|--------------|---------|
|          | operation | 100000 | U. | 1 1010001011 | Onoun   |

## **Power Dissipation**

According to the thermal design, please observe the conditions below when using this IC.

(The temperatures shown below are guaranteed temperatures, please consider the margin during application.)

- 1. The ambient temperature Ta must be 105°C or less.
- 2. The consumption of the IC must be within the allowable dissipation  $\mathsf{P}_{\mathsf{d}}.$

The thermal dissipation characteristics are as follows.

(PCB: 70 mm × 70mm × 1.6 mm, mounted on glass epoxy substrate)



Figure 21-1. SSOP-B14 Thermal Dissipation Characteristics





## **Operational Notes**

## 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply terminals.

## 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

## 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

## 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

## 5. Thermal Consideration

Should by any chance the power dissipation rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. The absolute maximum rating of the Pd stated in this specification is when the IC is mounted on a 70mm x 1.6mm glass epoxy board. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the Pd rating.

## 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

## 7. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

## 8. Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

## 9. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

## 10. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

## **Operational Notes – continued**

#### 11. Unused Input Terminals

Input terminals of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input terminals should be connected to the power supply or ground line.

## 12. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure xx. Example of monolithic IC structure

## 13. Ceramic Capacitor

When using a ceramic capacitor, determine the dielectric constant considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

## 14. Area of Safe Operation (ASO)

Operate the IC such that the output voltage, output current, and power dissipation are all within the Area of Safe Operation (ASO).

## 15. Thermal Shutdown Circuit(TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's power dissipation rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF all output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

## 16. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

## Physical Dimension, Tape and Reel Information





## **Ordering Information**



| E2 |    |
|----|----|
|    |    |
|    |    |
|    | E2 |

Packaging and forming specification E2: Embossed tape and reel None: Tray, Tube

## Marking Diagram



# Notice

## Precaution on using ROHM Products

1. Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment <sup>(Note 1)</sup>, transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| /      | 1 1      |            |        |  |
|--------|----------|------------|--------|--|
| JAPAN  | USA      | EU         | CHINA  |  |
| CLASSⅢ |          | CLASS II b |        |  |
| CLASSⅣ | CLASSIII | CLASSⅢ     | CLASSI |  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [C] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

## Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

QR code printed on ROHM Products label is for ROHM's internal use only.

#### Precaution for Disposition

When disposing Products please dispose them properly using an authorized industry waste company.

#### Precaution for Foreign Exchange and Foreign Trade act

Since our Products might fall under controlled goods prescribed by the applicable foreign exchange and foreign trade act, please consult with ROHM representative in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. ROHM shall not be in any way responsible or liable for infringement of any intellectual property rights or other damages arising from use of such information or data.:
- 2. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the information contained in this document.

## **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

## **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.