



**TOSHIBA CORPORATION** 

The information contained herein is subject to change without notice. 021023\_D

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSH-IBA products specifications.

Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023\_A

The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment) industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023\_B

The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106\_Q

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patents or other rights of TOSHIBA or the third parties. 070122\_C

For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions. 030619\_S

© 2008 TOSHIBA CORPORATION All Rights Reserved

# Difference between TMP88FW45FG and TMP88FW45AFG

In TMP88FW45AFG, all SFR/DBR/EBR registers except the oscillation frequency detector are mapped to the same address as TMP88FW45FG. Therefore, the software for TMP88FW45FG can be used in TMP88FW45AFG. As the oscillation frequency detector is not available in Emulator (BM88FW44F0A-M15), please use the flash product (TMP88FW45AFG) to check the oscillation frequency detection.

| Products name                                   | TMP88FW45               | TMP88FW45A                                                                                                                   |
|-------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|
| ROM                                             | 122880 by               | tes (Flash)                                                                                                                  |
| RAM                                             | 4224                    | bytes                                                                                                                        |
| DBR/EBR                                         | 144 bytes               | Registers of oscillation frequency detector<br>are included                                                                  |
| I/O port                                        | 71                      | pins                                                                                                                         |
| High-current port                               | 24 pins (sink           | open drain)                                                                                                                  |
| Interrupt                                       | External: 5 interrupts, | Internal: 31 interrupts                                                                                                      |
| Timer/counter                                   | 16-bit-2<br>8-bit: 4 c  | channels channels                                                                                                            |
| PMD                                             | 2 cha                   | annel 🚫 🔘                                                                                                                    |
| UART                                            | 2 cha                   | nnels                                                                                                                        |
| SIO                                             | 1 cha                   | nnels                                                                                                                        |
| 8-bit High-speed PWM                            | 2 cha                   | nnels                                                                                                                        |
| 10-bit AD converter                             | 16 cha                  | annels                                                                                                                       |
| Oscillation Frequency Detectior                 | Non Available           | Available                                                                                                                    |
| Flash Security                                  | Read protect            | "Write protect" has been added in "Read<br>protect". And the name of Read protect has<br>been changed to "Security Program". |
| Flash size code in Product ID                   | ОЕН                     | 1DH                                                                                                                          |
| The number of Flash Cell                        | 2                       | 1 (Note 1)                                                                                                                   |
| Flash Programming Adapter                       |                         | 0104                                                                                                                         |
| Structuer of TEST pin                           | VDD O                   | without protect diode<br>on the VDD side                                                                                     |
| Absolute Maximum Ratin of<br>Power supply (VDD) | 6.5V                    | 6.0V                                                                                                                         |
| Operating condition Read/Fetch                  | 4.5V to 5.5V at 20      | MHz (-40 to 85 °C)                                                                                                           |
| (MCU mode) Program/Erase                        | 4.5V to 5.5V at 20      | MHz (-10 to 40 °C)                                                                                                           |
| Operating condition<br>(Serial PROM mode)       | 4.5V to 5.5V at 20      | MHz (-10 to 40 °C)                                                                                                           |

Note 1: The same command sequence of TMP88FW45FG can be used in TMP88FW45AFG.

# **Revision History**

| Date       | Revision    | Comment          |
|------------|-------------|------------------|
| 2008/5/29  | Tentative 1 | First Release    |
| 2008/10/24 | 2           | Contents Revised |
|            |             |                  |

# Table of Contents

# Difference between TMP88FW45FG and TMP88FW45AFG

#### TMP88FW45AFG

- 1.1 Features..... 1 1.2 3
- Pin Assignment..... 1.3 Block Diagram 4 (....)
- 1.4 Pin Names and Functions.....

#### **Functional Description** 2.

## 2.1 Functions of the CPU Core.....

- 2.1.1 Memory Address Map..... 2.1.2 Program Memory (ROM).....
- 2.1.3 Data Memory (RAM).....
- 2.1.4 System Clock Control Circuit......
  - 2.1.4.1 2.1.4.2 Clock Generator
  - Timing Generator
  - 2.1.4.3 2.1.4.4 Standby Control Circuit Controlling Operation Modes
- 2.1.5 Reset Circuit.....

# 2.1.5.1 External Reset Input

- 2.1.5.2 Address Trap Reset
- 2.1.5.3 Watchdog Timer Reset
- 2.1.5.4 System Clock Reset
- 2.1.5.5 Oscillation Frequency Detection Reset

# 3. Interrupt Control Circuit

| 3.1 Interrupt latches (IL39 to IL2)                           |    |
|---------------------------------------------------------------|----|
| 3.2 Interrupt enable register (EIR)                           |    |
| 3.2.1 (Interrupt master enable flag (IMF)                     |    |
| 3.2.2 (Individual interrupt enable flags (EF39 to EF3)        |    |
| 3.3 Interrupt Sequence                                        |    |
| 3.3.1 Interrupt acceptance processing is packaged as follows. |    |
| 3.3.2 Saving/restoring general-purpose registers              |    |
| 3.3.2.1 Using Automatic register bank switching               |    |
| 3.3.2.2 Using register bank switching                         |    |
| 3.3.2.3 Using PUSH and POP instructions                       |    |
| 3.3.2.4 Using data transfer instructions                      |    |
| 3.3.3 Interrupt return                                        |    |
| 3.4 Software Interrupt (INTSW)                                |    |
| 3.4.1 Address error detection                                 |    |
| 3.4.2 Debugging                                               |    |
| 3.5 External Interrupts                                       | 35 |

.....9

10

11

.....9

....

| 4.         | Spe                      | cial Function Register                                                        |              |
|------------|--------------------------|-------------------------------------------------------------------------------|--------------|
|            | 4.1                      | SFR                                                                           |              |
|            | 4.2                      | EBR                                                                           |              |
|            | 4.3                      | DBR                                                                           | 40           |
|            | т.5                      |                                                                               |              |
| 5.         | Inp                      | ut/Output Ports                                                               |              |
|            | 5.1                      | Port P0 (P03 to P00)                                                          |              |
|            | 5.2                      | Port P1 (P17 to P10)                                                          |              |
|            | 5.3                      | Port P2 (P22 to P20)                                                          |              |
|            | 5.4                      | Port P3 (P37 to P30)                                                          |              |
|            | 5.5                      | Port P4 (P47 to P40)                                                          |              |
|            | 5.6                      | Port P4 (P47 to P40)<br>Port P5 (P57 to P50)                                  |              |
|            | 5.7                      | Port P6 (P67 to P60)                                                          |              |
|            | 5.8                      | Dowt D7 (D77 to D70)                                                          |              |
|            | 5.9                      | Port P8 (P87 to P80)                                                          | 60           |
|            | 5.10                     | ) Port P9 (P97 to P90)                                                        |              |
|            | 0.10                     |                                                                               |              |
| 6.         | Tim                      | ne Base Timer (TBT) and Divider Output (DVO)                                  |              |
|            | 6.1                      | Time Base Timer                                                               | 65           |
|            | 6.2                      | Divider Output (DVO)                                                          | 67           |
|            |                          |                                                                               |              |
| 7.         | Wat                      | tchdog Timer (WDT)                                                            |              |
|            |                          |                                                                               |              |
|            | 7.1                      | Watchdog Timer Configuration                                                  |              |
|            | 7.2                      | Watchdog Timer Control                                                        |              |
|            |                          | <ul> <li>2.1 Malfunction Detection Methods Using the Watchdog Timer</li></ul> |              |
|            |                          | 2.3 Watchdog Timer Disable                                                    |              |
|            |                          | 2.4 Watchdog Timer Interrupt (INTWDT)                                         |              |
|            | 1.2                      | 2.5 Watchdog Timer Reset                                                      |              |
| _          | $ \leq $                 |                                                                               |              |
|            | Osc                      | illation Frequency Detector                                                   |              |
| <u>8</u> . |                          |                                                                               |              |
| <u>8</u> . |                          | Configuration                                                                 | 14           |
| <u>8</u> . | 8.1                      | Configuration                                                                 |              |
| <u>8</u> . | 8.1<br>8.2               | Control                                                                       | 76           |
| <u>8</u> . | 8.1<br>8.2<br>8.3        | Control                                                                       |              |
| <u>8</u> . | 8.1<br>8.2<br>8.3<br>8.3 | Control                                                                       | 76<br>77<br> |

# 9. 16-Bit TimerCounter 1 (TC1)

| 9.1 Configuration |  | 31 |
|-------------------|--|----|
|-------------------|--|----|

|       | `imerCounter Control                          |    |
|-------|-----------------------------------------------|----|
|       | Timer mode                                    |    |
| 9.3.2 | External Trigger Timer Mode                   | 86 |
| 9.3.3 | Event Counter Mode                            |    |
| 9.3.4 | Window Mode                                   | 89 |
| 9.3.5 | Pulse Width Measurement Mode                  | 90 |
| 9.3.6 | Programmable Pulse Generate (PPG) Output Mode | 93 |

### 10. 16-Bit Timer (CTC)

#### 10.1 .95 Configuration..... \_\_\_\_\_ 10.2 10.3 Function..... 10.3.1 Timer mode with software start..... 10.3.2 ......100 Timer mode with external trigger start..... 10.3.3 Event counter mode..... ......101 Programmable Pulse Generate (PPG) output mode...... 10.3.4

### 11. 8-Bit TimerCounter 3 (TC3)

- Configuration 11.1
- 11.2 TimerCounter Control

#### Function 11.3

- 11.3.1 Timer mode ..... Event Counter Mode 11.3.2
- 11.3.3 Capture Mode.....

# 12. 8-Bit TimerCounter 4 (TC4)

| 12.1 ( | Configuration                                                                      |  |
|--------|------------------------------------------------------------------------------------|--|
| 12.2 T | TimerCounter Control                                                               |  |
| 12.3 F | Function                                                                           |  |
|        | Timer Mode                                                                         |  |
|        | Event Counter Mode                                                                 |  |
| 12.3.3 | Programmable Divider Output (PDO) Mode                                             |  |
| 12.3.4 | Programmable Divider Output (PDO) Mode<br>Pulse Width Modulation (PWM) Output Mode |  |
|        |                                                                                    |  |

#### 8-Bit TimerCounter 5,6(TC5, 6) 13.

| 13.2   TimerCounter Control     13.3   Function                         | 119  |
|-------------------------------------------------------------------------|------|
|                                                                         |      |
|                                                                         |      |
| 13.3.1 8-Bit Timer Mode (TC5 and 6)                                     |      |
| 13.3.2 8-Bit Event Counter Mode (TC5, 6)                                | 124  |
| 13.3.3 8-Bit Programmable Divider Output (PDO) Mode (TC5, 6)            |      |
| 13.3.4 8-Bit Pulse Width Modulation (PWM) Output Mode (TC5, 6)          | 127  |
| 13.3.5 16-Bit Timer Mode (TC5 and 6)                                    | .129 |
| 13.3.6 16-Bit Event Counter Mode (TC5 and 6)                            | 130  |
| 13.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC5 and 6)      | .130 |
| 13.3.8 16-Bit Programmable Pulse Generate (PPG) Output Mode (TC5 and 6) | .133 |

#### 14. Motor Control Circuit (PMD: Programmable motor driver) 14.1 Outline of Motor Control Configuration of the Motor Control Circuit..... 14.2 .... 14.3 Position Detection Unit 14.3.1 Configuration of the position detection unit...... 14.3.2 Position Detection Circuit Register Functions..... 14.3.3 Outline Processing in the Position Detection Unit..... .....145 14.4 Timer Unit l......).D 14.4.1 Configuration of the Timer Unit..... 14.4.1.1 Timer Circuit Register Functions 14.4.1.2 Outline Processing in the Timer Unit Three-phase PWM Output Unit 14.5 14.5.1 Configuration of the three-phase PWM output unit..... Pulse width modulation circuit (PWM waveform generating unit) 14.5.1.1 14.5.1.2 Commutation control circuit Register Functions of the Waveform Synthesis Circuit,..., 14.5.2 ...156 14.5.3 Port output as set with UOC/VOC/WOC bits and UPWM/VPWM/WPWM bits. .....159 Protective Circuit 14.5.4 14.5.5 Functions of Protective Circuit Registers..... .....163 14.6 Electrical Angle Timer and Waveform Arithmetic Circuit. S 14.6.1 Electrical Angle Timer and Waveform Arithmetic Circuit..... .....166 Functions of the Electrical Angle Timer and Waveform Arithmetic Circuit Registers 14.6.1.1 List of PMD Related Control Registers 14.6.1.2

# 15. Asynchronous Serial interface (UART1)

| 15.1 Co  | onfiguration               |  |
|----------|----------------------------|--|
| 15.2 Co  | ontrol                     |  |
| 15.3 Tr  | ransfer Data Format        |  |
| 15.4 Tr  | ransfer Rate               |  |
| 15.5 Da  | ata Sampling Method        |  |
|          | rop Bit Length             |  |
|          | urity                      |  |
| 15.8 Tr  | ransmit/Receive Operation  |  |
| 15.8.1   | Data Transmit Operation    |  |
| 15.8.2   | Data Receive Operation     |  |
| 15.9 Sta | atus Elag, /               |  |
|          | Parity Error               |  |
| 15.9.2(1 | Framing Error              |  |
| 15,9.3   | Overrun Error              |  |
| 15.9.4   | Receive Data Buffer Full   |  |
| 15.9.5   | Transmit Data Buffer Empty |  |
| 15.9.6   | Transmit End Flag          |  |
|          |                            |  |

# 16. Asynchronous Serial interface (UART2)

| 16.1 | Configuration        |     |
|------|----------------------|-----|
| 16.2 | Control              |     |
|      | Transfer Data Format |     |
|      | Transfer Rate        |     |
|      | Data Sampling Method |     |
| 16.6 | STOP Bit Length      | 194 |
| 10.0 | STOT Die Lengen      |     |

| 16.7 Parity                                      |                       |                 |
|--------------------------------------------------|-----------------------|-----------------|
| 16.8 Transmit/Receive Operation                  |                       |                 |
| 16.8.1 Data Transmit Operation                   |                       |                 |
| 16.8.2 Data Receive Operation                    |                       |                 |
| 16.9 Status Flag                                 | ·····                 | I               |
| 16.9.1 Parity Error<br>16.9.2 Framing Error      |                       |                 |
| 16.9.2 Framing Error<br>16.9.3 Overrun Error     |                       |                 |
| 16.9.4 Receive Data Buffer Full                  |                       |                 |
| 16.9.5 Transmit Data Buffer Empty                |                       |                 |
| 16.9.6 Transmit End Flag                         |                       | 197             |
|                                                  |                       |                 |
|                                                  |                       |                 |
| Synchronous Serial Interface (SIO)               | -4(-)                 | $\rightarrow$ — |
| 17.1 Configuration                               |                       |                 |
| 17.2 Control                                     | ()                    |                 |
| 17.3 Serial clock                                |                       | 2               |
| 17.3.1 Clock source                              |                       | 202             |
| 17.3.1.1 Internal clock                          | $\sim$                | 202             |
| 17.3.1.2 External clock                          |                       |                 |
| 17.3.2 Shift edge                                | ×                     | 203             |
| 17.3.2.1 Leading edge<br>17.3.2.2 Trailing edge  | $(\overline{\Omega})$ |                 |
| 17.4 Number of bits to transfer                  |                       |                 |
|                                                  |                       |                 |
|                                                  | ///·····              |                 |
| 17.6 Transfer Mode                               |                       |                 |
| 17.6.1 4-bit and 8-bit transfer modes            |                       |                 |
| 17.6.2 4-bit and 8-bit receive modes.            |                       |                 |
| 17.6.3 8-bit transfer / receive mode             |                       | 207             |
|                                                  |                       |                 |
| 10-bit AD Converter (ADC)                        |                       |                 |
|                                                  |                       |                 |
| 18.1 Configuration                               |                       | 2               |
| 18.2 Register configuration                      |                       | 2               |
|                                                  |                       | 2               |
| 18.3.1 Software Start Mode.                      |                       |                 |
|                                                  |                       |                 |
| 18.3.2.1 Register Setting                        |                       |                 |
| 18.4 STOP mode/during AD Conversion              |                       | 2               |
| 18.5 Anatog Input Voltage and AD Conversion Resu |                       |                 |
| 18.6 Precautions about AD Converter              |                       |                 |
|                                                  |                       |                 |
|                                                  |                       |                 |
|                                                  |                       |                 |
|                                                  |                       |                 |
|                                                  |                       |                 |

# 19. 8-Bit High-speed PWM (HPWM0 and HPWM1)

| 19.1 Configuration                         |  |
|--------------------------------------------|--|
| 19.2 Control                               |  |
| 19.3 Functional Description                |  |
| 19.3.1 Operation modes                     |  |
| 19.3.1.1 8-bit mode<br>19.3.1.2 7-bit mode |  |
| 19.3.1.3 6-bit mode                        |  |
| 19.3.2 Setting output data                 |  |

# 20. Flash Memory

| 20.1 F | lash Memory Control                                                      |                                         |                   |
|--------|--------------------------------------------------------------------------|-----------------------------------------|-------------------|
| 20.1.1 | Flash Memory Command Sequence Execution Control (FLSCR                   | <pre><flsmd>)</flsmd></pre>             |                   |
| 20.2 C | Command Sequence                                                         |                                         |                   |
| 20.2.1 | Byte Program                                                             |                                         |                   |
| 20.2.2 |                                                                          |                                         |                   |
| 20.2.3 | Chip Erase (A-köyte Erase)<br>Chip Erase (All Erase)<br>Product ID Entry |                                         |                   |
| 20.2.4 | Product ID Entry                                                         |                                         |                   |
| 20.2.5 | Product ID Exit                                                          |                                         |                   |
| 20.2.6 | Security Program                                                         |                                         |                   |
| 20.3 T | oggle Bit (D6)                                                           |                                         |                   |
|        | ccess to the Flash Memory Area                                           |                                         |                   |
| 20.4.1 | Flash Memory Control in the Serial PROM Mode                             | $\overline{\gamma}$                     |                   |
| 20.4.  | .1 How to write to the flash memory by executing the control program     | in the RAM area (in the RAM loader mode | within the serial |
| 20.4.2 | PROM mode)                                                               |                                         |                   |
| 20.4.2 | Flash Memory Control in the MCU mode                                     |                                         | (                 |
| 20.4.2 | 2.1 How to write to the flash memory by executing a user write control.  | program in the RAM area (in the MCU me  | ode)              |

 $\langle$ 

# **21. Serial PROM Mode**

| 21.1          | Outline                                                               |     |
|---------------|-----------------------------------------------------------------------|-----|
| 21.2          | Memory Mapping                                                        |     |
| 21.3          | Serial PROM Mode Setting                                              |     |
| 21.3.         |                                                                       |     |
| 21.3.2        |                                                                       |     |
| 21.3.3        | B Example Connection for On-Board Writing                             | 237 |
| 21.3.4        |                                                                       |     |
| 21.4          | Interface Specifications for UART                                     |     |
| 21.5          | Operation Command                                                     |     |
| 21.6          |                                                                       |     |
| 21.6.         | Operation Mode.<br>Flash Memory Brasing Mode (Operating command/F0H). | 242 |
| 21.6.2        | 2 Flash Memory Writing Møde (Operation command 30H).                  |     |
| 21.6.3        | B RAM Loader Mode (Operation Command: 60H)                            | 247 |
| 21.6.4        |                                                                       |     |
| 21.6.5        |                                                                       |     |
| 21.6.0        |                                                                       |     |
| 21.6.7        |                                                                       |     |
| 21.7          |                                                                       |     |
| 21.8          | Checksum (SUM)                                                        |     |
| <u>~21.8.</u> | Calculation Method<br>2 Calculation data                              |     |
| 21.8.2        | 2 Calculation data                                                    |     |
| 21.9          | Intel Hex Format (Binary)                                             |     |
| 21.10         | Passwords.                                                            |     |
| 21.10         |                                                                       |     |
| 21.10         |                                                                       |     |
| 21.10         |                                                                       |     |
| 21.11         | Product ID Code                                                       |     |
| 21.12         | Flash Memory Status Code                                              |     |
| 21.13         | Specifying the Erasure Area                                           |     |
| 21.14         | Port Input Control Register                                           |     |
| 21.15         | Flowchart                                                             |     |
| 21.16         | UART Timing                                                           |     |
| . – •         | σ                                                                     |     |

| 22. | Inp                                 | ut/Output Circuitry                                                    |              |
|-----|-------------------------------------|------------------------------------------------------------------------|--------------|
|     | 22.1<br>22.2                        | Control pins<br>Input/output ports                                     |              |
|     | -                                   | r                                                                      | $\sim (7/5)$ |
| 23. | Elec                                | etrical Characteristics                                                |              |
|     | 23.1                                | Absolute Maximum Ratings                                               |              |
|     | <b>23.2</b><br>23.2<br>23.2<br>23.2 | .2 MCU mode (Except Flash Programming or erasing)                      |              |
|     | 23.3                                | DC Characteristics                                                     | 272          |
|     | 23.4<br>23.5                        | AD Characteristics                                                     | 273          |
|     | 23.6<br>23.7                        | Oscillation Frequency Detection AC Characteri<br>Flash Characteristics | stics        |
|     | 23.8<br>23.9                        | Recommended Oscillating Conditions                                     |              |
|     |                                     |                                                                        |              |

# 24. Package Dimensions

# CMOS 8-Bit Microcontroller

# TMP88FW45AFG

| Product No.  | ROM<br>(FLASH) | RAM   | Package            |
|--------------|----------------|-------|--------------------|
| TMP88FW45AFG | 122880         | 4224  | QFP80-P-1420-0.80B |
|              | bytes          | bytes |                    |

# 1.1 Features

- 1. 8-bit single chip microcomputer TLCS-870/X series
  - Instruction execution time :
    - 0.20 µs (at 20 MHz)
  - 181 types & 842 basic instructions
- 2. 36 interrupt sources (External : 5 Internal : 31)
- 3. Input / Output ports (71 pins)

Large current output: 24pins (Typ. 20mA), DED direct drive

- 4. Prescaler
  - Time base timer
    - Divider output function (DVQ)
- 5. Watchdog Timer

Select of "internal reset request" or "interrupt request".

- 6. Oscillation Frequency Detector : 1ch
- 7. 16-bit timer counter: 1 ch
  - Timer, External trigger, Window, Pulse width measurement,
    - Event counter, Programmable pulse generate (PPG) modes
- 8. 16-bit timer/counter(CTC): 1ch
  - CTC: Timer, event counter or PPG (Programmable Pulse) output
- 9. 8-bit timer counter 1 ch

 $\sim$ 

This product uses the Super Flash® technology under the licence of Silicon Storage Technology, Inc. Super Flash® is registered trademark of Silicon Storage Technology, Inc.

The information contained herein is subject to change without notice. 021023\_D

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or fail ure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023\_A

The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023\_B

The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/
 or sale are prohibited under any applicable laws and regulations. 060106\_Q

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patents or other rights of TOSHIBA or the third parties. 070122\_C

<sup>•</sup> For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions. 030619\_S

- Timer, Event counter, Capture modes
- 10. 8-bit timer counter : 1 ch
  - Timer, Event counter, Pulse width modulation (PWM) output,
    - Programmable divider output (PDO) modes
- 11. 8-bit timer counter : 2 ch
  - Timer, Event counter, Programmable divider output (PDO),
    - Pulse width modulation (PWM) output,
  - Programmable pulse generation (PPG) modes
- 12. Programmable motor driver (PMD) : 2 ch
  - Sine wave drive circuit (built-in sine wave data-table RAM)
    - Rotor position detect function
    - Motor control timer and capture function
    - Overload protective function
    - Auto commutation and auto position detection start function
- 13. 8-bit UART : 2 ch
- 14. 8-bit SIO: 1 ch
- 15. 10-bit successive approximation type AD converter
  - Analog input: 16 ch
- 16. 8-bit High-speed PWM (HPWM0 and HPWM1)
- 17. Clock oscillation circuit : 1 set
- 18. Low power consumption operation (2 modes)
  - STOP mode: Oscillation stops. (Battery/Capacitor back-up.)
  - IDLE mode: CPU stops.

4.5 V to 5.5 V at 20MHz

Only peripherals operate using high frequency clock. Release by interrupts (CPU restarts).

19. Operation voltage:

# 1.2 Pin Assignment



# 1.3 Block Diagram





 $\langle \rangle$ 

# 1.4 Pin Names and Functions

The TMP88FW45AFG has MCU mode, parallel PROM mode, and serial PROM mode. Table 1-1 shows the pin functions in MCU mode. The serial PROM mode is explained later in a separate chapter.

| Table 1-1 | Pin Names | and Functions ( | (1/4) | ) |
|-----------|-----------|-----------------|-------|---|
|-----------|-----------|-----------------|-------|---|

| Pin Name                        | Pin Number | Input/Output      | Functions                                                              |
|---------------------------------|------------|-------------------|------------------------------------------------------------------------|
| P03<br>HPWM1                    | 64         | 10<br>0           | PORT03<br>High-spred PWM1 output                                       |
| P02<br>HPWM0                    | 63         | 10<br>0           | PORT02<br>High-spped PWM0 output                                       |
| P01<br>TXD2<br>PDO6/PWM6/PPG6   | 62         | 10<br>0<br>0      | PORT01<br>UART data output 2<br>PDO6/PWM6/PPG6 output                  |
| P00<br>RXD2<br>TC6              | 61         |                   | PORTO0<br>UART data input 2<br>TC6 input                               |
| P17<br>PDW2                     | 72         |                   | PORT17<br>PMD control input W2                                         |
| P16<br>PDV2                     | 71         | OI<br>I           | PORT16<br>PMD-control input V2                                         |
| P15<br>PDU2                     | 70         | 0                 | PORT15<br>RMD control input U2                                         |
| P14<br>PPG1<br>PWM5/PDO5        | 69         |                   | PORT14<br>PPG1 output<br>PWM5/PDO5 output                              |
| P13<br>DVO<br>TC5               | 68         |                   | PORT13<br>Divider Output<br>TC5 input                                  |
| P12<br>INT2<br>TC1              | 67         |                   | PORT12<br>External interrupt 2 input<br>TC1 input                      |
| P11                             | 66         |                   | PORT11<br>External interrupt 1 input                                   |
|                                 | 65         | IO<br>I           | PORT10<br>External interrupt 0 input                                   |
| P22<br>INT4<br>TC4<br>PWM4/PDQ4 |            | IO<br>I<br>I<br>O | PORT22<br>External interrupt 4 input<br>TC4 input<br>PWM4/PDO4 output  |
| P21<br>TC3                      | 6          | IO<br>I           | PORT21<br>TC3 pin input                                                |
| P20<br>INT5<br>STOP             | 9          | IO<br>I<br>I      | PORT20<br>External interrupt 5 input<br>STOP mode release signal input |
| P37<br>CL1                      | 17         | IO<br>I           | PORT37<br>PMD over load protection input1                              |

# Table 1-1 Pin Names and Functions (2/4)

| Pin Name                  | Pin Number | Input/Output | Functions                                                                          |
|---------------------------|------------|--------------|------------------------------------------------------------------------------------|
| P36                       | 16         | IO           | PORT36                                                                             |
| EMG1                      |            | I            | PMD emergency stop input1                                                          |
| P35                       | 15         | 10           | PORT35                                                                             |
| U1                        |            | 0            | PMD control output U1                                                              |
| P34                       | 14         | 10           | PORT34                                                                             |
| V1                        |            | 0            | PMD control output V1                                                              |
| P33                       | 13         | 10           | PORT33                                                                             |
| W1                        |            | 0            | PMD control output W1                                                              |
| P32                       | 12         | 10           | PORT32                                                                             |
| X1                        |            | 0            | PMD control output X1                                                              |
| P31                       | 11         | O            | PØRT31                                                                             |
| Y1                        |            | O            | PMD control output YM                                                              |
| P30<br>Z1                 | 10         |              | PORT30<br>PMD control output Z1                                                    |
| P47<br>CTC                | 25         |              | PORT47<br>CTC input                                                                |
| P46<br>PPG2               | 24         | 0            | PORT46<br>PPG2 出力                                                                  |
| P45<br>TXD1<br>SO         | 23         |              | PORT45<br>UART data output 1<br>Serial Data Output                                 |
| P44<br>RXD1<br>SI<br>BOOT | 22         |              | PORT44<br>UART data input 1<br>Serial Data Input<br>Serial PROM mode control input |
| P43<br>SCK                | 21         |              | PORT43<br>Serial Clock I/O                                                         |
| P42<br>PDU1               | 20         |              | PORT42<br>PMD control input U1                                                     |
| P41<br>PDV1               | 19         |              | PORT41<br>PMD control input V1                                                     |
| P40                       | 18         | IO           | PORT40                                                                             |
| PDW1                      |            | I            | PMD control input W1                                                               |
| P57                       | 80         | 10           | PORT57                                                                             |
| Z2                        |            | 0            | PMD control output Z2                                                              |
| P56                       | 79         | IO           | PORT56                                                                             |
| Y2                        |            | O            | PMD control output Y2                                                              |
| P55                       | 78         | 10           | PORT55                                                                             |
| X2                        |            | 0            | PMD control output X2                                                              |
| P54                       | 77         | 10           | PORT54                                                                             |
| W2                        |            | 0            | PMD control output W2                                                              |

Table 1-1 Pin Names and Functions (3/4)

| Pin Name               | Pin Number | Input/Output | Functions                                     |
|------------------------|------------|--------------|-----------------------------------------------|
| P53<br>V2              | 76         | 10<br>0      | PORT53<br>PMD control output V2               |
| P52<br>U2              | 75         | 10<br>0      | PORT52<br>PMD control output U2               |
| P51<br>EMG2            | 74         | IO<br>I      | PORT51<br>PMD emergency stop input2           |
| P50<br>CL2             | 73         | IO<br>I      | PORT50<br>PMD over load protection input2     |
| P67<br>AIN7<br>DBOUT1  | 33         | IO<br>I<br>O | PORT67<br>Analog Input7<br>PMD debug output1  |
| P66<br>AIN6            | 32         | IO           | PORT66<br>Analog Input6                       |
| P65<br>AIN5            | 31         |              | PORT65<br>Analog Input5                       |
| P64<br>AIN4            | 30         |              | PORT64<br>Analog-Input4                       |
| P63<br>AIN3            | 29         |              | PORT63<br>Analog Input3                       |
| P62<br>AIN2            | 28         |              | PORT62<br>Analog Input2                       |
| P61<br>AIN1            | 27         |              | PORT61<br>Analog Input1                       |
| P60<br>AIN0            | 26         |              | PORT60<br>Analog Input0                       |
| P77<br>AIN15<br>DBOUT2 | 41         |              | PORT77<br>Analog Input15<br>PMD debug output2 |
| P76<br>AIN14           | 40         |              | PORT76<br>Analog Input14                      |
| P75<br>AIN13           | 39         |              | PORT75<br>Analog Input13                      |
| P74<br>AIN12           | 38         | IO<br>I      | PORT74<br>Analog Input12                      |
| P73<br>AIN11           | 37         | IO<br>I      | PORT73<br>Analog Input11                      |
| P72<br>AIN10           | 36         | IO<br>I      | PORT72<br>Analog Input10                      |
| P71<br>AIN9            | 35         | IO<br>I      | PORT71<br>Analog Input9                       |
| P70<br>AIN8            | 34         | IO<br>I      | PORT70<br>Analog Input8                       |

| Pin Name    | Pin Number     | Input/Output | Functions                                                                                                                                             |
|-------------|----------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| P87         | 52             | IO           | PORT87                                                                                                                                                |
| P86         | 51             | IO           | PORT86                                                                                                                                                |
| P85         | 50             | IO           | PORT85                                                                                                                                                |
| P84         | 49             | Ю            | PORT84                                                                                                                                                |
| P83         | 48             | Ю            | PORT83                                                                                                                                                |
| P82         | 47             | Ю            | PORT82                                                                                                                                                |
| P81<br>TXD3 | 46             | IO<br>I      | PORT81<br>UART data output 3                                                                                                                          |
| P80<br>RXD3 | 45             | IO<br>I      | PORT80<br>VAR1 data input 3                                                                                                                           |
| P97         | 60             | 10           | PORT97                                                                                                                                                |
| P96         | 59             |              | PORT96                                                                                                                                                |
| P95         | 58             | 9            | PORT95                                                                                                                                                |
| P94         | 57             |              | PORT94                                                                                                                                                |
| P93         | 56             |              | PORT93                                                                                                                                                |
| P92         | 55             | Ю            | PORT92                                                                                                                                                |
| P91         | 54             | ю            | PORT91                                                                                                                                                |
| P90         | 53 ((          | JO           | PORT90                                                                                                                                                |
| XIN         | 2              |              | Resonator connecting pins for high-frequency clock                                                                                                    |
| XOUT        | 3              |              | Resonator connecting pins for high-frequency clock                                                                                                    |
| RESET       | 8              |              | Reset signal                                                                                                                                          |
| TEST        | 4              |              | Test pin for out-going test and the Serial PROM mode control<br>pin. Usually fix to low level. Fix to high level when the Serial<br>PROM mode starts. |
| VAREF       | <del>4</del> 2 |              | Analog Base Voltage Input Pin for A/D Conversion                                                                                                      |
| AVDD        | 43             |              | Analog Power Supply                                                                                                                                   |
| AVSS        | 44             | -            | Analog Power Supply                                                                                                                                   |
| YDD         | 5              | )) I         | +5V                                                                                                                                                   |
| VSS         | 2              | -            | 0(GND)                                                                                                                                                |

# 2. Functional Description

# 2.1 Functions of the CPU Core

The CPU core consists mainly of the CPU, system clock control circuit, and interrupt control circuit.

This chapter describes the CPU core, program memory, data memory, and reset circuit of the TMP88FW45AFG.

# 2.1.1 Memory Address Map

The memory of the TMP88FW45AFG consists of four blocks: ROM, RAM, SFR (Special Function Registers), and DBR/EBR (Data Buffer Registers), which are mapped into one 1-Mbyte address space. The general-purpose registers consist of 16 banks, which are mapped into the RAM address space. Figure 2-1 shows a memory address map of the TMP88FW45AFG.



# 2.1.2 Program Memory (ROM)

The TMP88FW45AFG contains 120Kbytes program memory (Flash) located at addresses 04000H to 21EFFH and addresses FFF00H to FFFFFH.

# 2.1.3 Data Memory (RAM)

The TMP88FW45AFG contains 4Kbytes +128bytes RAM. The first 128bytes location (00040H to 000BFH) of the internal RAM is shared with a general-purpose register bank.

The content of the data memory is indeterminate at power-on, so be sure to initialize it in the initialize routine.

Example :Clearing the internal RAM of the TMP88FW45AFG (clear all RAM addresses to 0, except bank 0)

|          | LD  | HL, 0048H  | ; Set the start address             |
|----------|-----|------------|-------------------------------------|
|          | LD  | A, 00H     | ; Set the initialization data (00H) |
|          | LD  | BC, 1077H  | ; Set byte counts (-1)              |
| SRAMCLR: | LD  | (HL+), A   |                                     |
|          | DEC | BC         |                                     |
|          | JRS | F, SRAMCLR |                                     |
|          |     |            |                                     |

Note: Because general-purpose registers exist in the RAM, never clear the current bank address of RAM. In the above example, the RAM is cleared except bank 0.

# 2.1.4 System Clock Control Circuit

The System Clock Control Circuit consists of a clock generator, timing generator, and standby control circuit.



The Clock Generator generates the fundamental clock which serves as the reference for the system clocks supplied to the CPU core and peripheral hardware units.

The high-frequency clock (frequency fc) can be obtained easily by connecting a resonator to the XIN and XOUT pins. Or a clock generated by an external oscillator can also be used. In this case, enter the external clock from the XIN pin and leave the XOUT pin open. The TMP88FW45AFG does not support the CR network that produces a time constant.



the Although no hardware functions are provided that allow the fundamental clock to be monitored directly from the outside, the oscillation frequency can be adjusted by forwarding the pulse of a fixed frequency (e.g., clock output) to a port and monitoring it in a program while interrupts and the watchdog timer are disabled. For systems that require adjusting the oscillation frequency, an adjustment program must be created beforehand.

#### 2.1.4.2 Timing Generator

The Timing Generator generates various system clocks from the fundamental clock that are supplied to the CPU core and peripheral hardware units. The Timing Generator has the following functions:

1. Generate a divider output  $(\overline{\text{DVO}})$  pulse

- 2. Generate the source clock for the time base timer
- 3. Generate the source clock for the watchdog timer
- 4. Generate the internal source clock for the timer counter
- 5. Generate a warm-up clock when exiting STOP mode

### (1) Configuration of the Timing Generator

The Timing Generator a 3-stage prescaler, 21-stage dividers, and a machine cycle counter.

When reset and when entering/exiting STOP mode, the prescaler and dividers are cleared to 0.



# **TOSHIBA**

### Divider Control Register



### 2.1.4.3 Standby Control Circuit

The Standby Control Circuit starts/stops the high-frequency clock oscillator circuit and selects the main system clock. The System Control Registers (SYSCR1, SYSCR2) are used to control operation modes of this circuit. Figure 2-6 shows an operation mode transition diagram, followed by description of the System Control Registers.

#### (1) Single clock mode

Only the high-frequency clock oscillator circuit is used. Because the main system clock is generated from the high-frequency clock, the machine cycle time in single clock mode is 4/fc [s].

1. NORMAL mode

In this mode, the CPU core and peripheral hardware units are operated with the high-frequency clock. The TMP88FW45AFG enters this NORMAL mode after reset.

2. IDLE mode

In this mode, the CPU and watchdog timer are turned off while the peripheral hardware units are operated with the high-frequency clock. IDLE mode is entered into by using System Control Register 2. The device is placed out of this mode and back into NORMAL mode by an interrupt from the peripheral hardware or an external interrupt. When IMF (interrupt master enable flag) = 1 (interrupt enabled), the device returns to normal operation after the interrupt has been serviced. When IMF = 0 (interrupt disabled), the device restarts execution beginning with the instruction next to one that placed it in IDLE mode.

3. STOP mode

The entire system operation including the oscillator circuit is halted, retaining the internal state immediately before being stopped, with a minimal amount of power consumed.

STOP mode is entered into by using System Control Register 1, and is exited by  $\overline{\text{STOP}}$  pin input (level or edge selectable). After an elapse of the warm-up time, the device restarts execution beginning with the instruction next to one that placed it in STOP mode.



Table 2-1 Single Clock Mode

Figure 2-6 Operation Mode Transition Diagram

# TOSHIBA

#### System Control Register 1

| SYSCR1  | 7          | 6     | 5                          | 4                   | 3                     | 2                    | 1                                                                            | 0         |                                                                                    |     |
|---------|------------|-------|----------------------------|---------------------|-----------------------|----------------------|------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------|-----|
| (0038H) | STOP       | RELM  | RETM                       | OUTEN               | WL                    | JT                   |                                                                              |           | (Initial value: 0000 00**)                                                         |     |
| ·       | . <u> </u> |       |                            |                     |                       |                      |                                                                              |           |                                                                                    |     |
|         | STOP       | Place | the device i               | n STOP mo           | hel '                 |                      |                                                                              |           | ardware operating<br>rdware (placed in STOP mode)                                  |     |
|         | RELM       |       | s released fr              | which the drom STOP | e- 0: Rele            | ased by a i          | rising edge<br>nigh level o                                                  | on STOP p | pin input                                                                          |     |
|         | RETM       |       | t operation i<br>STOP mode | node after e        | x- 0: Retu<br>1: Rese |                      | RMAL mode                                                                    |           |                                                                                    |     |
|         | OUTEN      |       | t port output<br>? mode    | t state during      | , °                   | -impedanco<br>output | e state                                                                      |           |                                                                                    | R/W |
|         |            |       |                            |                     |                       |                      |                                                                              |           | ng to NORMAL Mode                                                                  |     |
|         | WUT        |       | of warm-up t<br>STOP mode  | ime when ex         | <- 00<br>01<br>10     | 6                    | DV1CK<br>3 × 2 <sup>16</sup> /<br>2 <sup>16</sup> /fc<br>2 <sup>14</sup> /fc | fc        | DV1CK = 1<br>3 3 2 <sup>17</sup> /fc<br>2 <sup>17</sup> /fc<br>2 <sup>15</sup> /fc |     |
|         |            |       |                            |                     | 11                    |                      | Reserve                                                                      |           | Reserved                                                                           |     |

Note 1: When entering from NORMAL mode into STOP mode, always be sure to set \$YSCR1<RETM> to 0.

- Note 2: When the device is released from STOP mode by RESET pin input, it always returns to NORMAL mode regardless of how SYSCR1<RETM> is set.
- Note 3: fc: High-frequency clock [Hz], \*: Don't care
- Note 4: The values of the SYSCR1 Register bits 1 and 0 are indeterminate when read.
- Note 5: When placed the device in STOP mode, make sure to set "1" to SYSCR1<OUTEN>.
- Note 6: Releasing the device from the STOP mode causes the STOP bit to be automatically cleared to "0".
- Note 7: Select an appropriate value for the warm-up time according to the characteristic of the resonator used.

# System Control Register 2

| SYSC  | R  |
|-------|----|
| (0039 | ЭH |

| CR2 | 7   | 6 5     | 7 4  | 3 | 1 | 0 |                            |
|-----|-----|---------|------|---|---|---|----------------------------|
| 9H) | XEN | 0 сууск | IDLE |   |   |   | (Initial value: 1000 ****) |
|     |     |         | <    |   |   |   |                            |

|             | XEN                           | Control high-frequency oscilla-             | 0: Stop oscillation                   | R/W    |
|-------------|-------------------------------|---------------------------------------------|---------------------------------------|--------|
|             |                               | tor                                         | 1: Continue or start oscillating      | 17/17  |
|             | SYSCK                         | Select (write)/monitor (read)               | 0: High-frequency clock (NORMAL/IDLE) | R/W    |
| ~           | STACK                         | system clock                                | 1: Reserved                           | F(/ VV |
| IDLE        |                               | Diago the device in IDLE mode               | 0: Keep the CPU and WDT operating     |        |
|             | Place the device in IDLE mode | 1: Stop the CPU and WDT (IDLE mode entered) | R/W                                   |        |
| $\langle -$ |                               |                                             |                                       |        |
|             | _                             |                                             |                                       |        |

| RETM | Operation Mode after Releasing STOP Mode | XEN | SYSCK |
|------|------------------------------------------|-----|-------|
| 0    | NORMAL mode                              | 1   | 0     |
| 1    | No operation                             | 0   | 1     |

Note 1: When exiting STOP mode, SYSCR2<XEN and SYSCK> are automatically rewritten according to SYSCR1<RETM>.

- Note 2: When SYSCR2<XEN> is cleared to 0, the device is reset.
- Note 3: WDT: Watchdog Timer, \*: Don't care
- Note 4: Be sure to write "0" to SYSCR2 Register bit6.
- Note 5: The values of the SYSCR2 Register bits 3 to 0 are indeterminate when read.
- Note 6: Change the operation mode after disabling external interrupts. If interrupts are enabled after changing operation mode, clear interrupt latches as appropriate in advance.

#### 2.1.4.4 Controlling Operation Modes

#### (1) STOP mode

STOP mode is controlled by System Control Register 1 (SYSCR1) and the STOP pin input. The STOP pin is shared with P20 port and  $\overline{INT5}$  (external interrupt input 5). STOP mode is entered into by setting STOP (SYSCR1 Register bit 7) to 1. During STOP mode, the device retains the following state.

- 1. Stop oscillation, thereby stopping operation of all internal circuits.
- 2. The data memory, register, program status word, and port output latch hold the state in which they were immediately before entering STOP mode.
- 3. Clear the prescaler and divider for the timing generator to 0.
- 4. The program counter holds the instruction address two instructions ahead the one that placed the device in STOP mode (e.g., "SET (SYSCRI).7").

The device is released from STOP mode by the active level or edge on STOP pin input as selected by SYSCR1<RELM>.

Note: Before entering STOP mode, be sure to disable interrupts. This is because if the signal on an external interrupt pin changes state during STOP (from entering STOP mode till completion of warm-up) the interrupt latch is set to 1, so that the device may accept the interrupt immediately after exiting STOP mode. Also, when enabling interrupts after exiting STOP mode, be sure to clear the unnecessary interrupt latches beforehand.

a. <u>Released by level</u> (when RELM = 1)

The device is released from STOP mode by a high level on STOP pin input.

Any instruction to place the device in STOP mode is ignored when executed while  $\overline{\text{STOP}}$  pin input level is high, and the device immediately goes to a release sequence (warm-up) without entering STOP mode. Therefore, before STOP mode can be entered while RELM = 1, the  $\overline{\text{STOP}}$  pin input must be verified to be low in a program. There are following methods to do this verification.

- 1. Testing the port status
- 2. INT5 interrupt (interrupt generated at a falling edge on INT5 pin input)

Example 1 :Entering STOP mode from NORMAL mode by testing P20 port

|                    | $\sim$ |                     |                                                          |
|--------------------|--------|---------------------|----------------------------------------------------------|
| $\bigtriangledown$ | LD     | (SYSCR1), 01010000B | ; Select to be released from STOP mode by level          |
| SSTOPH :           | T≢ST   | (P2DR)_0            | ; Wait until $\overline{\text{STOP}}$ pin input goes low |
|                    | JRS    | F, SSTOPH           |                                                          |
| $\sim (())$        | DI     |                     | ; IMF ← 0                                                |
|                    | SET    | (SYSCR1).7          | ; Place the device in STOP mode                          |
|                    |        |                     |                                                          |

Example 2: Entering STOP mode from NORMAL mode by INT5 interrupt

| PINT5 : | TEST | (P2DR) . 0          | ; Do not enter STOP mode if P20 port input level is<br>high, to eliminate noise |
|---------|------|---------------------|---------------------------------------------------------------------------------|
|         | JRS  | F, SINT5            | ; Do not enter STOP mode if P20 port input level is<br>high, to eliminate noise |
|         | LD   | (SYSCR1), 01010000B | ; Select to be released from STOP mode by level                                 |
|         | DI   |                     | ; IMF ← 0                                                                       |
|         | SET  | (SYSCR1).7          | ; Place the device in STOP mode                                                 |
| SINT5 : | RETI |                     |                                                                                 |



The device is released from STOP mode following the sequence described below.

- 1. Only the high-frequency oscillator is oscillating.
- 2. A warm-up time is inserted in order to allow for the clock oscillation to stabilize. During warmup, the internal circuits remain idle. The warm-up time can be selected from three choices according to the oscillator characteristics by using SYSCR1<WUT>.
- 3. After an elapse of the warm-up time, the device restarts normal operation beginning with the instruction next to one that placed it in STOP mode. At this time, the prescaler and divider for the timing generator start from the zero-cleared state.



Note: Because the warm-up time is obtained from the fundamental clock by dividing it, if the oscillation frequency fluctuates while exiting STOP mode, the warm-up time becomes to have some error. Therefore, the warm-up time must be handled as an approximate value.

The device can also be released from STOP mode by pulling the RESET pin input low, in which case the device is immediately reset as is normally reset by RESET. After reset, the device starts operating from NORMAL mode.

Note: When exiting STOP mode while the device is retained at low voltage, the following caution is required.

Before exiting STOP mode, the power supply voltage must be raised to the operating voltage. At this time, the RESET pin level also is high and rises along with the power supply voltage. If the device has a time-constant circuit added external to the chip, the voltage on RESET pin input does not rise as fast as the power supply voltage. Therefore, if the voltage level on RESET pin input input is below the RESET pin's noninverted, high-level input voltage (hysteresis input), the device may be reset.



#### (2) IDLE mode

IDLE mode is controlled by System Control Register 2 (SYSCR2) and a maskable interrupt. During IDLE mode, the device retains the following state.

1. The CPU and watchdog timer stop operating.

The peripheral hardware continues operating.

- 2. The data memory, register, program status word, and port output latch hold the state in which they were immediately before entering IDLE mode.
- 3. The program counter holds the instruction address two instructions ahead the one that placed the device in IDLE mode.





The device can be released from IDLE mode normally or by an interrupt as selected with the interrupt master enable flag (IMF).

a. <u>Released normally</u> (when IMF = 0)

The device can be released from IDLE mode by the interrupt source enabled by the interrupt individual enable flag (EF), and restarts execution beginning with the instruction next to one that placed it in IDLE mode. The interrupt latch (IL) for the interrupt source used to exit IDLE mode normally needs to be cleared to 0 using a load instruction

b. <u>Released by interrupt</u> (when IMF = 1)

The device can be released from IDLE mode by the interrupt source enabled by the interrupt individual enable flag (EF), and enters interrupt handling. After interrupt handling, the device returns to the instruction next to one that placed it in IDLE mode.

The device can also be released from IDLE mode by pulling the RESET pin input low, in which case the device is immediately reset as is normally reset by RESET. After reset, the device starts operating from NORMAL mode.

Note: If a watchdog timer interrupt occurs immediately before entering IDLE mode, the device processes the watchdog timer interrupt without entering IDLE mode. Functions of the CPU Core

2.1



Figure 2-11 Entering and Exiting IDLE Mode

### 2.1.5 Reset Circuit

The TMP88FW45AFG has five ways to generate a reset: external reset input, address trap reset, watchdog timer reset, system clock reset and oscillation frequency detection reset.

Table 2-3 shows how the internal hardware is initialized by reset operation.

At power-on time, the internal cause reset circuits (watchdog timer reset, address trap reset, and system clock reset) are not initialized.

| Internal Hardware                                     | Initial Value           | Internal Hardware                 | Initial Value              |
|-------------------------------------------------------|-------------------------|-----------------------------------|----------------------------|
| Program Counter (PC)                                  | (FFFFEH to FFFFCH)      |                                   |                            |
| Stack Pointer (SP)                                    | Not initialized         | Prescaler and divider for the     | <b>a</b>                   |
| General-purpose Registers<br>(W, A, B, C, D, E, H, L) | Not initialized         | timing generator                  |                            |
| Register Bank Selector (RBS)                          | 0                       | Watchdoo timor                    | Enable                     |
| Jump Status Flag (JF)                                 | 1                       | Watchdog timer                    | Enlable                    |
| Zero Flag (ZF)                                        | Not initialized         |                                   |                            |
| Carry Flag (CF)                                       | Not initialized         |                                   |                            |
| Half Carry Flag (HF)                                  | Not initialized         |                                   | See description of         |
| Sign Flag (SF)                                        | Not initialized         | Output latch of input/output port | eách input/output<br>port. |
| Overflow Flag (VF)                                    | Not initialized         |                                   |                            |
| Interrupt Master Enable Flag (IMF)                    | $\langle \circ \rangle$ |                                   |                            |
| Interrupt Individual Enable Flag (EF)                 |                         |                                   | See description of         |
| Interrupt Latch (IL)                                  |                         | Control règister                  | each control<br>register.  |
| Interrupt Nesting Flag (INF)                          | D O                     | RAM                               | Not initialized            |

| Table 2-3 Internal Hardware | Initialization | by Reset | Operation  |
|-----------------------------|----------------|----------|------------|
|                             | millanzation   | 5,10000  | . Oporadon |

### 2.1.5.1 External Reset Input

The  $\overrightarrow{RESET}$  pin is a hysteresis input with a pull-up resistor included. By holding the  $\overrightarrow{RESET}$  pin low for at least three machine cycles (12/fc [s]) or more while the power supply voltage is within the rated operating voltage range and the oscillator is oscillating stably, the device is reset and its internal state is initialized.

When the  $\overline{\text{RESET}}$  pin input is released back high, the device is freed from reset and starts executing the program beginning with the vector address stored at addresses FFFFCH to FFFFEH.





#### 2.1.5.2 Address Trap Reset

If the CPU should start looping for reasons of noise, etc. and attempts to fetch instructions from the internal RAM,SFR or DBR/EBR area, the device generates an internal reset.

The address trap permission/prohibition is set by the address trap reset control register (ATAS,ATKEY). The address trap is permitted initially and the internal reset is generated by fetching from internal RAM,SFR or DBR/EBR area. If the address trap is prohibited, instructions in the internal RAM area can be executed.



The oscillation frequency detector generates a reset for I/O if the oscillation of high frequency is lower than a lower detection frequency, or higher than an upper detection frequency. Refer to Section "Oscillation Frequency Detector".

## 3. Interrupt Control Circuit

The TMP88FW45AFG has a total of 36 interrupt sources excluding reset. Interrupts can be nested with priorities. Two of the internal interrupt sources are pseudo non-maskable while the rest are maskable.

Interrupt sources are provided with interrupt latches (IL), which hold interrupt requests, and independent vectors. The interrupt latch is set to "1" by the generation of its interrupt request which requests the CPU to accept its interrupts. Interrupts are enabled or disabled by software using the interrupt master enable flag (IMF) and interrupt enable flag (EF). If more than one interrupts are generated simultaneously, interrupts are accepted in order which is dominated by hardware. However, there are no prioritized interrupt factors among non-maskable interrupts.

|                   |                                              |                           |                    |                     | i        |
|-------------------|----------------------------------------------|---------------------------|--------------------|---------------------|----------|
|                   | Interrupt Factors                            | Enable Condition          | Interrupt<br>Latch | Vector Ad-<br>dress | Priority |
| Internal/External | (Reset)                                      | Non-maskable              | - /                | FFFFC               | High 0   |
| Internal          | INTSWI (Software interrupt)                  | Pseudo non-maskable       |                    | FFFF8               | 1        |
| Internal          | INTWDT (Watchdog timer interrupt)            | Pseudo non-maskable       | IL2                | FFFF4               | 2        |
| External          | INT0 (External interrupt 0)                  | IMF • EF3 = 1, INTOEN = 1 | 113                | FFFF0               | 3        |
|                   | Reserved                                     |                           |                    | FFFEC               | 4        |
| External          | INT1 (External interrupt 1)                  | IMF · EF5 = 1             | <b>HL</b> 5 (      | FFFE8               | 5        |
| Internal          | INTTBT (TBT interrupt)                       | IMF · EF6 = 1             |                    | FFFE4               | 6        |
|                   | Reserved                                     | IMF•EF7 = 1               | 7                  | FFFE0               | 7        |
| Internal          | INTEMG1 (ch1 Error detect interrupt)         | IMF · EF8 = 1             | ∠∕ <sub>IL8</sub>  | FFFDC               | 8        |
| Internal          | INTEMG2 (ch2 Error detect interrupt)         | ₩F • EF9 = 1              | IL9                | FFFD8               | 9        |
| Internal          | INTCLM1 (ch1 Overload protection interrupt)  | IMF · EF10=1              | IL10               | FFFD4               | 10       |
| Internal          | INTCLM2 (ch2 Overload protection interrupt)  | IMF • EE11 = 1            | IL11               | FFFD0               | 11       |
| Internal          | INTTMR31 (ch1 Timer 3 interrupt)             | IMF · EF12 = 1            | IL12               | FFFCC               | 12       |
| Internal          | INTTMR32 (ch2 Timer 3 interrupt)             | IMF • EF13 = 1            | IL13               | FFFC8               | 13       |
|                   | Reserved                                     | IMF EF14 = 1              | IL14               | FFFC4               | 14       |
| External          | INT5 (External interrupt 5)                  | JME • EF15 = 1            | IL15               | FFFC0               | 15       |
| Internal          | INTPDC1 (ch1 Position detect interrupt)      | IMF • EF16 = 1            | IL16               | FFFBC               | 16       |
| Internal          | INTPDC2 (ch2 Position detect interrupt)      | HME • EF17 = 1            | IL17               | FFFB8               | 17       |
| Internal          | INTPWM1 (ch1 Waveform generates interrupt)   | IMF · EF18 = 1            | IL18               | FFFB4               | 18       |
| Internal          | (NTPWM2 (ch2 Waveform generates interrupt)   | JMF • EF19 = 1            | IL19               | FFFB0               | 19       |
| Internal          | INTEDT1 (ch1 Electric angle Timer interrupt) | IMF • EF20 = 1            | IL20               | FFFAC               | 20       |
| Internal          | INTEDT2 (ch2 Electric angle Timer interrupt) | IMF • EF21 = 1            | IL21               | FFFA8               | 21       |
| Internal          | INTTMR11 (ch1 Timer1 interrupt)              | IMF • EF22 = 1            | IL22               | FFFA4               | 22       |
| Internal          | INTTMR12 (ch2 Timer1 interrupt)              | IMF • EF23 = 1            | IL23               | FFFA0               | 23       |
| Internal          | INTIMR21 (ch1 Timer2 interrupt)              | IMF • EF24 = 1            | IL24               | FFF9C               | 24       |
| Internal          | INTTMR22 (ch2 Timer2 interrupt)              | IMF • EF25 = 1            | IL25               | FFF98               | 25       |
| Internal          | INTTC1 (TC1 interrupt)                       | IMF • EF26 = 1            | IL26               | FFF94               | 26       |
| Internal          | INTCTC (CTC interrupt)                       | IMF • EF27 = 1            | IL27               | FFF90               | 27       |
| Internal          | INTTC6 (TC6 8bit/16bit interrupt)            | IMF • EF28 = 1            | IL28               | FFF8C               | 28       |
| External          | INT2 (External interrupt 2)                  | IMF • EF29 = 1            | IL29               | FFF88               | 29       |
| Internal          | INTRXD2 (ch2 UART receive interrupt)         | IMF • EF30 = 1            | IL30               | FFF84               | 30       |
| External          | INT4 (External interrupt 4)                  | IMF • EF31 = 1            | IL31               | FFF80               | 31       |
| Internal          | INTRXD (ch1 UART receive interrupt)          | IMF • EF32 = 1            | IL32               | FFF3C               | 32       |
| Internal          | INTTXD (ch1 UART transmit interrupt)         | IMF • EF33 = 1            | IL33               | FFF38               | 33       |
| Internal          | INTSIO (SIO interrupt)                       | IMF • EF34 = 1            | IL34               | FFF34               | 34       |
| Internal          | INTTC3 (TC3 interrupt)                       | IMF • EF35= 1             | IL35               | FFF30               | 35       |
| Internal          | INTTC4 (TC4 interrupt)                       | IMF • EF36 = 1            | IL36               | FFF2C               | 36       |
| Internal          | INTTC5 (TC5 interrupt)                       | IMF • EF37 = 1            | IL37               | FFF28               | 37       |
| Internal          | INTADC (A/D converter interrupt)             | IMF • EF38 = 1            | IL38               | FFF24               | 38       |
| Internal          | INTTXD2 (ch2 UART transmit interrupt)        | IMF • EF39 = 1            | IL39               | FFF20               | Low 39   |

Note 1: To use the watchdog timer interrupt (INTWDT), clear WDTCR1<WDTOUT> to "0" (It is set for the "Reset request" after reset is released). It is described in the section "Watchdog Timer" for details.

## 3.1 Interrupt latches (IL39 to IL2)

An interrupt latch is provided for each interrupt source, except for a software interrupt and an executed the undefined instruction interrupt. When interrupt request is generated, the latch is set to "1", and the CPU is requested to accept the interrupt if its interrupt is enabled. The interrupt latch is cleared to "0" immediately after accepting interrupt. All interrupt latches are initialized to "0" during reset.

The interrupt latches are located on address 003CH, 003DH, 002EH, 002FH and 002BH in SFR area. Each latch can be cleared to "0" individually by instruction. However, IL2 and IL3 should not be cleared to "0" by software. For clearing the interrupt latch, load instruction should be used and then IL2 should be set to "1". If the read-modify-write instructions such as bit manipulation or operation instructions are used, interrupt request would be cleared inadequately if interrupt is requested while such instructions are executed.

Since interrupt latches can be read, the status for interrupt requests can be monitored by software. But interrupt latches are not set to "1" by an instruction.

Note: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction)

In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1"...

Example 1 :Clears interrupt latches



### 3.2 Interrupt enable register (EIR)

The interrupt enable register (EIR) enables and disables the acceptance of interrupts, except for the pseudo nonmaskable interrupts (Software interrupt, undefined instruction interrupt, address trap interrupt and watchdog interrupt). Pseudo non-maskable interrupt is accepted regardless of the contents of the EIR.

The EIR consists of an interrupt master enable flag (IMF) and the individual interrupt enable flags (EF). These registers are located on address 003AH, 003BH, 002CH, 002DH and 002AH in SFR area, and they can be read and written by an instructions (Including read-modify-write instructions such as bit manipulation or operation instructions).

#### 3.2.1 Interrupt master enable flag (IMF)

The interrupt enable register (IMF) enables and disables the acceptance of the whole maskable interrupt. While IMF = "0", all maskable interrupts are not accepted regardless of the status on each individual interrupt enable flag (EF). By setting IMF to "1", the interrupt becomes acceptable if the individuals are enabled.

When an interrupt is accepted, IMF is cleared to "0" after the latest status on IMF is stacked. Thus the maskable interrupts which follow are disabled temporarily. IMF flag is set to "1" by the maskable interrupt return instruction [RETI] after executing the interrupt service program routine, and MCU can accept the interrupt again. The latest interrupt request is generated already, it is available immediately after the [RETI] instruction is executed.

On the pseudo non-maskable interrupt, the non-maskable return instruction [RETN] is adopted. In this case, IMF flag is set to "1" only when it performs the pseudo non-maskable interrupt service routine on the interrupt acceptable status (IMF=1). However, IMF is set to "0" in the pseudo non-maskable interrupt service routine, it maintains its status (IMF="0").

The IMF is located on bit0 in EIRL (Address: 003AH in SFR), and can be read and written by an instruction. The IMF is normally set and cleared by [EI] and [DI] instruction respectively. During reset, the IMF is initialized to "0".

### 3.2.2 Individual interrupt enable flags (EF39 to EF3)

Each of these flags enables and disables the acceptance of its maskable interrupt. Setting the corresponding bit of an individual interrupt enable flag to "1" enables acceptance of its interrupt, and setting the bit to "0" disables acceptance. During reset, all the individual interrupt enable flags (EF39 to EF3) are initialized to "0" and all maskable interrupts are not accepted until they are set to "1".

Note: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction)

In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1".

Example Enables interrupts individually and sets IMF

| DI  | $\sim$     | ; IMF ← 0  |
|-----|------------|------------|
| SET | (EIRL), .5 | ; EF5 ← 1  |
| CLR | (EIRL), .6 | ; EF6 ← 0  |
| CLR | (EIRH), .4 | ; EF12 ← 0 |
| CLR | (EIRD), .0 | ; EF24 ← 0 |
| :   |            |            |
| EI  |            | ; IMF ← 1  |
|     |            |            |

#### (Initial value: 0\*000000 \*00\*0000) 13 12 10 9 7 6 4 3 2 ILH,ILL 15 14 11 8 5 1 0 (003DH, 003CH) IL15 IL13 IL11 IL10 IL8 IL6 IL5 IL3 INF IL12 IL9 IL2 -ILH (003DH) ILL (003CH) (Initial value: 00000000 0000000) 9 7 4 0 15 14 13 12 11 10 8 6 3 2 1 ILD, ILE (002FH, 002EH) IL31 IL29 IL27 IL26 IL25 IL24 IL23 IL22 **IL20** IL17 IL30 IL28 1121 IL19 IL18 IL16 ILD (002FH) LE (002EH) (Initial value: 00000000) 6 5 4 2 1 0 II C (002BH) /L39 1L38 IL37 IL36 JL35 1L34 IL33 IL32 ) ILE (002BH) Write Read IL39 to IL2 Interrupt latches 0: No interrupt request 0: Clears the interrupt request (Note1) 1: Interrupt request 1: (Unable to set interrupt latch) 00; Reserved 00: Out of interrupt service R/W 01: Clear the nesting counter 01; On interrupt service of level 1 10: On interrupt service of more than 10: Count-down 1 step for the nesting INF Interrupt Nesting Flag counter (Note2) level 2 11 Reserved 11: On interrupt service of more than level 3

#### Interrupt Latches

Note 1: IL2 cannot alone be cleared

- Note 2: Unable to detect the under-flow of counter.
- Note 3: The nesting counter is set "0" initially, it performs count-up by the interrupt acceptance and count-down by executing the interrupt return instruction.
- Note 4: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction)

In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1".

Note 5: Do not clear IL with read-modify-write instructions such as bit operations.



#### Interrupt Enable Registers



- Note 1: Do not set IMF and the interrupt enable flag (EF39 to EF3) to #1" at the same time.
- Note 2: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction)

In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1".

## 3.3 Interrupt Sequence

An interrupt request, which raised interrupt latch, is held, until interrupt is accepted or interrupt latch is cleared to "0" by resetting or an instruction. Interrupt acceptance sequence requires 12 machine cycles ( $2.4 \ \mu s \ @20 \ MHz$ ) after the completion of the current instruction. The interrupt service task terminates upon execution of an interrupt return instruction [RETI] (for maskable interrupts) or [RETN] (for non-maskable interrupts). Figure 3-1 shows the timing chart of interrupt acceptance processing.

### 3.3.1 Interrupt acceptance processing is packaged as follows;

- a. The interrupt master enable flag (IMF) is cleared to "0" in order to disable the acceptance of any following interrupt.
- b. The interrupt latch (IL) for the interrupt source accepted is cleared to "0".
- c. The contents of the program counter (PC) and the program status word, including the interrupt master enable flag (IMF), are saved (Pushed) on the stack in sequence of PSWH, PSWL, PCE, PCH, PCL. Meanwhile, the stack pointer (SP) is decremented by 5.
- d. The entry address (Interrupt vector) of the corresponding interrupt service program, loaded on the vector table, is transferred to the program counter.
- e. Read the RBS control code from the vector table, add its MSB(4bit) to the register bank selector (RBS).
- f. Count up the interrupt nesting counter.
- g. The instruction stored at the entry address of the interrupt service program is executed.

Note: When the contents of PSW are saved on the stack, the contents of IMF are also saved.



Note 1: a: Return address, b: Entry address, c: Address which RETI instruction is stored

Note 2: On condition that interrupt is enabled, it takes 62/fc [s] at maximum (If the interrupt latch is set at the first machine cycle on 15 cycle instruction) to start interrupt acceptance processing since its interrupt latch is set.

## Eigure 3-1 Timing Chart of Interrupt Acceptance/Return Interrupt Instruction

Example: Correspondence between vector table address for INTTBT and the entry address of the interrupt service program



A maskable interrupt is not accepted until the IMF is set to "1" even if the maskable interrupt higher than the level of current servicing interrupt is requested.

In order to utilize nested interrupt service, the IMF is set to '1' in the interrupt service program. In this case, acceptable interrupt sources are selectively enabled by the individual interrupt enable flags. But don't use the read-modify-write instruction for EIRL(0003AH) on the pseudo non-maskable interrupt service task.

To avoid overloaded nesting, clear the individual interrupt enable flag whose interrupt is currently serviced, before setting IMF to "1". As for non-maskable interrupt, keep interrupt service shorten compared with length between interrupt requests; otherwise the status cannot be recovered as non-maskable interrupt would simply nested.

### 3.3.2 Saving/restoring general-purpose registers

During interrupt acceptance processing, the program counter (PC) and the program status word (PSW, includes IMF) are automatically saved on the stack, but the accumulator and others are not. These registers are saved by software if necessary. When multiple interrupt services are nested, it is also necessary to avoid using the same data memory area for saving registers. The following four methods are used to save/restore the general-purpose registers.

#### 3.3.2.1 Using Automatic register bank switching

By switching to non-use register bank, it can restore the general-purpose register at high speed.

Usually the bank register "0" is assigned for main task and the bank register "1 to 15" are for the each interrupt service task. To make up its data memory efficiency, the common bank is assigned for non-multiple interrupt factor.

It can return back to main-flow by executing the interrupt return instructions ([RETI]/[RETN]) from the current interrupt register bank automatically. Thus, no need to restore the RBS by a program.

Example Register bank switching

| PINTXX  | (interrupt | processing) | ; Begin of interrupt routine           |
|---------|------------|-------------|----------------------------------------|
| *       | RETI       |             | ; End of interrupt                     |
|         | :          |             |                                        |
| VINTxx: | DP         | PINTxx      | ; PINTxx vector address setting        |
|         | DB         | 1           | ; RBS <- RBS + 1 RBS setting on PINTxx |

#### 3.3.2.2 Using register bank switching

By switching to non-use register bank, it can restore the general-purpose register at high speed. Usually the bank register "0" is assigned for main task and the bank register "1 to 15" are for the each interrupt service task.

3.3 Interrupt Sequence

| PINTxx: | LD         | RBS, n      | ; RBS <- n Begin of interrupt routine                |
|---------|------------|-------------|------------------------------------------------------|
|         | (interrupt | processing) |                                                      |
|         | RETI       |             | ; End of interrupt, restore RBS and interrupt return |
|         | :          |             |                                                      |
| VINTxx: | DP         | PINTxx      | ; PINTxx vector address setting                      |
|         | DB         | 0           | ; RBS <- RBS + 0 RBS setting on PINTxx               |

#### Example :Register bank switching

#### 3.3.2.3 Using PUSH and POP instructions

If only a specific register is saved or interrupts of the same source are nested, general-purpose registers can be saved/restored using the PUSH/POP instructions.

Example :Save/store register using PUSH and POP instructions

LD

RETI

A, (GSAVA)



; Restore A register

; Return

# TOSHIBA



### Figure 3-4 Saving/Restoring General-purpose Registers under Interrupt Processing

### 3.3.3 Interrupt return

Interrupt return instructions [RETI]/[RETN] perform as follows.

| [RETI] Maskable Interrupt Return                   | [RETN] Non-maskable Interrupt Return                              |
|----------------------------------------------------|-------------------------------------------------------------------|
| 1. The contents of the program counter and the     | 1. The contents of the program counter and the                    |
| program status word are restored from the stack.   | program status word are restored from the stack.                  |
| 2. The stack pointer is incremented 5 times.       | 2. The stack pointer is incremented 5 times.                      |
| 3. The interrupt master enable flag is set to "1". | 3. The interrupt master enable flag is set to "1" only            |
| 4. The interrupt nesting counter is decremented,   | when a non-maskable interrupt is accepted in                      |
| and the interrupt nesting flag is changed.         | interrupt enable status. However, the interrupt                   |
|                                                    | master enable flag remains at "0" when so clear                   |
| $(\overline{\Omega})$                              | by an interrupt service program.                                  |
|                                                    | <ol> <li>The interrupt nesting counter is decremented,</li> </ol> |
|                                                    | and the interrupt nesting flag is changed.                        |
|                                                    | $\langle O \rangle$                                               |

Interrupt requests are sampled during the final cycle of the instruction being executed. Thus, the next interrupt can be accepted immediately after the interrupt return instruction is executed.

Note When the interrupt processing time is longer than the interrupt request generation time, the interrupt service task is performed but not the main task.

## 3.4 Software Interrupt (INTSW)

Executing the SWI instruction generates a software interrupt and immediately starts interrupt processing (INTSW is highest prioritized interrupt). However, if processing of a non-maskable interrupt is already underway, executing the SWI instruction will not generate a software interrupt but will result in the same operation as the NOP instruction.

Use the SWI instruction only for detection of the address error or for debugging.

#### 3.4.1 Address error detection

FFH is read if for some cause such as noise the CPU attempts to fetch an instruction from a non-existent memory address during single chip mode. Code FFH is the SWI instruction, so a software interrupt is generated and an address error is detected. The address error detection range can be further expanded by writing FFH to unused areas of the program memory. Address trap reset is generated in case that an instruction is fetched from RAM, DBR or SFR areas.

#### 3.4.2 Debugging

Debugging efficiency can be increased by placing the SWI instruction at the software break point setting address.

## 3.5 External Interrupts

The TMP88FW45AFG has 5 external interrupt inputs. These inputs are equipped with digital noise reject circuits (Pulse inputs of less than a certain time are eliminated as noise).

Edge selection is also possible with INT1,INT2 and INT4. The INT0/P10 pin can be configured as either an external interrupt input pin or an input/output port, and is configured as an input port during reset.

Edge selection, and noise reject control and INT0/P10 pin function selection are performed by the external interrupt control register (EINTCR).

|        |      |          |                      | ~                    |                                                                                                                                                                             |
|--------|------|----------|----------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Source | Pin  | Sub-Pin  | Enable Conditions    | Release Edge (level) | Digital Noise Reject                                                                                                                                                        |
| ΙΝΤΟ   | ĪNT0 | P10      | IMF + EF3 + INT0EN=1 | Falling edge         | Pulses of less than 2/fc [s] are eliminated as<br>noise. Pulses of 6/fc [s] or more are considered<br>to be signals. (at CGCR <dv1ck>=0).</dv1ck>                           |
| INT1   | INT1 | P11      | IMF + EF5 = 1        | Falling edge         | Pulses of less than 15/fc or 63/fc [s] are elimina-<br>ted as noise. Pulses of 48/fc or 192/fc [s] or more<br>are considered to be signals.<br>(at CGCR <dv1ck>=0).</dv1ck> |
| INT2   | INT2 | P12/TC1  | IMF + EF29 = 1       | Rising edge          | Pulses of less than 7/fc [s] are eliminated as                                                                                                                              |
| INT4   | INT4 | P22/TC4  | IMF + EF31 = 1       |                      | noise. Pulses of 24/fc [s] or more are considered to be signals.(at CGCR <dv1ck>=0).</dv1ck>                                                                                |
| INT5   | ĪNT5 | P20/STOP | IMF + EF15 = 1       | Falling edge         | Pulses of less than 2/fc [s] are eliminated as noise. (Pulses of 6/fc [s] or more are considered to be signals.)                                                            |

Note 1: In NORMAL or IDLE mode, if a signal with no noise is input on an external interrupt pin, it takes a maximum of "signal establishment time" from the input signal's edge to set the interrupt latch.

(1) INT1 pin 49/fc [s] ( at EINTCR<INT1NC> = "4"), 193/fc [s] ( at EINTCR<INT1NC> = "0")

(2) INT2, 4 pins 25/fc [s]

Note 2: When EINTCR<INT0EN> = "0", IL3 is not set even if a falling edge is detected on the INT0 pin input.

Note 3: When a pin with more than one function is used as an output and a change occurs in data or input/output status, an interrupt request signal is generated in a pseudo manner. In this case, it is necessary to perform appropriate processing such as disabling the interrupt enable flag.

#### External Interrupt Control Register

| EINTCR  | 7      | 6      | 5 4    | 3 | 2      | 1      | 0 |                            |
|---------|--------|--------|--------|---|--------|--------|---|----------------------------|
| (0037H) | INT1NC | INTOEN | INT4ES |   | INT2ES | INT1ES |   | (Initial value: 0000 *00*) |
|         |        |        | <      |   | >      |        |   |                            |

| < | INTINC  | Noise reject time select   | 0: Pulses of less than 63/fc [s] are eliminated as noise<br>1: Pulses of less than 15/fc [s] are eliminated as noise | R/W   |
|---|---------|----------------------------|----------------------------------------------------------------------------------------------------------------------|-------|
|   | INTOEN  | P10/INT0 pin configuration | 0: P10 input/output port<br>1: INT0 pin (Port P10 should be set to an input mode)                                    | R/W   |
|   | INT4 ES | NVT4 edge select           | 00: Rising edge<br>01: Falling edge<br>10: Rising edge and Falling edge<br>11: H level                               | R/W   |
|   | INT2 ES | INT2 edge select           | 0: Rising edge                                                                                                       | R/W   |
|   | INT1 ES | INT1 edge select           | 1: Falling edge                                                                                                      | EV VV |

Note 1: fc: High-frequency clock [Hz], \*: Don't care

Note 2: When the external interrupt control register (EINTCR) is overwritten, the noise canceller may not operate normally. It is recommended that external interrupts are disabled using the interrupt enable register (EIR).

Note 3: The maximum time from modifying EINTCR<INT1NC> until a noise reject time is changed is 2<sup>6</sup>/fc.

Note 4: In case RESET pin is released while the state of INT4 pin keeps "H" level, the external interrupt 4 request is not generated even if the INT4 edge select(EINTCR<INT4ES>) is specified as "H" level. The rising edge is needed after RESET pin is released.

- 3. Interrupt Control Circuit
- 3.5 External Interrupts



## 4. Special Function Register

The TMP88FW45AFG adopts the memory mapped I/O system, and all peripheral control and transfers are performed through the special function register (SFR) or the data buffer register (DBR,EBR). The SFR is mapped on address 0000H to 003FH, DBR is mapped on address 1F80H to 1FFFH and EBR is mapped on address 1F70H to 1F7FH.

This chapter shows the arrangement of the special function register (SFR) and data buffer register (DBR,EBR) for TMP88FW45AFG.

### 4.1 SFR

| Address | Read                        |                    | Write          |                                     |  |
|---------|-----------------------------|--------------------|----------------|-------------------------------------|--|
| 0000H   | POL                         |                    | White          | $\langle \langle \rangle$           |  |
| 0001H   | Pil                         |                    |                | $\sim$                              |  |
| 0002H   | P21                         | $\left\{ \right\}$ |                |                                     |  |
| 0003H   | P31                         |                    | $\sim$         | $\mathcal{C}\mathcal{A}\mathcal{F}$ |  |
| 0004H   | P4I                         |                    | $\overline{a}$ | 50-                                 |  |
| 0005H   | P51                         | ( (                |                | ~                                   |  |
| 0006H   | P6I                         |                    | Ð              |                                     |  |
| 0007H   |                             |                    |                |                                     |  |
| 0008H   | P8t                         | $\sim$             | )              |                                     |  |
| 0009H   | P9I                         |                    |                |                                     |  |
| 000AH   | POO                         |                    |                |                                     |  |
| 000BH   | P10                         | R                  |                |                                     |  |
| 000CH   | С АНРИ                      | MCR                |                |                                     |  |
| 000DH   | HPWMDR0                     |                    |                |                                     |  |
| 000EH   | HPWMDR1<br>TC1CR<br>TC1DRAL |                    |                |                                     |  |
| 000FH   |                             |                    |                |                                     |  |
| 0010H   |                             |                    |                |                                     |  |
| 0011H   | TC1DRAH                     |                    |                |                                     |  |
| 0012H   | TC1E                        | RBL                |                |                                     |  |
| 0013H   | TC1D                        | RBH                |                |                                     |  |
| 0014H   | Стс1                        | CR1                |                |                                     |  |
| 0015H   | Стст                        | CR2                |                |                                     |  |
| 0016H   | - 19                        | (                  | CTC1DRL        |                                     |  |
| 0017Н   | - \\                        | (                  | CTC1DRH        |                                     |  |
| 0018H   | Rese                        | rved               |                |                                     |  |
| 0019Н   | Rese                        | rved               |                |                                     |  |
| 001AH   | TC4                         | CR                 |                |                                     |  |
| 001BH   | TC4                         | DR                 |                |                                     |  |
| 001CH   | TC3DRA<br>TC3DRB -<br>TC3CR |                    |                |                                     |  |
| 001DH   |                             |                    |                |                                     |  |
| 001EH   |                             |                    |                |                                     |  |
| 001FH   | Reserved                    |                    |                |                                     |  |
| 0020H   | TC5                         |                    |                |                                     |  |
| 0021H   | TC6                         |                    |                |                                     |  |
| 0022H   | TTRI                        |                    |                |                                     |  |
| 0023H   | TTRI                        |                    |                |                                     |  |
| 0024H   | PWR                         | EG5                |                |                                     |  |

| Address | Read           | Write   |  |
|---------|----------------|---------|--|
| 0025H   | PWR            | EG6     |  |
| 0026H   | ADC            | CRA     |  |
| 0027H   | ADC            | CRB     |  |
| 0028H   | ADCDRL         |         |  |
| 0029H   | ADCDRH         |         |  |
| 002AH   | EIF            | RC      |  |
| 002BH   | IL             | c (7/\$ |  |
| 002CH   | EI             | RE      |  |
| 002DH   | EIF            | RD      |  |
| 002EH   | IL             | E       |  |
| 002FH   | 14             |         |  |
| 0030H   | ÉĞČR /         |         |  |
| 0031H   | Rese           | erved   |  |
| 0032H   | Rese           |         |  |
| 0033H   | Rese           | prved   |  |
| 0034H   | - 20           | WDTCR1  |  |
| 0035H   | - ~ ( )        | (WDTCR2 |  |
| 0036H   | ТВТ            | CR      |  |
| 0037H   | EIN            |         |  |
| 0038H   | SYS            | CR1     |  |
| 0039H   | ŚYŚ            | CR2     |  |
| 003AH   | Et Contraction | rų ))   |  |
| 003BH   | Elf            | रम      |  |
| 003CH   |                | L       |  |
| 003DH   |                | Н       |  |
| 003EH   | PS             | WL      |  |
| 003FH   | PS             | WH      |  |

Note 1: Do not access reserved areas by the program.

Note 2: -; Cannot be accessed.

Note 3: Write-only registers and interrupt latches cannot use the read-modify-write instructions (Bit manipulation instructions such as SET, CLR, etc. and logical operation instructions such as AND, OR, etc.).



## TOSHIBA

## 4.2 EBR

| Address | Read     | Write    |  |
|---------|----------|----------|--|
| 1F70H   | UARTSR2  | UARTCR21 |  |
| 1F71H   | -        | ÚARTCR22 |  |
| 1F72H   | RDBUF2   | TDBUF2   |  |
| 1F73H   | Rese     | erved    |  |
| 1F74H   | Rese     | erved    |  |
| 1F75H   | Rese     | erved    |  |
| 1F76H   | Reserved |          |  |
| 1F77H   | Reserved |          |  |
| 1F78H   | Rese     | erved    |  |
| 1F79H   | Rese     | erved    |  |
| 1F7AH   | Rese     | erved    |  |
| 1F7BH   | Rese     | erved    |  |
| 1F7CH   | CLKE     |          |  |
| 1F7DH   | GLK      | SMN      |  |
| 1F7EH   | CLK      | SMX      |  |
| 1F7FH   |          | SCR1     |  |

Note 1: Do not access reserved areas by the program.

Note 2: -; Cannot be accessed.

Note 3: Write-only registers and interrupt latches cannot use the read-modify-write instructions (Bit manipulation instructions such as SET, CLR, etc. and logical operation instructions such as AND, OR, etc.).

Page 39

## 4.3 DBR

 $\subset$ 

|                   | Address | PMD ch              | Read                      | Write   |
|-------------------|---------|---------------------|---------------------------|---------|
| ſ                 | 1F80H   |                     | POC                       | DDE     |
| Î                 | 1F81H   |                     | -                         | -       |
| Î                 | 1F82H   |                     | -                         | - >     |
| Ĩ                 | 1F83H   |                     | P30                       | DDE (   |
| ĺ                 | 1F84H   |                     | P40                       | DDE     |
| Î                 | 1F85H   |                     | P5C                       |         |
| Î                 | 1F86H   |                     | P8C                       | DDE     |
| Î                 | 1F87H   |                     | P9C                       | DDE     |
| Î                 | 1F88H   |                     |                           |         |
| Ĩ                 | 1F89H   |                     | (P3                       | CR CR   |
| Ĩ                 | 1F8AH   |                     | R4                        |         |
| ĺ                 | 1F8BH   |                     | P5                        | SR A    |
| ſ                 | 1F8CH   |                     | P6                        |         |
| Î                 | 1F8DH   |                     | P7                        | CR      |
| Ĩ                 | 1F8EH   |                     | P8                        | CR      |
| Î                 | 1F8FH   |                     | P9                        | CR      |
| Î                 | 1F90H   |                     | UAR                       | TSEL    |
| Ì                 | 1F91H   |                     | UARTSR                    |         |
| Î                 | 1F92H   |                     |                           | UARTCR2 |
| Î                 | 1F93H   |                     | RDBUF                     | TDBUF   |
| ĺ                 | 1F94H   |                     | <u> </u>                  | ATAS    |
| Î                 | 1F95H   |                     | $\bigcirc$ - $\checkmark$ | ATKEY   |
| Î                 | 1F96H   | (C                  | -                         | SIOCR1  |
| Î                 | 1F97H   |                     | SIOSR                     | SIOCR2  |
| Î                 | 1F98H   |                     | SIO                       | BR0     |
| Ĩ                 | 1F99H   | $\sim (\checkmark)$ | SIO                       | BR1     |
| ĺ                 | 1F9AH   | $\sum_{i=1}^{n}$    |                           | BR2     |
| ĺ                 | 1F9BH   |                     | SIO                       | BR3     |
| ſ                 | 1F9CH   |                     | SIO                       | BR4     |
| ſ                 | 1F9DH   | $\searrow$          | SIO                       | BR5     |
| ſ                 | 1F9EH   |                     | SIO                       | BR6     |
| ſ                 | 1F9FH   | $\sum$              | SIO                       | BR7     |
| [                 | 1FA0H   | for PMD ch.1        | PDC                       | CRA     |
| $\langle \rangle$ | (1FA1H) | for PMD ch.1        | PDC                       | CRB     |
|                   | 1FA2H   | for PMD ch.1        | PDCRC                     | -       |
| $\overline{\neg}$ | 1EA3H   | for PMD ch.1        | SDF                       | REG     |
| $\sim$            | 1FA4H   | for PMD ch.1        | MTC                       | CRA     |
| ĺ                 | 1FA5H   | for PMD ch.1        | MTC                       | CRB     |
| [                 | 1FA6H   | for PMD ch.1        | MCAPL                     | -       |
| [                 | 1FA7H   | for PMD ch.1        | MCAPH                     | -       |
| ĺ                 | 1FA8H   | for PMD ch.1        | CM                        | P1L     |
| ĺ                 | 1FA9H   | for PMD ch.1        | CMI                       | P1H     |
| ĺ                 | 1FAAH   | for PMD ch.1        | СМ                        | P2L     |
| ĺ                 | 1FABH   | for PMD ch.1        | CMI                       | P2H     |
| Î                 | 1FACH   | for PMD ch.1        | CM                        | P3L     |
| Î                 | 1FADH   | for PMD ch.1        | CMI                       | P3H     |
| Î                 | 1FAEH   | for PMD ch.1        | MDO                       | CRA     |
|                   | 1FAFH   | for PMD ch.1        | MD                        | 285     |

|                                                   | A debra a a |               | Deed                 | 10/                                                                 |
|---------------------------------------------------|-------------|---------------|----------------------|---------------------------------------------------------------------|
|                                                   | Address     | PMD ch        | Read                 | Write                                                               |
|                                                   | 1FB0H       | for PMD ch.1  | EMG                  |                                                                     |
|                                                   | 1FB1H       | for PMD ch.1  | EMG                  |                                                                     |
|                                                   | 1FB2H       | for PMD ch.1  | MDC                  |                                                                     |
|                                                   | 1FB3H       | for PMD ch.1  | MDO                  | UTH                                                                 |
|                                                   | 1FB4H       | for PMD ch.1  | MDCNTL               |                                                                     |
|                                                   | 1FB5H       | for PMD ch.1  | MDCNTH               |                                                                     |
|                                                   | 1FB6H       | for PMD ch.1  | MDP                  | $\times$ $((//))$                                                   |
|                                                   | 1FB7H       | for PMD ch.1  | MDP                  | RDH                                                                 |
|                                                   | 1FB8H       | for PMD ch.1  | CMF                  | $\left\{ \left\{ \begin{array}{c} \\ \end{array} \right\} \right\}$ |
|                                                   | 1FB9H       | for PMD ch.1  | CMF                  |                                                                     |
|                                                   | 1FBAH       | for PMD ch.1  | CMI                  | PVL                                                                 |
|                                                   | 1FBBH       | for PMD ch.1  | ČMF                  | PVH 2                                                               |
|                                                   | 1FBCH       | for PMD ch.1  | CM                   |                                                                     |
|                                                   | 1FBDH       | for PMD ch.1  |                      | PWH (())                                                            |
|                                                   | 1FBEH       | for PMD ch.1  | 61                   | R                                                                   |
|                                                   | 1FBFH       | for PMD ch.1  | -1( )                | EMGREL                                                              |
|                                                   | 1FC0H       | for PMD ch.1  | EDC                  |                                                                     |
|                                                   | 1FC1H       | for PMD ch.1  | EDC                  | CRB                                                                 |
|                                                   | 1FC2H       | for PMD ch.1  | EDS                  | ETL                                                                 |
|                                                   | 1FC3H       | for PMD ch.1  | EDS                  | ETH                                                                 |
|                                                   | 1FC4H       | for PMD ch.1  | ELD                  | EGL                                                                 |
|                                                   | 1FC5H       | for PMD ch.1  | ELDI                 | EGH                                                                 |
|                                                   | 1FC6H       | for PMD ch.1  |                      | PL                                                                  |
|                                                   | 1FC7H       | for PMD ch.1  | AM                   | PH                                                                  |
|                                                   | 1FC8H       | for PMD ch.1  | EDCAPL               | -                                                                   |
|                                                   | 1FC9H       | for PMD ch.1  | EDCAPH               | -                                                                   |
|                                                   | 1FCAH       | for PMD ch.1  | -                    | WFMDR                                                               |
|                                                   | 1FCBH       | $\sum$        | $\sim$ (7/ $\land$ - | -                                                                   |
|                                                   | 1ЕССН       |               | Rese                 | erved                                                               |
|                                                   | 1FCDH       |               | Rese                 | erved                                                               |
|                                                   | 1FCEH       | $\rightarrow$ | Rese                 | erved                                                               |
|                                                   |             |               | Rese                 | erved                                                               |
|                                                   | 1FD0H       | for PMD ch.2  |                      | CRA                                                                 |
|                                                   | 1ED1H       | for PMD ch.2  | PDC                  | CRB                                                                 |
| $\langle$                                         |             | for PMD ch.2  | PDCRC                | -                                                                   |
|                                                   | 1FD3H       | for PMD ch.2  | SDF                  | REG                                                                 |
| $\langle \langle \langle \langle \rangle \rangle$ | 1FD4H       | for PMD ch.2  | МТС                  | CRA                                                                 |
| $\sim$                                            | 1FD5H       | for PMD ch.2  | MTC                  | CRB                                                                 |
|                                                   | 1FD6H       | for PMD ch.2  | MCAPL                | _                                                                   |
|                                                   | 1FD7H       | for PMD ch.2  | MCAPH                | _                                                                   |
|                                                   | 1FD8H       | for PMD ch.2  | СМ                   | P1L                                                                 |
|                                                   | 1FD9H       | for PMD ch.2  | CMI                  | P1H                                                                 |
|                                                   | 1FDAH       | for PMD ch.2  | CM                   | P2L                                                                 |
|                                                   | 1FDBH       | for PMD ch.2  | CMI                  | P2H                                                                 |
|                                                   | 1FDCH       | for PMD ch.2  | CMI                  | P3L                                                                 |
|                                                   | 1FDDH       | for PMD ch.2  | CMI                  | Р3Н                                                                 |
|                                                   | 1FDEH       | for PMD ch.2  | MDO                  | CRA                                                                 |
|                                                   | 1FDFH       | for PMD ch.2  | MDC                  | CRB                                                                 |
|                                                   | 1FE0H       | for PMD ch.2  | EMG                  | CRA                                                                 |
| I                                                 |             |               |                      |                                                                     |

| Address | PMD ch               | Read   | Write         |  |  |
|---------|----------------------|--------|---------------|--|--|
| 1FE1H   | for PMD ch.2         | EMG    | GCRB          |  |  |
| 1FE2H   | for PMD ch.2         | MDC    | DUTL          |  |  |
| 1FE3H   | for PMD ch.2         | MDC    | DUTH          |  |  |
| 1FE4H   | for PMD ch.2         | MDCNTL | $\rightarrow$ |  |  |
| 1FE5H   | for PMD ch.2         | MDCNTH |               |  |  |
| 1FE6H   | for PMD ch.2         | MDF    | PRDL          |  |  |
| 1FE7H   | for PMD ch.2         | MDP    |               |  |  |
| 1FE8H   | for PMD ch.2         | CM     |               |  |  |
| 1FE9H   | for PMD ch.2         | CMI    | PUH           |  |  |
| 1FEAH   | for PMD ch.2         | СМ     | PVL           |  |  |
| 1FEBH   | for PMD ch.2         | ÇMI    | PVH (         |  |  |
| 1FECH   | for PMD ch.2         | C CMI  | PWL A         |  |  |
| 1FEDH   | for PMD ch.2         | CMRWH  |               |  |  |
| 1FEEH   | for PMD ch.2         |        |               |  |  |
| 1FEFH   | for PMD ch.2         | -      | EMGREL        |  |  |
| 1FF0H   | for PMD ch.2         | EDO    |               |  |  |
| 1FF1H   | for PMD ch.2         | EDC    |               |  |  |
| 1FF2H   | for PMD ch.2         | EDS    | SETL          |  |  |
| 1FF3H   | for PMD ch.2         | EDS    | ETH //        |  |  |
| 1FF4H   | for PMD ch.2         | ELD    | EGL           |  |  |
| 1FF5H   | for PMD ch.2         | ELD    | EGH           |  |  |
| 1FF6H   | for PMD ch.2         | AM     | 1PL ) )       |  |  |
| 1FF7H   | for PMD ch.2         |        | PH/           |  |  |
| 1FF8H   | for PMD ch.2         | EDCAPL | ~ <u>-</u>    |  |  |
| 1FF9H   | for PMD ch.2         | EDCAPH | -             |  |  |
| 1FFAH   | for PMD ch.2         |        | WFMDR         |  |  |
| 1FFBH   | $\sim (\sqrt{5})$    |        | _             |  |  |
| 1FFCH   | $\bigcirc) \bigcirc$ | Rese   | erved         |  |  |
| 1FFDH   |                      | Rese   | erved         |  |  |
| 1FFEH   |                      | SP     | CR            |  |  |
| 1FFFH   | $\rightarrow$        | FLS    | SCR           |  |  |

Note 1: Do not access reserved areas by the program.

Note 2: -; Cannot be accessed.

Note 3: Write-only registers and interrupt latches cannot use the read-modify-write instructions (Bit manipulation instructions such as SET, CLR, etc. and logical operation instructions such as AND, OR, etc.).

## 5. Input/Output Ports

|         | Primary Function | Secondary Functions                                                                                                    |
|---------|------------------|------------------------------------------------------------------------------------------------------------------------|
| Port P0 | 4-bit I/O port   | Timer/counter input, serial interface input/output, and high-speed PWM output                                          |
| Port P1 | 8-bit I/O port   | External interrupt input, timer/counter input/output, divider output, and motor control circuit input                  |
| Port P2 | 3-bit I/O port   | External interrupt input, timer/counter input/output, and STOP mode release signal input                               |
| Port P3 | 8-bit I/O port   | Motor control input/output                                                                                             |
| Port P4 | 8-bit I/O port   | Timer/counter output, serial interface input/output, motor control circuit input<br>and serial PROM mode control input |
| Port P5 | 8-bit I/O port   | Motor control circuit input/output                                                                                     |
| Port P6 | 8-bit I/O port   | Analog input and motor control circuit output                                                                          |
| Port P7 | 8-bit I/O port   | Analog input and motor control circuit output                                                                          |
| Port P8 | 8-bit I/O port   | Serial interface input/output                                                                                          |
| Port P9 | 8-bit I/O port   |                                                                                                                        |

The TMP88FW45AFG contains 10 input/output ports comprised of 71 pins.

All output ports contain a latch, and the output data therefore are retained by the latch. But none of the input ports have a latch, so it is desirable that the input data be retained externally until it is read out, or read several times before being processed. Figure 5-1 shows input/output timing.

The timing at which external data is read in from input/output ports is \$1 state in the read cycle of instruction execution. Because this timing cannot be recognized from the outside, transient input data such as chattering needs to be dealt with in a program. The timing at which data is forwarded to input/output ports is \$2 state in the write cycle of instruction execution.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and all I/O pins become high impedance.



Note: The read/write cycle positions vary depending on instructions.

### Figure 5-1 Example of Input/Output Timing

When an operation is performed for read from any input/output port except programmable input/output ports, whether the input value of the pin or the content of the output latch is read depends on the instruction executed, as shown below.

- 1. Instructions which read the content of the output latch
  - XCH r, (src)
  - SET/CLR/CPL (src).b
  - SET/CLR/CPL (pp).g
  - LD (src).b, CF
  - LD (pp).b, CF
  - XCH CF, (src). b
  - ADD/ADDC/SUB/SUBB/AND/OR/XOR (src), n
  - ADD/ADDC/SUB/SUBB/AND/OR/XOR (src), (HL) instructions, the (src) side thereof
  - MXOR (src), m
- 2. Instructions which read the input value of the pin

Any instructions other than those listed above and ADD/ADDC/SUB/SUBB/AND/OR/XOR (src),(HL) instructions, the (HL) side thereof

## 5.1 Port P0 (P03 to P00)

Port P0 is a 4-bit input/output port shared with serial interface input/output. This port is switched between input and output modes using the P0 port input/output control register (P0CR). When reset, the P0CR register is initialized to 0, with the P0 port set for input mode. Also, the output latch (P0DR) is initialized to 0 when reset.

The P0 port contains bit wise programmable open-drain control. The P0 port open-drain control register (P0ODE) is used to select open-drain or tri-state mode for the port. When reset, the P0ODE register is initialized to 0, with tri-state mode selected for the port.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P0 becomes high impedance.

| P0ODE | P0CR | P0DR | Data input (by reading instruction) | Control input              | Output data |
|-------|------|------|-------------------------------------|----------------------------|-------------|
| 0     | 0    | 0    | Input Data from port                | Input Data from port       | Hi-Z        |
| 0     | 0    | 1    | Input Data from port                | Input Data from port       | Hipz        |
| 0     | 1    | 0    | "0" (output latch data)             | "0" (output latch data)    | <b>"</b> 0" |
| 0     | 1    | 1    | "1" (output latch data)             | "1" (output latch data)    | /1"         |
| 1     | 0    | 0    | Input Data from port (Low)          | Input Data from port (Low) | "0"         |
| 1     | 0    | 1    | Input Data from port                | Input Data from port       | ) Hi-Z      |
| 1     | 1    | 0    | Input Data from port (Low)          | Input Data from port (Low) | "0"         |
| 1     | 1    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |





Note 2: OFDRST shows a reset signal of oscillation frequency detection.

Figure 5-2 Port P0



#### P0 Port Input/Output Registers

## 5.2 Port P1 (P17 to P10)

Port P1 is an 8-bit input/output port shared with external interrupt input, timer/counter input/output, and divider output. This port is switched between input and output modes using the P1 port input/output control register (P1CR). When reset, the P1CR register is initialized to 0, with the P1 port set for input mode. Also, the output latch (P1DR) is initialized to 0 when reset.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P1 becomes high impedance.

| Table 5-2 |      |      |                                     |                            |             |
|-----------|------|------|-------------------------------------|----------------------------|-------------|
| P10DE     | P1CR | P1DR | Data input (by reading instruction) | Control input              | Output data |
| 0         | 0    | 0    | Input Data from port                | Input Data from port       | Hi-Z        |
| 0         | 0    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |
| 0         | 1    | 0    | "0" (output latch data)             | "0" (output latch data)    | ~"0" ) \    |
| 0         | 1    | 1    | "1" (output latch data)             | "1" (output latch data)    | "1"         |
| 1         | 0    | 0    | Input Data from port (Low)          | Input Data from port (Low) | $\bigcirc)$ |
| 1         | 0    | 1    | Input Data from port                | Input Data from port       | Hi-z        |
| 1         | 1    | 0    | Input Data from port (Low)          | Input Data from port (Low) | "0"         |
| 1         | 1    | 1    | Input Data from port                | Input Data from port       | ) Hi-Z      |









Note 1: TC5O: PDO5, PWM5

## 5.3 Port P2 (P22 to P20)

Port P2 is a 3-bit input/output port shared with external interrupt input and STOP mode release signal. When using this port as these functional pins or an input port, set the output latch to 1. When reset, the output latch is initialized to 1.

We recommend using the P20 pin as external interrupt input, STOP mode release signal input, or input port. When using this port as an output port, note that the interrupt latch is set by a falling edge of output pulse. And note that outputs on this port during STOP mode go to a high-impedance state even if SYSCR (OUTEN> is set "1", because P20 port is also used as STOP port.

When a read instruction is executed on P2 port, indeterminate values are read in from bits 7 to 3.

When any read-modify-write instruction is executed on P2 port, the content of the output latch is read out. When any other instruction is executed, the external pin state is read out.

If high frequency oscillation stops or becomes abnormal in NORMAL/HDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P2 becomes high impedance.





Note 1: When a read instruction is executed on P2 port, indeterminate values are read in from bits 7 to 3.

## TOSHIBA

Note 2: Port P20 is used as STOP pin. Therefore, when stop mode is started, SYSCR1<OUTEN> does not affect to P20, and P20 becomes High-Z mode.

Note 3: \*: Don't care



## 5.4 Port P3 (P37 to P30)

Port P3 is an 8-bit input/output port. This port is switched between input and output modes using the P3 port Input/ output Control Register (P3CR). When reset, the P3CR Register is initialized to 0, with the P3 port set for input mode. Also, the Output Latch (P3DR) is initialized to 0 when reset.

The P3 port contains bit wise programmable open-drain control. The P3 Port Open-drain Control Register (P3ODE) is used to select open-drain or tri-state mode for the port. When reset, the P3ODE Register is initialized to 0, with tri-state mode selected for the port.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P3 becomes high impedance.

| P3ODE | P3CR | P3DR | Data input (by reading instruction) | Control input              | Output data |
|-------|------|------|-------------------------------------|----------------------------|-------------|
| 0     | 0    | 0    | Input Data from port                | Input Data from port       | Hi-Z        |
| 0     | 0    | 1    | Input Data from port                | Input Data from port       | H           |
| 0     | 1    | 0    | "0" (output latch data)             | "0" (output latch data)    |             |
| 0     | 1    | 1    | "1" (output latch data)             | "1" (output latch data)    | "1"         |
| 1     | 0    | 0    | Input Data from port (Low)          | Input Data from port (Low) | "0"         |
| 1     | 0    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |
| 1     | 1    | 0    | Input Data from port (Low)          | Input Data from port (Low) | "0"         |
| 1     | 1    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |

Table 5-3



Figure 5-5 Port P3

## TOSHIBA

| DODD             | 7                     | 6                                 | 5                  | 4           | 3               | 2                 | 1                             | 0                        |                                       |         |
|------------------|-----------------------|-----------------------------------|--------------------|-------------|-----------------|-------------------|-------------------------------|--------------------------|---------------------------------------|---------|
| P3DR<br>(00003H) | P37                   | P36                               | P35                | P34         | P33             | P32               | P31                           | P30                      | Read/Write                            |         |
| (0000011)        | CL1                   | EMG1                              | U1                 | V1          | W1              | X1                | Y1                            | Z1                       | (Initial value: 0000 0000)            |         |
| P3CR             | 7                     | 6                                 | 5                  | 4           | 3               | 2                 | 1                             | 0                        |                                       |         |
| (01F89H)         |                       |                                   |                    |             |                 |                   |                               |                          | (Initial value: 0000 0000)            |         |
|                  |                       |                                   |                    |             |                 |                   |                               |                          |                                       |         |
|                  | P3CR                  | Р3 ро                             | rt input/outp      | out control | 0: Inp          | ut mode           |                               | $\sim$                   | $( \overline{ / } )$                  | R/W     |
|                  | FJCK                  | (Spec                             | ify bit wise)      |             | 1: Out          | tput mode         |                               | $\geq$                   | $\langle \bigcirc \rangle$            |         |
|                  |                       |                                   |                    |             |                 |                   |                               | Ć                        |                                       |         |
| P30DE            | 7                     | 6                                 | 5                  | 4           | 3               | 2                 | 1                             | 8                        | $\bigcirc \gamma$                     |         |
| (01F83H)         |                       | Ű,                                | , j                |             | <u> </u>        | -                 |                               | Ŕ                        | (Initial value: 0000 0000)            |         |
|                  |                       |                                   |                    |             |                 |                   | 4                             | $\leftarrow \rightarrow$ |                                       |         |
| ]                |                       | P3 no                             | rt open-dra        | in control  | 0: Tri-         | etato             |                               | $\rightarrow$            |                                       |         |
|                  | P30DE                 | -                                 | ify bit wise)      |             |                 | en-drain          | ((// ·                        |                          | $\sim$ (O) $\sim$                     | R/W     |
| Noto 1           | · Even v              |                                   |                    |             |                 |                   | iodo romo                     |                          | cted. Therefore, do not apply voltage |         |
| Note             | ceeding               | יחפרו open<br>ס V <sub>חח</sub> . | -urain moc         | le is selec | ted, the pi     |                   | looe rema                     | ins conne                | cted. Therefore, do not apply voltag  | jes ex- |
| Note 2           |                       |                                   | te (RMW)           | operation   | executes        | at open-d         | rain mode                     | is selecte               | d, read out the output latch states.  |         |
|                  |                       |                                   |                    |             |                 | < \               | es is read o                  |                          |                                       |         |
| Note 3           |                       | -                                 | output, set        |             |                 |                   | >                             | 6                        | 77^                                   |         |
|                  |                       |                                   |                    |             | . ((            |                   | MG1 circu                     | <u>uit.</u> ((           | (/ ))                                 |         |
|                  |                       |                                   |                    |             | $\mathcal{A}()$ | $\searrow$        | 6                             | $\sim$                   |                                       |         |
|                  |                       |                                   |                    |             |                 |                   |                               |                          |                                       |         |
|                  |                       |                                   |                    | (           | $\frown$        | $\checkmark$      |                               | _ ))                     |                                       |         |
|                  |                       |                                   |                    | ()          | ))              |                   |                               | $\searrow$               |                                       |         |
|                  |                       |                                   |                    | $\square$   |                 |                   | $\wedge$                      | $\sim$                   |                                       |         |
|                  |                       |                                   |                    | (( <        |                 | ~                 |                               |                          |                                       |         |
|                  |                       |                                   |                    | $\sim$      |                 | $\langle$         | $\langle \mathcal{C} \rangle$ |                          |                                       |         |
|                  |                       |                                   | (0                 |             |                 | $\sim$            | $\gamma/\sim$                 |                          |                                       |         |
|                  |                       | $\bigcap$                         | $> \lor$           | $\bigcirc)$ |                 | $\overline{\Box}$ |                               |                          |                                       |         |
|                  |                       |                                   |                    |             | $\frown$        | $(// \leq$        |                               |                          |                                       |         |
|                  |                       |                                   |                    | 7           |                 | $\mathbb{N}$      |                               |                          |                                       |         |
|                  |                       |                                   | $\leq$             | $\Box$      |                 | $\geq$            |                               |                          |                                       |         |
|                  |                       |                                   | $\searrow$         |             | $\sum$          | /                 |                               |                          |                                       |         |
|                  | $\sim$                | $\square$                         |                    |             |                 |                   |                               |                          |                                       |         |
|                  | 2/                    | $\langle \rangle$ $\land$         | 1                  | $\land$     |                 | /                 |                               |                          |                                       |         |
|                  |                       | $\sim$                            |                    | (           |                 |                   |                               |                          |                                       |         |
| $\sim$           |                       | ))                                |                    | $\sim$      |                 |                   |                               |                          |                                       |         |
| $\sim$           | $ \langle / \rangle $ | $\mathcal{I}$                     | ~ (                |             | $\geq$          |                   |                               |                          |                                       |         |
|                  | $\langle \rangle$     |                                   | $\left( 2 \right)$ | ())         |                 |                   |                               |                          |                                       |         |
| $\langle $       |                       |                                   | $\bigvee$          | $\bigcirc$  |                 |                   |                               |                          |                                       |         |
|                  |                       |                                   | $\langle \rangle$  |             |                 |                   |                               |                          |                                       |         |
|                  | $\searrow$            |                                   |                    | $\searrow$  |                 |                   |                               |                          |                                       |         |

### P3 Port Input/Output Registers

## 5.5 Port P4 (P47 to P40)

Port P4 is an 8-bit input/output port shared with serial interface input/output and serial PROM mode control input. This port is switched between input and output modes using the P4 port input/output control register (P4CR). When reset, the P4CR register is initialized to 0, with the P4 port set for input mode. Also, the output latch (P4DR) is initialized to 0 when reset.

The P4 port contains bit wise programmable open-drain control. The P4 port open-drain control register (P4ODE) is used to select open-drain or tri-state mode for the port. When reset, the P4ODE register is initialized to 0, with tri-state mode selected for the port.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P4 becomes high impedance.

| P4ODE | P4CR | P4DR | Data input (by reading instruction) | Control input              | Output data |
|-------|------|------|-------------------------------------|----------------------------|-------------|
| 0     | 0    | 0    | Input Data from port                | Input Data from port       | Hi-Z        |
| 0     | 0    | 1    | Input Data from port                | Input Data from port       | Hi-z        |
| 0     | 1    | 0    | "0" (output latch data)             | "0" (output latch data)    | "0"         |
| 0     | 1    | 1    | "1" (output latch data)             | "1" (output latch data)    | ✓ "1"       |
| 1     | 0    | 0    | Input Data from port (Low)          | Input Data from port (Low) | ) "0"       |
| 1     | 0    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |
| 1     | 1    | 0    | Input Data from port (Dow)          | Input Data from port (Low) | "0"         |
| 1     | 1    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |

#### Table 5-4



Note 1: i = 7 to 0

Note 2: OFDRST shows a reset signal of oscillation frequency detection.

Figure 5-6 Port P4

## TOSHIBA



#### P4 Port Input/Output Registers

Note 1: Even when open-drain mode is selected, the protective diode remains connected. Therefore, do not apply voltages exceeding V<sub>DD</sub>.

Note 2: Read-Modify-Write (RMW) operation executes at open-drain mode is selected, read out the output latch states. When any other instruction is executed, external pin states is read out.

Note 3: When using the 16-bit timer (CTC) as an ordinary timer, set P47 (CTC) for output mode.

## 5.6 Port P5 (P57 to P50)

Port P5 is an 8-bit input/output port. This port is switched between input and output modes using the P5 port input/ output control register (P5CR). When reset, the P5CR register is initialized to 0, with the P5 port set for input mode. Also, the output latch (P5DR) is initialized to 0 when reset.

The P5 port contains bit wise programmable open-drain control. The P5 port open-drain control register (P5ODE) is used to select open-drain or tri-state mode for the port. When reset, the P5ODE register is initialized to 0, with tri-state mode selected for the port.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P5 becomes high impedance.

|       | -    |      |                                     |                            |             |
|-------|------|------|-------------------------------------|----------------------------|-------------|
| P5ODE | P5CR | P5DR | Data input (by reading instruction) | Control input              | Output data |
| 0     | 0    | 0    | Input Data from port                | Input Data from port       | Hi-Z        |
| 0     | 0    | 1    | Input Data from port                | Input Data from port       | Hipz        |
| 0     | 1    | 0    | "0" (output latch data)             | "0" (output latch data)    | <b>"</b> 0" |
| 0     | 1    | 1    | "1" (output latch data)             | "1" (output latch data)    | /1"         |
| 1     | 0    | 0    | Input Data from port (Low)          | Input Data from port (Low) | "0"         |
| 1     | 0    | 1    | Input Data from port                | Input Data from port       | ) Hi-Z      |
| 1     | 1    | 0    | Input Data/from port (Low)          | Input Data from port (Low) | "0"         |
| 1     | 1    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |

Table 5-5



Note 1: i = 7 to 0 Note 2: OFDRST shows a reset signal of oscillation frequency detection.

Figure 5-7 Port P5

#### P5 Port Input/Output Registers



## TOSHIBA

| (015854)                                                                                                             |                                     |
|----------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| (01F85H) (Initial V                                                                                                  | value: 0000 0000)                   |
|                                                                                                                      |                                     |
| P5 port open-drain control 0: Tri-state                                                                              |                                     |
| P5ODE (Specify bit wise) 1: Open-drain                                                                               | R/W                                 |
|                                                                                                                      |                                     |
| Note 1: Even when open-drain mode is selected, the protective diode remains connected. Th ceeding V <sub>DD</sub> .  | ierefore, do not apply voltages ex- |
| Note 2: Read-Modify-Write (RMW) operation executes at open-drain mode is selected, read a                            | out the output latch states         |
| When any other instruction is executed, external pin states is read out.                                             |                                     |
| Note 3: For PMD circuit output, set the P5DR output latch to 1.                                                      | ))                                  |
| Note 4: When using P5 port as an input/output port, disable the EMG2 circuit.                                        | /                                   |
|                                                                                                                      |                                     |
|                                                                                                                      | $\frown$                            |
| $\sim$                                                                                                               |                                     |
|                                                                                                                      |                                     |
| $(\mathcal{O}^{\mathcal{I}})^{\mathcal{V}}$                                                                          |                                     |
|                                                                                                                      | $(\bigcirc)$                        |
|                                                                                                                      |                                     |
| $ \land \land$ | ,                                   |
|                                                                                                                      |                                     |
|                                                                                                                      | $ \ge $                             |
| $\int \left( \frac{1}{\sqrt{2}} \right) dx$                                                                          |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
| $\rightarrow$                                                                                                        |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
|                                                                                                                      |                                     |
| $\rightarrow$                                                                                                        |                                     |
|                                                                                                                      |                                     |

## 5.7 Port P6 (P67 to P60)

Port P6 is an 8-bit input/output port shared with AD converter analog input. This port is switched between input and output modes using the P6 port input/output control register (P6CR), P6 port output latch (P6DR), and ADC-CRA<AINDS>. When reset, the P6CR Register and the P6DR output latch are initialized to 0 while ADC-CRA<AINDS> is set to 1, so that P67 to P60 have their inputs fixed low (= 0). When using the P6 port as an input port, set the corresponding bits for input mode (P6CR = 0, P6DR = 1). The reason why the output latch = 1 is because it is necessary to prevent current from flowing into the shared data input circuit. When using the port as an output port, set the P6CR Register's corresponding bits to 1. When using the port for analog input, set the corresponding bits for analog input (P6CR = 0, P6DR = 0). Then set ADCCRA<AINDS> = 0, and AD conversion will start.

The ports used for analog input must have their output latches set to beforehand. The actual input channels for AD conversion are selected using ADCCRA<SAIN>.

Although the bits of P6 port not used for analog input can be used as input/output ports, do not execute output instructions on these ports during AD conversion. This is necessary to maintain the accuracy of AD conversion. Also, do not apply rapidly changing signals to ports adjacent to analog input during AD conversion.

If an input instruction is executed while the P6DR output latch is cleared to 0, data "0" is read in from said bits.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P6 becomes high impedance.







|          | 7      | 6     | 5                                                  | 4    | 3    | 2                                                     | 1       | 0          |                                      |            |     |
|----------|--------|-------|----------------------------------------------------|------|------|-------------------------------------------------------|---------|------------|--------------------------------------|------------|-----|
| P6DR     | P67    | P66   | P65                                                | P64  | P63  | P62                                                   | P61     | P60        |                                      |            |     |
| (00006H) | AIN7   | AIN6  | AIN5                                               | AIN4 | AIN3 | AIN2                                                  | AIN1    | AIN0       | Read/Write<br>(Initial value: 0000 0 | 000        |     |
|          | DBOUT1 |       |                                                    |      |      |                                                       |         |            |                                      | (000)      |     |
| P6CR     | 7      | 6     | 5                                                  | 4    | 3    | 2                                                     | 1       | 0          | $(\bigcirc)$                         |            |     |
| (01F8CH) |        |       |                                                    |      |      |                                                       |         |            | (Initial value: 0000 0               | 000)       |     |
|          |        |       |                                                    |      |      |                                                       |         |            |                                      |            |     |
|          |        |       |                                                    |      |      | AINDS = 1 (when not using AD) AINDS = 0 (when using A |         |            |                                      |            |     |
|          |        | P6 no | P6 port input/output control<br>(Specify bit wise) |      |      | P6DR                                                  | = "0"   | P6DR = "1" | P6DR = "0"                           | P6DR = "1" |     |
|          | P6CR   | ·     |                                                    |      |      | Inputs fix                                            | ed to 0 | Input mode | Analog Input<br>mode (Note2)         | Input mode | R/W |
|          |        |       |                                                    |      | 1    |                                                       | ~       | Oy         | tput mode                            | $\sim$     | ]   |
|          | -      |       |                                                    |      |      |                                                       |         | <u> </u>   |                                      | ~ ~ /      |     |

#### P6 Port Input/Output Registers

Note 1: The pins used for analog input cannot be set for output mode (P6CR = 1) because they become shorted with external signals.

Note 2: When a read instruction is executed on bits of this port which are set for analog input mode, data "0" is read in.

Note 3: For DBOUT1 output, set the P6DR (P67) output latch to 1.

Note 4: When using this port in input mode (including analog input), do not use bit manipulating or other read-modify-write instructions. When a read instruction is executed on the bits of this port that are set for input, the contents of the pins are read in, so that if a read-modify-write instruction is executed, their output latches may be rewritten, making the pins unable to accept input. (A read-modify-write instruction first reads data from all of the eight bits and after modifying them (bit manipulation), writes data for all of the eight bits to the output latches.)

## 5.8 Port P7 (P77 to P70)

Port P7 is an 8-bit input/output port shared with AD converter analog input. This port is switched between input and output modes using the P7 port input/output control register (P7CR), P7 port output latch (P7DR), and ADC-CRA<AINDS>. When reset, the P7CR register and the P7DR output latch are initialized to 0 while ADC-CRA<AINDS> is set to 1, so that P77 to P70 have their inputs fixed low (= 0). When using the P7 port as an input port, set the corresponding bits for input mode (P7CR = 0, P7DR = 1). The reason why the output latch = 1 is because it is necessary to prevent current from flowing into the shared data input circuit. When using the port as an output port, set the P7CR Register's corresponding bits to 1. When using the port for analog input, set the corresponding bits for analog input (P7CR = 0, P7DR = 0). Then set ADCCRA<AINDS> = 0, and AD conversion will start.

The ports used for analog input must have their output latches set to beforehand) The actual input channels for AD conversion are selected using ADCCRA<SAIN>.

Although the bits of P7 port not used for analog input can be used as input/output ports, do not execute output instructions on these ports during AD conversion. This is necessary to maintain the accuracy of AD conversion. Also, do not apply rapidly changing signals to ports adjacent to analog input during AD conversion.

If an input instruction is executed while the P7DR output latch is cleared to 0, data "0" is read in from said bits.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P7 becomes high impedance.



|                                       | 7            | 6            | 5             | 4            | 3            | 2            | 1           | 0           | _                            |                   |     |
|---------------------------------------|--------------|--------------|---------------|--------------|--------------|--------------|-------------|-------------|------------------------------|-------------------|-----|
| P7DR<br>(00007H)                      | P77<br>AIN15 | P76<br>AIN14 | P75<br>AIN13  | P74<br>AIN12 | P73<br>AIN11 | P72<br>AIN10 | P71<br>AIN9 | P70<br>AIN8 | Read/Write                   |                   |     |
| , , , , , , , , , , , , , , , , , , , | DBOUT2       | 7.01411      | 7             | /            |              |              | 7 10        |             | (Initial value: 0000 000     | 0)                |     |
| P7CR                                  | 7            | 6            | 5             | 4            | 3            | 2            | 1           | 0           |                              |                   |     |
| (01F8DH)                              |              |              |               |              |              |              |             |             | (Initial value: 0000 000     | 0)                |     |
|                                       |              |              | ~             |              |              |              | ~           | ~           | $(\overline{\Omega})$        |                   | -   |
|                                       |              |              |               |              |              | AINDS :      | = 1 (when n | ot using AD | AINDS = 0 (when              | n using AD)       |     |
|                                       |              | P7 no        | rt input/outp | out control  |              | P7DR         | = "0"       | P7DR = "1"  | P7DR = "0"                   | P7DR = "1"        |     |
|                                       | P7CR         | · · ·        | ify bit wise) |              | 0            | Inputs fix   | ed to 0     | Input mode  | Analog Input<br>mode (Note2) | Input mode        | R/W |
|                                       |              |              |               |              | 1            |              | $\swarrow$  | Ou          | tput mode                    | $\langle \rangle$ |     |

#### P7 Port Input/Output Registers

Note 1: The pins used for analog input cannot be set for output mode (P7CR = 1) because they become shorted with external signals.

Note 2: When a read instruction is executed on bits of this port which are set/for analog input mode, data "0" is read in.

Note 3: For DBOUT2 output, set the P7DR (P77) output latch to 1.

Note 4: When using this port in input mode (including analog input), do not use bit manipulating or other read-modify-write instructions. When a read instruction is executed on the bits of this port that are set for input, the contents of the pins are read in, so that if a read-modify-write instruction is executed, their output latches may be rewritten, making the pins unable to accept input. (A read-modify-write instruction first reads data from all of the eight bits and after modifying them (bit manipulation), writes data for all of the 8 bits to the output latches.)

### 5.9 Port P8 (P87 to P80)

Port P8 is an 8-bit input/output port. This port is switched between input and output modes using the P8 port input/ output control register (P8CR). When reset, the P8CR register is initialized to 0, with the P8 port set for input mode. Also, the output latch (P8DR) is initialized to 0 when reset.

The P8 port contains bit wise programmable open-drain control. The P8 port open-drain control register (P8ODE) is used to select open-drain or tri-state mode for the port. When reset, the P8ODE register is initialized to 0, with tri-state mode selected for the port.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P8 becomes high impedance.

| P8ODE | P8CR | P8DR | Data input (by reading instruction) | Control input              | Output data |
|-------|------|------|-------------------------------------|----------------------------|-------------|
| 0     | 0    | 0    | Input Data from port                | Input Data from port       | Hi-Z        |
| 0     | 0    | 1    | Input Data from port                | Input Data from port       | Hipz        |
| 0     | 1    | 0    | "0" (output latch data)             | "0" (output latch data)    | <b>"</b> 0" |
| 0     | 1    | 1    | "1" (output latch data)             | "1" (output latch data)    | /1"         |
| 1     | 0    | 0    | Input Data from port (Low)          | Input Data from port (Low) | <b>"0</b> " |
| 1     | 0    | 1    | Input Data from port                | Input Data from port       | ) Hi-Z      |
| 1     | 1    | 0    | Input Data from port (Low)          | Input Data from port (Low) | "0"         |
| 1     | 1    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |

Table 5-6



Note 1: i = 7 to 2 Note 2: j = 1, 0 Note 3: OFDRST shows a reset signal of oscillation frequency detection.

Figure 5-10 Port P8



#### P8 Port Input/Output Registers

Note 1: Even when open-drain mode is selected, the protective diode remains connected. Therefore, do not apply voltages exceeding V<sub>DD</sub>.

Note 2: Read-Modify-Write (RMW) operation executes at open-drain mode is selected, read out the output latch states. When any other instruction is executed, external pin states is read out.

# 5.10 Port P9 (P97 to P90)

Port P9 is an 8-bit input/output port. This port is switched between input and output modes using the P9 port input/ output control register (P9CR). When reset, the P9CR register is initialized to 0, with the P9 port set for input mode. Also, the output latch (P9DR) is initialized to 0 when reset.

The P9 port contains bit wise programmable open-drain control. The P9 port open-drain control register (P9ODE) is used to select open-drain or tri-state mode for the port. When reset, the P9ODE register is initialized to 0, with tri-state mode selected for the port.

If high frequency oscillation stops or becomes abnormal in NORMAL/IDLE mode, the TMP88FW45AFG generates the oscillation frequency detection reset and Port P9 becomes high impedance.

| P9ODE | P9CR | P9DR | Data input (by reading instruction) | Control input              | Output data |
|-------|------|------|-------------------------------------|----------------------------|-------------|
| 0     | 0    | 0    | Input Data from port                | Input Data from port       | Hi-Z        |
| 0     | 0    | 1    | Input Data from port                | Input Data from port       | Httpz       |
| 0     | 1    | 0    | "0" (output latch data)             | "0" (output latch data)    |             |
| 0     | 1    | 1    | "1" (output latch data)             | "1" (output latch data)    | "1"         |
| 1     | 0    | 0    | Input Data from port (Low)          | Input Data from port (Low) | "0"         |
| 1     | 0    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |
| 1     | 1    | 0    | Input Data from port (Low)          | Input Data from port (Low) | "0"         |
| 1     | 1    | 1    | Input Data from port                | Input Data from port       | Hi-Z        |

Table 5-7



Figure 5-11 Port P9

Note 1: i = 7 to 0 Note 2: OFDRST shows a reset signal of oscillation frequency detection.

Page 62

| P9DR     | 7     | 6     | 5                             | 4   | 3                  | 2                 | 1                   | 0                 | _                                        |     |
|----------|-------|-------|-------------------------------|-----|--------------------|-------------------|---------------------|-------------------|------------------------------------------|-----|
| (00009H) | P97   | P96   | P95                           | P94 | P93                | P92               | P91                 | P90               | Read/Write<br>(Init(al value: 0000 0000) |     |
| P9CR     | 7     | 6     | 5                             | 4   | 3                  | 2                 | 1                   | 0                 |                                          |     |
| (01F8FH) |       |       |                               |     |                    |                   |                     |                   | (Initial value: 0000 0000)               |     |
|          |       |       |                               |     |                    |                   |                     |                   |                                          |     |
|          | P9CR  |       | rt input/outp                 |     | -                  | 0: Input mode     |                     |                   | $(\overline{2}/5)$                       | R/W |
|          |       | (Spec | ify bit wise)                 |     | 1: Out             | put mode          |                     |                   |                                          |     |
| P90DE    | 7     | 6     | 5                             | 4   | 3                  | 2                 | 1                   | Q                 |                                          |     |
| (01F87H) |       |       |                               |     |                    |                   | (                   |                   | (Initial value: 0000 0000)               |     |
|          |       |       |                               |     |                    |                   | 4                   | $\langle \rangle$ |                                          |     |
|          | P90DE |       | rt open-drai<br>ify bit wise) |     | 0: Tri-s<br>1: Ope | state<br>en-drain | $\overline{\Omega}$ | $\searrow$        |                                          | R/W |
|          |       |       |                               |     |                    |                   |                     | ))                | $\wedge$ ( $\cup$ ) $\cap$               |     |

#### P9 Port Input/Output Registers

Note 1: Even when open-drain mode is selected, the protective diode remains connected. Therefore, do not apply voltages exceeding V<sub>DD</sub>.

Note 2: Read-Modify-Write (RMW) operation executes at open-drain mode is selected, read out the output latch states. When any other instruction is executed, external pin states is read out.

# 6. Time Base Timer (TBT) and Divider Output ( $\overline{DVO}$ )

### 6.1 Time Base Timer

The time base timer generates time base for key scanning, dynamic displaying, etc. It also provides a time base timer interrupt (INTTBT).

An INTTBT (Time Base Timer Interrupt) is generated on the first falling edge of source clock (The divider output of the timing generator which is selected by TBTCK.) after time base timer has been enabled.

The divider is not cleared by the program; therefore, only the first interrupt may be generated ahead of the set interrupt period (Figure 6-2).

The interrupt frequency (TBTCK) must be selected with the time base timer disabled (TBTEN="0"). (The interrupt frequency must not be changed with the disable from the enable state.) Both frequency selection and enabling can be performed simultaneously.



Example :Set the time base timer frequency to fc/2<sup>16</sup> [Hz] and enable an INTTBT interrupt.

| LD  | (TBTCR) , 00000010B | ; TBTCK $\leftarrow$ 010 (Freq. set) |
|-----|---------------------|--------------------------------------|
| LD  | (TBTCR) , 00001010B | ; TBTEN $\leftarrow$ 1 (TBT enable)  |
| DI  |                     |                                      |
| SET | (EIRL) . 6          |                                      |
| EI  |                     |                                      |

Time Base Timer is controled by Time Base Timer control register (TBTCR).



#### Time Base Timer Control Register

Note 1: fc; High-frequency clock [Hz], \*; Don't care Note 2: Always set "0" in bit4 on TBTCR register.

# Table 6-1 Time Base Timer Interrupt Frequency (Example : fc = 20.0 MHz )

|       | Time Base Timer Interrupt Frequency [Hz] |           |  |  |  |
|-------|------------------------------------------|-----------|--|--|--|
| ТВТСК |                                          |           |  |  |  |
|       | DV1CK = 0                                | DV1CK = 1 |  |  |  |
| 000   | 2.38                                     | 1.20      |  |  |  |
| 001   | 9.53                                     | 4.78      |  |  |  |
| 010   | 305:18                                   | 153.50    |  |  |  |
| 043   | 1220.70                                  | 610.35    |  |  |  |
| 100   | 2441,40                                  | 1220.70   |  |  |  |
| 101   | 4882.83                                  | 2441.40   |  |  |  |
| 110   | 9765.63                                  | 4882.83   |  |  |  |
|       | 39063.00                                 | 19531.25  |  |  |  |
|       |                                          |           |  |  |  |
|       |                                          |           |  |  |  |

# 6.2 Divider Output ( $\overline{DVO}$ )

Approximately 50% duty pulse can be output using the divider output circuit, which is useful for piezoelectric buzzer drive. Divider output is from  $\overline{\text{DVO}}$  pin.



Example : 2.44 kHz pulse output (fc = 20.0 MHz)

Port setting

| LD | (TBTCR) , 00000000B | ; DVOCK ← "00"           |
|----|---------------------|--------------------------|
| LD | (TBTCR) , 10000000B | ; DVOEN $\leftarrow$ "1" |

6.2 Divider Output (DVO)

|       |                               |           | -                 |  |  |  |
|-------|-------------------------------|-----------|-------------------|--|--|--|
| DVOOK | Divider Output Frequency [Hz] |           |                   |  |  |  |
| DVOCK | NORMAL, IDLE Mode             |           |                   |  |  |  |
|       | DV1CK=0                       | DV1CK=1   | $\bigcirc$        |  |  |  |
| 00    | 2.4415 k                      | 1.22075 k | $\langle \rangle$ |  |  |  |
| 01    | 4.8825 k                      | 2.4415 k  |                   |  |  |  |
| 10    | 9.765 k                       | 4.8825 k  |                   |  |  |  |
| 11    | 19.5325 k                     | 9.765 k   | ( )               |  |  |  |
|       |                               |           | $\smile$ /        |  |  |  |

### Table 6-2 Divider Output Frequency ( Example : fc = 20.0 MHz )

# 7. Watchdog Timer (WDT)

The watchdog timer is a fail-safe system to detect rapidly the CPU malfunctions such as endless loops due to spurious noises or the deadlock conditions, and return the CPU to a system recovery routine.

The watchdog timer signal for detecting malfunctions can be programmed only once as "reset request" or "pseudo non-maskable interrupt request". Upon the reset release, this signal is initialized to "reset request".

When the watchdog timer is not used to detect malfunctions, it can be used as the timer to provide a periodic interrupt.

Note: Care must be taken in system design since the watchdog timer functions are not be operated completely due to effect of disturbing noise.



# 7.2 Watchdog Timer Control

The watchdog timer is controlled by the watchdog timer control registers (WDTCR1 and WDTCR2). The watchdog timer is automatically enabled after the reset release.

### 7.2.1 Malfunction Detection Methods Using the Watchdog Timer

The CPU malfunction is detected, as shown below.

- 1. Set the detection time, select the output, and clear the binary counter
- 2. Clear the binary counter repeatedly within the specified detection time.

If the CPU malfunctions such as endless loops or the deadlock conditions occur for some reason, the watchdog timer output is activated by the binary-counter overflow unless the binary counters are cleared. When WDTCR1<WDTOUT> is set to "1" at this time, the reset request is generated and then internal hardware is initialized. When WDTCR1<WDTOUT> is set to "0", a watchdog timer interrupt (INTWDT) is generated.

The watchdog timer temporarily stops counting in the STOP mode including the warm-up or IDLE mode, and automatically restarts (continues counting) when the STOP/IDLE mode is inactivated.

Note: The watchdog timer consists of an internal divider and a two-stage binary counter. When the clear code 4EH is written, only the binary counter is cleared, but not the internal divider. The minimum binary-counter overflow time, that depends on the timing at which the clear code (4EH) is written to the WDTCR2 register, may be 3/4 of the time set in WDTCR1<WDTT2. Therefore, write the clear code using a cycle shorter than 3/4 of the time set to WDTCR1<WDTT2.

Example :Setting the watchdog timer detection time to 2<sup>2</sup>//fc [s], and resetting the CPU malfunction detection



| WDTCR1                                                                                      | 7                                                                                                                                                   | 6                         | 5                                                                                                                                                                                                    | 4                          |               | 3                   | 2                          | 1                     |               | 0                  |                   |                            |              |            |
|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|---------------------|----------------------------|-----------------------|---------------|--------------------|-------------------|----------------------------|--------------|------------|
| (0034H)                                                                                     |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            | WD            | TEN                 | WD                         | TT                    | W             | DTOUT              | (Initia           | I value: *                 | *** 1001)    |            |
|                                                                                             |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               | · · ·               |                            |                       | •             | $\sim$             |                   |                            |              |            |
|                                                                                             |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               | 0: Disal            | ole (Writing               | the disab             | le code       | e to WD1           | CR2 is            | s required                 | .)           | Write      |
|                                                                                             |                                                                                                                                                     | WDTEN                     | Watchdog tin                                                                                                                                                                                         | ner enable/di              | isable        | 1: Enab             |                            | ,                     |               | ((                 |                   | 2                          | -)           | only       |
|                                                                                             |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               |                     |                            |                       | N             | ORMAL              | node              | Ĵ                          |              |            |
|                                                                                             |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               |                     |                            |                       | - /           |                    | Nouc              | DVACK                      | - 4          | -          |
|                                                                                             |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               |                     | DV1CK = 0 DV1CK = 1        |                       |               |                    | = 1               | -                          |              |            |
|                                                                                             |                                                                                                                                                     | WDTT                      | Watchdog tin                                                                                                                                                                                         | ner detection              | time [s]      | 00                  |                            | 2 <sup>25</sup> /fc   | > /           | X                  |                   | 2 <sup>26</sup> /fc        |              | Write      |
|                                                                                             |                                                                                                                                                     |                           | ········                                                                                                                                                                                             |                            |               | 01                  |                            | 2 <sup>23</sup> /fc ( | $\frown$      |                    |                   | 2 <sup>24</sup> /fc        |              | only       |
|                                                                                             |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               | 10                  |                            | 2 <sup>21</sup> fc    | $\bigcirc$    | ) ]                |                   | 2 <sup>22</sup> fc         |              |            |
|                                                                                             |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               | 11                  |                            | 219/fc                | $\sim$        |                    |                   | 220/fc                     |              |            |
|                                                                                             |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               | 0. Inter            | upt reques                 |                       | $\rightarrow$ |                    |                   | $\mathcal{A}(\mathcal{A})$ | $\geq$       | Write      |
|                                                                                             | V                                                                                                                                                   | VDTOUT                    | Watchdog tin                                                                                                                                                                                         | ner output se              | elect         |                     | t request                  |                       | ,             |                    | $\langle \rangle$ |                            | Ý            | only       |
|                                                                                             |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               |                     | $\overline{(7)}$           |                       |               |                    |                   |                            | >            |            |
| Note 1:                                                                                     | After c                                                                                                                                             | learing W                 | /DTCR1 <wd< td=""><td>TOUT&gt; to</td><td>"0", the</td><td>program</td><td>n cannot</td><td>set/it/to "</td><td>1".</td><td><math>\Diamond</math></td><td>C</td><td>26</td><td>)</td><td></td></wd<> | TOUT> to                   | "0", the      | program             | n cannot                   | set/it/to "           | 1".           | $\Diamond$         | C                 | 26                         | )            |            |
| Note 2:                                                                                     | fc: Hig                                                                                                                                             | h-frequer                 | ncy clock [Hz]                                                                                                                                                                                       | ], *: Don't c              | are           | (                   | $\sim$                     |                       |               | $\leq$             | $\geq$ (          | 4 <i>01</i>                | /            |            |
| Note 3:                                                                                     |                                                                                                                                                     | CR1 is a w<br>wn data is  | /rite-only regi<br>s read.                                                                                                                                                                           | ster and m                 | ust not       | be used             | with any                   | of read-r             | modify        | /-write ii         | nstruct           | tions. If V                | WDTCR1 i     | s read, a  |
| Note 4:                                                                                     | To act<br>After c                                                                                                                                   | ivate the S<br>learing th | STOP mode,<br>le counter, cl                                                                                                                                                                         | disable the<br>ear the cou | watcho        | log time<br>ain imm | r or clear t<br>ediately a | the counte            | er imn        | nediatel<br>mode i | y befo            | re enteri<br>ivated.       | ng the ST(   | OP mode.   |
| Note 5:                                                                                     |                                                                                                                                                     | -                         | R1 <wdten< td=""><td></td><td>17</td><td></td><td>~ .</td><td></td><td>1//</td><td><math>/ \land</math></td><td></td><td></td><td>atchdog Ti</td><td>mer Dis-</td></wdten<>                          |                            | 17            |                     | ~ .                        |                       | 1//           | $/ \land$          |                   |                            | atchdog Ti   | mer Dis-   |
| Noto 6:                                                                                     |                                                                                                                                                     | votobdog                  | timer is disal                                                                                                                                                                                       | alad during                |               | dog timo            | r intorrun                 | taraaaaa              | una th        |                    | bdog t            | imor inte                  | rrunt will r | over he    |
| Note 0.                                                                                     | cleare                                                                                                                                              | d. Therefo                | ore, clear the a sufficient ti                                                                                                                                                                       | watchdog                   | timer (       | set the o           |                            |                       |               |                    |                   |                            |              |            |
| Note 7:                                                                                     | The w                                                                                                                                               | atchdog ti                | mer consists<br>ter is cleared                                                                                                                                                                       | of an interr               | nal divid     | der and a           | a two-stag                 | ge binary             | count         | er. Whe            | en clea           | r code (4                  | 4EH) is wri  | tten, only |
|                                                                                             | Deper                                                                                                                                               | nding on tl               | he timing at a at minimum                                                                                                                                                                            | vhich clear                | code (4       | 4EH) is v           |                            | the WDT               | TCR2          | register           | r, the c          | overflow                   | time of the  | e binary   |
|                                                                                             |                                                                                                                                                     |                           | ime set in W                                                                                                                                                                                         |                            |               |                     |                            |                       | u3, wi        |                    |                   |                            |              | i cycic    |
|                                                                                             |                                                                                                                                                     |                           | (7)                                                                                                                                                                                                  | $\langle \wedge \rangle$   |               | $\leq$              | $ \rightarrow / $          | ~                     |               |                    |                   |                            |              |            |
|                                                                                             |                                                                                                                                                     | $\Gamma$                  | $\sum \langle \langle \langle \rangle \rangle$                                                                                                                                                       | ))                         |               | $\bigcap$           |                            |                       |               |                    |                   |                            |              |            |
| Watchdog -                                                                                  | Timor                                                                                                                                               | Control                   | Perister 2                                                                                                                                                                                           | ~ <                        | $\mathbf{i}$  | $(\vee / )$         | ))                         |                       |               |                    |                   |                            |              |            |
| watchuog                                                                                    |                                                                                                                                                     | Control                   | inegiater z                                                                                                                                                                                          |                            | $\frown$      | $\sim$              |                            |                       |               |                    |                   |                            |              |            |
| WDTCR2                                                                                      | 7                                                                                                                                                   | 6                         | 5                                                                                                                                                                                                    | 4                          | 3             | 2                   | 1                          | 0                     |               |                    |                   |                            |              |            |
| (0035H)                                                                                     |                                                                                                                                                     |                           | $\rightarrow$                                                                                                                                                                                        |                            |               |                     |                            |                       |               | (Initial va        | lue: ***          | * ****)                    |              |            |
| , , L                                                                                       | $\sim$                                                                                                                                              | $\overline{\gamma}$       |                                                                                                                                                                                                      |                            | $\rightarrow$ | >                   |                            |                       | `             | (initial va        | 140.              | ,                          |              |            |
| Г                                                                                           | $-\downarrow$                                                                                                                                       | $\rightarrow \rightarrow$ | )                                                                                                                                                                                                    | $\sim$                     |               | <u> </u>            |                            |                       |               |                    |                   |                            |              | 1 1        |
|                                                                                             | WDTCB                                                                                                                                               | Write                     | •                                                                                                                                                                                                    | (                          |               |                     | watchdog                   |                       |               | •                  | ar code           | )                          |              | Write      |
| $\frown$                                                                                    | WDTCR2 Watchdog timer control code B1H: Disable the watchdog timer (Disable code)<br>Others: Invalid                                                |                           |                                                                                                                                                                                                      |                            |               | only                |                            |                       |               |                    |                   |                            |              |            |
|                                                                                             | $\overline{}$                                                                                                                                       | 9—                        | $\sim 6$                                                                                                                                                                                             | $\rightarrow \rightarrow$  |               | . mvalia            |                            |                       |               |                    |                   |                            |              |            |
| Note 1:                                                                                     | Note 1: The disable code is valid only when WDTCR1 <wdten> = 0.</wdten>                                                                             |                           |                                                                                                                                                                                                      |                            |               |                     |                            |                       |               |                    |                   |                            |              |            |
| Note 2:                                                                                     | *: Døn                                                                                                                                              | 't care                   |                                                                                                                                                                                                      |                            |               |                     |                            |                       |               |                    |                   |                            |              |            |
| Note 3: The binary counter of the watchdog timer must not be cleared by the interrupt task. |                                                                                                                                                     |                           |                                                                                                                                                                                                      |                            |               |                     |                            |                       |               |                    |                   |                            |              |            |
| Note 4:                                                                                     | Write 1                                                                                                                                             | the clear of              | code (4EH) u                                                                                                                                                                                         | sing a cycle               | e shorte      | er than 3           | 3/4 of the                 | time set i            | in WD         | TCR1<              | WDTT              | >.                         |              |            |
| Note 5:                                                                                     | Note 5: WDTCR2 is a write-only register and must not be used with any of read-modify-write instructions. If WDTCR2 is read, a unknown data is read. |                           |                                                                                                                                                                                                      |                            |               |                     |                            |                       |               |                    |                   |                            |              |            |

#### Watchdog Timer Control Register 1

## 7.2.2 Watchdog Timer Enable

Setting WDTCR1<WDTEN> to "1" enables the watchdog timer. Since WDTCR1<WDTEN> is initialized to "1" during reset, the watchdog timer is enabled automatically after the reset release.

#### 7.2.3 Watchdog Timer Disable

To disable the watchdog timer, set the register in accordance with the following procedures. Setting the register in other procedures causes a malfunction of the microcontroller.

- 1. Set the interrupt master flag (IMF) to "0".
- 2. Set WDTCR2 to the clear code (4EH).
- 3. Set WDTCR1<WDTEN> to "0".
- 4. Set WDTCR2 to the disable code (B1H).

Note: While the watchdog timer is disabled, the binary counters of the watchdog timer are cleared.

Example :Disabling the watchdog timer

| DI  |                  | : IMF ← 0                   |
|-----|------------------|-----------------------------|
| LD  | (WDTCR2), 04EH   | : Clears the binary counter |
| LDW | (WDTCR1), 0B101H |                             |
| EI  |                  |                             |
|     |                  |                             |



|      | $\sim$         |                   |
|------|----------------|-------------------|
|      | Watchdog Timer | Detection Time[s] |
| WDTT | NORMA          | AL Mode           |
|      | DV1CK = 0      | DV1CK = 1         |
| 00   | 1,678          | 3.355             |
| 01   | 419.430 m      | 838.861 m         |
| 10   | 104.858 m      | 209.715 m         |
| 11   | 26.214 m       | 52.429 m          |
|      |                |                   |

Note: If the watchdog timer is disabled during watchdog timer interrupt processing, the watchdog timer interrupt will never be cleared. Therefore, clear the watchdog timer (set the clear code (4EH) to WDTCR2) before disabling it, or disable the watchdog timer a sufficient time before it overflows.

### 7.2.4 Watchdog Timer Interrupt (INTWDT)

When WDTCR1<WDTOUT> is cleared to "0", a watchdog timer interrupt request (INTWDT) is generated by the binary-counter overflow.

A watchdog timer interrupt is the non-maskable interrupt which can be accepted regardless of the interrupt master flag (IMF).

When a watchdog timer interrupt is generated while the other interrupt including a watchdog timer interrupt is already accepted, the new watchdog timer interrupt is processed immediately and the previous interrupt is held pending. Therefore, if watchdog timer interrupts are generated continuously without execution of the RETN instruction, too many levels of nesting may cause a malfunction of the microcontroller.

To generate a watchdog timer interrupt, set the stack pointer before setting WDTCR1<WDTOUT>.

Example :Setting watchdog timer interrupt

| LD | SP, 010BFH          | : Sets the stack pointer |
|----|---------------------|--------------------------|
| LD | (WDTCR1), 00001000B | : WDTOUT $\leftarrow$ 0  |

### 7.2.5 Watchdog Timer Reset

When a binary-counter overflow occurs while WDTCR1<WDTOUT> is set to "1", a watchdog timer reset request is generated. When a watchdog timer reset request is generated, the internal hardware is reset. The reset time is maximum 24/fc [s] (max. 1.2 µs @ fc = 20 MHz).





# 8. Oscillation Frequency Detector

### 8.1 Configuration

The oscillation frequency detector generates a reset for I/O if the oscillation of high frequency is lower than a lower detection frequency, or higher than an upper detection frequency. Each frequency is specified by CLKSMN and CLKSMX register. An initial value of lower detection frequency is 8.8MHz which is a harmonics of +10% of 16MHz, and that of upper detection frequency is 20MHz which is a maximum frequency in operating condition. For details, refer to Figure 8-1. To change the detection frequency, CLKSMN and CLKSMX registers are used. CLKSMN and CLKSMX can be written when the oscillation frequency detection is disabled and writing to CLKSMN/CLKSMX is enabled by setting "F9H" to CLKSCR1. Since the oscillation frequency detection is disabled after an external reset input, write "F9H" to CLKSCR1 and write "E4H" to CLKSCR2 register to enable its function.

When the TMP88FW45AFG detects the out of frequency specified CLKSMN and CLKSMX register, all I/Os become high impedance by reset. By the oscillation frequency detection reset, all I/Os except power supply pins, RESET, XIN and XOUT become high impedance. If oscillation frequency detection reset is generated by detecting the stopping of high frequency, the internal circuities such as registers hold the condition at the timing of oscillation stop. To initialize these internal circuitries, an at external re-starting of oscillation is needed.

- Note 1: Though the harmonics of 16MHz is 32MHz, upper detection frequency is set to 20MHz to avoid an erratic operation caused by exceeding 20MHz.
- Note 2: The oscillation frequency detection reset is available only in NORMAL and IDLE modes. In STOP modes, the oscillation frequency detection reset is disabled automatically.







# 8.2 Control

The oscillation frequency detection is controlled by oscillation frequency detection control register 2 (CLKSCR2). The detection frequency is specified by lower/higher detection frequency setting register (CLKSMN, CLKSMX). Writing to CLKSCR2/CLKSMN/CLKSMX is controlled by oscillation frequency control register 1 (CLKSCR1).

| Oscillation       | frequenc      | y dete                                                                                                                                           | ction c         | control re               | egister 1                             |               |                     |            |               |               |                                                                     |          |
|-------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------|---------------------------------------|---------------|---------------------|------------|---------------|---------------|---------------------------------------------------------------------|----------|
| CLKSCR1           | 7             | 6                                                                                                                                                | 5               | 4                        | 3                                     |               | 2                   | 1          | (             | 0             | $\langle ( ) \rangle$                                               |          |
| (1F7FH)           |               |                                                                                                                                                  |                 |                          |                                       |               |                     |            | ~             | (             | Initial value( 0000 0110)                                           |          |
|                   |               |                                                                                                                                                  |                 |                          |                                       |               |                     |            | $\sim$        | $ \leq $      | $\langle \rangle \rangle$                                           |          |
|                   |               | CLK                                                                                                                                              | SCR1            |                          | ontrol of<br>2, CLKSMN<br>SMX registe |               | F9H: Ena            |            | iting to (    |               | CR2/CLKSMN/CLKSMX<br>CR2/CLKSMN/CLKSMX                              | R/W      |
|                   |               |                                                                                                                                                  |                 |                          | 0                                     |               | Others. R           |            |               | $\sim$        |                                                                     |          |
| Note 1            |               |                                                                                                                                                  |                 | valid to C<br>omatically |                                       | If oth        | er value            | than "Ø6H  | t" and        | "È9⊦          | I" is written to CLKSCR1, "06H" is                                  |          |
| Note 2            |               |                                                                                                                                                  |                 |                          | nternal fac<br>(external fa           |               |                     |            |               | frequ         | ency detection reset. To initialize                                 |          |
|                   |               |                                                                                                                                                  |                 |                          |                                       |               | C                   | $\sim$     |               |               |                                                                     |          |
| Oscillation       | frequenc      | y dete                                                                                                                                           | ction c         | control re               | egister 2                             | 2             |                     |            |               |               | $\mathcal{C}$                                                       |          |
| CLKSCR2           | 7             | 6                                                                                                                                                | 5               | 4                        | 3                                     | <             | 4(                  | $>_1$      | (             | 0             | $(\bigcirc)$                                                        |          |
| (1F7CH)           |               |                                                                                                                                                  |                 | · · ·                    |                                       |               | $\overline{\frown}$ | >          |               | 6             | Initial value( 0000 0000)                                           |          |
|                   | į             |                                                                                                                                                  |                 |                          |                                       | 7(            | $\rightarrow$       |            | (             | $\forall$     |                                                                     |          |
|                   |               |                                                                                                                                                  |                 | Control th               | e oscillation                         | hfre-         | 00H: Disa           | able       | $\overline{}$ | $\overline{}$ |                                                                     |          |
|                   |               | CLK                                                                                                                                              | SCR2            | quency de                | etection circ                         | bit           | E4H: Ena            |            |               |               |                                                                     | R/W      |
|                   |               |                                                                                                                                                  |                 | behavior                 | $(\bigcirc$                           | 14            | Others: R           | eserved (N | lote 1)       | <u>  </u>     |                                                                     |          |
| Note 1            |               |                                                                                                                                                  |                 |                          | LKSCR2                                | Writi         | ng other            | value tha  | n "00H        | l" and        | d "E4H" to CLKSCR2 with                                             |          |
| Note 2            |               | o CLKS                                                                                                                                           | CR2 is j        | protected                | by setting                            | "06H"         | ' to CLK            | SCR1 but   | readin        | ıg fro        | m CLKSCR2 is always enabled                                         |          |
| Note 3            | without s     | •                                                                                                                                                | /               | $\sim$ 7                 | <br>nternal fac                       | ctor re       | setinct             | iding osci | llation f     | frequ         | ency detection reset. To initialize                                 |          |
|                   |               |                                                                                                                                                  |                 |                          | (external fa                          |               |                     |            |               | nequ          |                                                                     |          |
|                   |               |                                                                                                                                                  |                 |                          | $\sim$                                | ( )           | $(// \hat{s})$      | )          |               |               |                                                                     |          |
| Lower dete        | ction free    | quency                                                                                                                                           | settin          | g regist                 | er                                    | $\searrow$    | $\square$           | /          |               |               |                                                                     |          |
|                   | -             | _                                                                                                                                                | $\searrow$      |                          | $\langle  \rangle$                    | $ \ge$        |                     |            |               | •             |                                                                     |          |
| CLKSMN<br>(1F7DH) | 7             | 6                                                                                                                                                | `\$⁄            | 4                        | 3                                     |               | 2                   | 1          |               | 0             | ]                                                                   |          |
|                   | $\rightarrow$ |                                                                                                                                                  |                 |                          |                                       | $\rightarrow$ |                     |            |               |               | Read/Write<br>Initial value( 0010 0000)                             |          |
|                   |               | $\searrow$                                                                                                                                       | /               | ~(                       | (                                     |               |                     |            |               |               |                                                                     |          |
| Higher dete       | ction fre     | quency                                                                                                                                           | y settir        | ng regist                | ter                                   |               |                     |            |               |               |                                                                     |          |
| CUTEMY            | 7             | 6                                                                                                                                                | (C <sub>5</sub> |                          | ) 3                                   |               | 2                   | 1          |               | 0             |                                                                     |          |
| CLKSMX<br>(1F7EH) | $\rightarrow$ | 0                                                                                                                                                |                 |                          |                                       |               | 2                   |            |               | 0             | Read/Write                                                          |          |
|                   | $\geq$        |                                                                                                                                                  | ~ `             | $\searrow$               |                                       |               |                     |            |               |               | Initial value(0100 0000)                                            |          |
| Note              | or writin     |                                                                                                                                                  |                 |                          |                                       |               |                     |            |               |               | ction circuit is enabled (CLKSCR2<br>CLKSMX can not complete a writ |          |
| Note 2            |               |                                                                                                                                                  |                 |                          |                                       | by set        | ting "06ł           | H" to CLK  | SCR1          | but r         | eading from CLKSMN/CLKSMX is                                        | always   |
| Note :            |               |                                                                                                                                                  | 0               | of CLKS0<br>value to C   |                                       | nd Cl         | KSMX d              | ependina   | on the        | cloc          | k frequency to be used under the c                                  | ondition |
|                   |               | SMN <cl< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>he Lower and Higher Frequency for</td><td></td></cl<> |                 |                          |                                       |               |                     |            |               |               | he Lower and Higher Frequency for                                   |          |
| Note 4            |               |                                                                                                                                                  |                 |                          | nitialized b<br>RESET pir             |               |                     |            |               |               | oscillation frequency detection res                                 | et. To   |

## 8.3 Function

### 8.3.1 Enabling and Disabling the Oscillation Frequency Detection

Writing "E4H" to CLKSCR2 with CLKSCR1="F9H" enables the oscillation frequency detection, and writing "00H" to CLKSCR2 with CLKSCR1="F9H" disables the oscillation frequency detection.

Setting "F9H" to CLKSCR1 enables writing to CLKSCR2 and setting "06H" to CLKSCR1 disables writing to CLKSCR2. Reading from CLKSCR2 is always enabled without setting of CLKSCR1. CLKSCR1 is initialized to "06H" by external reset and CLKSCR2 is initialized to "00H" by external reset. However, CLKSCR1 and CLKSCR2 are not initialized by internal reset which are system clock, address trap, watchdog timer reset and oscillation frequency detection reset.

Note: After writing data to CLKSCR2, set "06H" to CLKSCR1 to protect CLKSCR2 register.

When STOP mode is executed with CLKSCR2=E4H, the oscillation frequency detection is automatically disabled. After releasing STOP and warming up period, the oscillation frequency detection is enabled. In serial PROM mode for Flash, the oscillation frequency detection is disabled. The oscillation frequency detection is available only in NORMAL and IDLE mode. Table 8-1 shows the availability of oscillation frequency detector.

| Table 8-1 Availability of oscillation | frequency | detector |
|---------------------------------------|-----------|----------|
|---------------------------------------|-----------|----------|

| Operating Mode                                 | Oscillation Frequency Detection | All I/Os condition after Oscillation/Frequency Detection RESET |
|------------------------------------------------|---------------------------------|----------------------------------------------------------------|
| NORMAL                                         | Available                       | High impedance                                                 |
| IDLE                                           | Available                       | High impedance                                                 |
| STOP<br>(Including warming up period)          | Oscillation                     | Frequency Detection is disabled automatically.                 |
| RESET by oscillation frequency detection reset | Available                       | High impedance                                                 |
| RESET by internal reset (Note 1)               | Available                       | High impedance                                                 |
| RESET by external reset                        | Disable                         |                                                                |
| Serial PROM                                    | Disable                         |                                                                |

Note 1: Internal reset; Watchdog timer reset, Address trap reset, System clock reset and Oscillation frequency detection reset.



Figure 8-3 Availabirity of Oscillation Frequency Detection

#### 8.3.2 Setting the Lower and Higher Frequency for Detection

The detection frequency is controlled by CLKSMN and CLKSMX registers. These registers can not be written while the oscillation frequency detection circuit is enabled or writing is disabled by setting "06H" to CLKSCR1. Therefore, to change the detection frequency, disable the oscillation frequency detection by setting "00H" to CLKSCR2 with CLKSCR1="F9H". The detection frequency is calculated by the formula shown below.

- Note 1: After writing data to CLKSMN and CLKSMX, set "06H" to CLKSCR1 to protect CLKSMN and CLKSMX.
- Note 2: Specify an appropriate value to CLKSMN and CLKSMX depending on the clock frequency to be used under the condition of CLKSMN<CLKSMX



In the TMP88FW45AFG, the initial value of CLKSMN is 20H which is set to 8.8MHz and the initial value of CLKSMX is 40H which is set to 20MHz. The detection frequency should be set within the operation condition which is from 8MHz to 20MHz.

CLKSMN and CLKSMX are not initialized with an internal factor reset including the oscillation frequency detection reset, and the values are held. To initialize these registers, set (the RESET pin (external factor reset) to the low level.

#### **Oscillation Frequency Detection Reset** 8.3.3

If the TMP88FW45AFG detects lower frequency specified by CLKSMN or higher frequency specified by CLKSMX, the oscillation frequency detector outputs a reset signal for all I/Os.

a. When the high frequency oscillation becomes abnormal

When an abnormal (lower or higher) frequency oscillation continues for some period (TOFD), the oscillation/frequency detection reset is generated. By oscillation frequency detection reset initilizes all I/Os except power supply pins, RESET, XIN and XOUT become high impedance.

b. When the high frequency oscillation stops

When the high frequency oscillation stops for some period (T<sub>OFD</sub>), the oscillation frequency detection reset is generated. By oscillation frequency detection reset initilizes all I/Os except power supply pins, RESET, XIN and XOUT become high impedance. However, since the internal circuitries such as CPU are initilized by a reset signal latched by high frequency, the internal circuitries hold the state at the oscillation frequency detection.

When the oscillation resumes its normal frequency and continues for some period (TOFD), the oscillation frequency detection reset is released.



- 9. 16-Bit TimerCounter 1 (TC1)
- 9.1 Configuration



Figure 9-1 TimerCounter 1 (TC1)

# 9.2 TimerCounter Control

The TimerCounter 1 is controlled by the TimerCounter 1 control register (TC1CR) and two 16-bit timer registers (TC1DRA and TC1DRB).

| Timer Regis    | mer Register              |                                                    |                   |                                                                                       |                                        |         |          |                     |                            |                   |                    |                |             |                           |            |           |      |
|----------------|---------------------------|----------------------------------------------------|-------------------|---------------------------------------------------------------------------------------|----------------------------------------|---------|----------|---------------------|----------------------------|-------------------|--------------------|----------------|-------------|---------------------------|------------|-----------|------|
|                | 15                        | 14                                                 | 13                | 12                                                                                    | 11                                     | 10      | )        | 9                   | 8                          |                   | 7                  | 6              | 5 (4        | 3                         | 2          | 1         | 0    |
| TC1DRA         |                           |                                                    | 1                 | C1DRA                                                                                 | H (0011H                               | I)      |          |                     |                            |                   |                    |                | тсю         | RAL (001                  | 0H)        |           |      |
| (0011H, 0010H) |                           | (Ini                                               | tial va           | lue: 1111                                                                             | 1 1111 11                              | 11 11   | 111)     |                     |                            |                   |                    |                | R           | ead/Write                 |            |           |      |
| TC1DRB         |                           |                                                    | ٦                 | C1DRB                                                                                 | H (0013H                               | I)      |          |                     |                            |                   | TC1DRBL (0012H)    |                |             |                           |            |           |      |
| (0013H, 0012H) |                           | (Ini                                               | tial va           | lue: 1111                                                                             | 1 1111 11                              | 11 11   | 111)     |                     |                            |                   | Read               | /Write (W      | rite enabl  | ed only in                | the PPG of | output mo | de)  |
|                |                           |                                                    |                   |                                                                                       |                                        |         |          |                     |                            |                   |                    |                | )?          |                           |            |           |      |
|                |                           |                                                    |                   |                                                                                       |                                        |         |          |                     |                            |                   | C                  | $\sim$         | )           | ,                         | $\frown$   |           |      |
| TimerCo        | unter 1 C                 | Control                                            | Regi              | ster                                                                                  |                                        |         |          |                     |                            |                   | 4                  | $\searrow$     |             | Ś                         | $\bigcirc$ | >         |      |
|                | 7                         | 6                                                  |                   | 5                                                                                     | 4                                      |         | 3        |                     | 2                          | ((                | $\overline{1}$     | 8              |             | $\langle \langle \rangle$ | $\searrow$ |           |      |
| TC1CR          |                           | ACAP1                                              |                   |                                                                                       |                                        |         |          |                     |                            | Ć                 | $\bigcirc$         | )              | $\Diamond$  |                           | $\cap$     |           |      |
| (000FH)        | TFF1                      | MCAP1                                              |                   | TC1                                                                                   | s                                      |         | тс       | C1CK                | $( \land$                  | $\overline{\ }$   | TC1N               | 1              | Read/W      |                           | $\bigcirc$ |           |      |
|                |                           | METT1<br>MPPG1                                     |                   |                                                                                       |                                        |         |          | (                   |                            |                   | $\checkmark$       |                | (Initial/va | alue: 0000                | 0000)      |           |      |
|                |                           | MFFGI                                              |                   |                                                                                       |                                        |         |          | 2                   | $\mathcal{L}_{\mathbf{y}}$ | $\rightarrow$     |                    |                |             | ))                        |            |           |      |
| TFF1           | Timer F/F1                | control                                            |                   | 0: Clear                                                                              | r                                      |         | (        | $\overline{\frown}$ | $\nearrow$                 |                   |                    | 1: \$et        | 775         |                           |            |           | R/W  |
| ACAP1          | Auto captu                | re control                                         |                   | 0 : Auto                                                                              | -capture                               | disab   | le       | $\sum$              | $\checkmark$               |                   |                    | 1 : Auto       | -capture e  | enable                    |            |           | R/W  |
| MCAP1          | Pulse width mode cont     |                                                    | ment              | 0 :Double edge capture 1 : Single edge capture                                        |                                        |         |          |                     |                            |                   |                    |                |             |                           |            |           |      |
| METT1          | External tri<br>mode cont |                                                    |                   | 0 : Trigger start and stop                                                            |                                        |         |          |                     |                            |                   |                    | R/W            |             |                           |            |           |      |
| MPPG1          | PPG outpu                 | PPG output control 0 : Continuous pulse generation |                   |                                                                                       |                                        |         |          | $\wedge$            | 1 : One-shot               |                   |                    |                |             |                           |            |           |      |
|                |                           |                                                    |                   |                                                                                       |                                        | ))      |          |                     | $\langle r$                |                   | Timer              | Extrig-<br>ger | Event       | Win-<br>dow               | Pulse      | PPG       |      |
|                |                           |                                                    |                   |                                                                                       | Ø0: Stop and counter clear             |         |          |                     |                            | $\overline{)}$    | 6                  | 0              | 0           | 0                         | 0          | 0         |      |
|                |                           |                                                    |                   |                                                                                       | 01: Command start 0                    |         |          |                     |                            |                   | -                  | 0              |             |                           |            |           |      |
|                | TC1 start control         |                                                    |                   | 10: Rising edge start                                                                 |                                        |         |          |                     |                            |                   |                    |                |             |                           |            |           |      |
| TC1S           |                           |                                                    |                   |                                                                                       | ger/Pulse                              |         |          | $\langle \rangle$   | $\bigcirc$                 |                   | -                  | 0              |             | ο                         | 0          | 0         | R/W  |
|                |                           |                                                    | $\langle \rangle$ |                                                                                       | edge cou<br>e logic co                 |         |          | (m)                 | >                          |                   |                    |                |             |                           |            |           |      |
|                |                           |                                                    |                   | ×                                                                                     | ing edge                               |         |          | vv)                 |                            |                   |                    |                |             |                           |            |           |      |
|                |                           |                                                    |                   |                                                                                       | ger/Pulse                              |         | 3)       | >                   |                            |                   |                    |                |             |                           |            |           |      |
|                |                           |                                                    |                   | Falling edge count (Event)                                                            |                                        |         | -        | 0                   | 0                          | 0                 | 0                  | 0              |             |                           |            |           |      |
|                |                           | $\overline{)}$                                     |                   | Negativ                                                                               | re logic co                            | ount (  | Windo    | ow)                 |                            |                   |                    |                |             |                           |            |           |      |
|                |                           | ))                                                 |                   |                                                                                       |                                        |         |          |                     |                            |                   | NORMAL, IDLE mode  |                |             |                           |            |           |      |
|                | $\frown$                  |                                                    |                   |                                                                                       |                                        |         | DV       | '1CK =              | : 0                        |                   | DV1CK = 1          |                |             |                           |            |           | D/M/ |
| TC1CK          | TC1 source                | e clock sel                                        | ect               | <u>⁄</u> 00 \                                                                         | $\bigcirc$                             |         |          | fc/211              |                            |                   | fc/2 <sup>12</sup> |                |             |                           |            |           |      |
| TOTOR          | [Hz]                      |                                                    | <                 | 01 fc/27                                                                              |                                        |         |          |                     |                            | fc/2 <sup>8</sup> |                    |                |             |                           |            | R/W       |      |
|                | $\searrow$                | $\rightarrow$                                      |                   |                                                                                       | 10 fc/2 <sup>3</sup> fc/2 <sup>4</sup> |         |          |                     |                            |                   |                    |                | _           |                           |            |           |      |
|                |                           |                                                    |                   | 11 External clock (TC1 pin input)                                                     |                                        |         |          |                     |                            |                   |                    |                |             |                           |            |           |      |
|                |                           |                                                    |                   | 00: Tim                                                                               | er/extern                              | al trig | iger tir | mer/ev              | ent cou                    | nter              | mode               |                |             |                           |            |           |      |
| TC1M           | TC1 opera                 | ting mode                                          | se-               |                                                                                       | idow moc                               |         |          |                     |                            |                   |                    |                |             |                           |            |           | R/W  |
|                | lect                      |                                                    |                   | 10: Pulse width measurement mode<br>11: PPG (Programmable pulse generate) output mode |                                        |         |          |                     |                            | 1.0.00            |                    |                |             |                           |            |           |      |
|                |                           |                                                    | 11: PP(           | erogra) פ                                                                             | imma                                   | ne br   | use ge   | enerate)            | outp                       | out mode          | 9                  |                |             |                           |            |           |      |

Note 1: fc: High-frequency clock [Hz]

Note 2: The timer register consists of two shift registers. A value set in the timer register becomes valid at the rising edge of the first source clock pulse that occurs after the upper byte (TC1DRAH and TC1DRBH) is written. Therefore, write the lower byte and the upper byte in this order (it is recommended to write the register with a 16-bit access instruction). Writing only the lower byte (TC1DRAL and TC1DRBL) does not enable the setting of the timer register.

- Note 3: To set the mode, source clock, PPG output control and timer F/F control, write to TC1CR during TC1CR<TC1S>=00. Set the timer F/F1 control until the first timer start after setting the PPG mode.
- Note 4: Auto-capture can be used only in the timer, event counter, and window modes.
- Note 5: To set the timer registers, the following relationship must be satisfied.

TC1DRA > TC1DRB > 1 (PPG output mode), TC1DRA > 1 (other modes)

- Note 6: Set TC1CR<TFF1> to "0" in the mode except PPG output mode.
- Note 7: Set TC1DRB after setting TC1CR<TC1M> to the PPG output mode.
- Note 8: When the STOP mode is entered, the start control (TC1CR<TC1S>) is cleared to "00" automatically, and the timer stops. After the STOP mode is exited, set the TC1CR<TC1S> to use the timer counter again.
- Note 9: Use the auto-capture function in the operative condition of TC1. A captured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition.
- Note 10: Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time.

### 9.3 Function

TimerCounter 1 has six types of operating modes: timer, external trigger timer, event counter, window, pulse width measurement, programmable pulse generator output modes.

#### 9.3.1 Timer mode

In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer register 1A (TC1DRA) value is detected, an INTTC1 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting. Setting TC1CR<ACAP1> to "1" captures the up-counter value into the timer register 1B (TC1DRB) with the auto-capture function. Use the auto-capture function in the operative condition of TC1. A captured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition. Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time.

 $(\Pi \wedge$ 

| Tab | ole 9-' | 1 Source Cloc      | k for TimerCo               | ounter 1 (Exar     | nple: $fc = 20 \text{ MHz}$ |  |  |  |  |
|-----|---------|--------------------|-----------------------------|--------------------|-----------------------------|--|--|--|--|
| Т   | C1CK    | NORMAL, IDLE Mode  |                             |                    |                             |  |  |  |  |
|     |         | DV1C               | СК = 0                      | DV1CK = 1          |                             |  |  |  |  |
|     |         | Resolution<br>[µs] | Maximum Time<br>Setting [s] | Resolution<br>[µs] | Maximum Time<br>Setting [s] |  |  |  |  |
|     | 00      | 102.4              | 6.7108                      | 204.8              | 13.4216                     |  |  |  |  |
|     | 01      | 6.4                | 0.4194                      | 12.8               | 0.8388                      |  |  |  |  |
|     | 10      | 0.5                | 26.214 m                    | 0.8                | ) 52.428 m                  |  |  |  |  |
|     |         |                    | ))                          |                    |                             |  |  |  |  |

Example 1 :Setting the timer mode with source clock  $fc/2^{11}$  [Hz] and generating an interrupt 1 second later (fc = 20 MHz, CGCR<DV( $1CK \ge = "0"$ )





### 9.3.2 External Trigger Timer Mode

In the external trigger timer mode, the up-counter starts counting by the input pulse triggering of the TC1 pin, and counts up at the edge of the internal clock. For the trigger edge used to start counting, either the rising or falling edge is defined in TC1CR<TC1S>.

• When TC1CR<METT1> is set to "1" (trigger start and stop)

When a match between the up-counter and the TC1DRA value is detected after the timer starts, the up-counter is cleared and halted and an INTTC1 interrupt request is generated.

If the edge opposite to trigger edge is detected before detecting a match between the up-counter and the TC1DRA, the up-counter is cleared and halted without generating an interrupt request. Therefore, this mode can be used to detect exceeding the specified pulse by interrupt.

After being halted, the up-counter restarts counting when the trigger edge is detected.

• When TC1CR<METT1> is set to "0" (trigger start)

When a match between the up-counter and the TCLDRA value is detected after the timer starts, the up-counter is cleared and halted and an INTTCL interrupt request is generated.

The edge opposite to the trigger edge has no effect in count up. The trigger edge for the next counting is ignored if detecting it before detecting a match between the up-counter and the TC1DRA.

Since the TC1 pin input has the noise rejection, pulses of 4/fc [s] or less are rejected as noise. A pulse width of 12/fc [s] or more is required to ensure edge detection.











### 9.3.3 Event Counter Mode

In the event counter mode, the up-counter counts up at the edge of the input pulse to the TC1 pin. Either the rising or falling edge of the input pulse is selected as the count up edge in TC1CR<TC1S>.

When a match between the up-counter and the TC1DRA value is detected, an INTTC1 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at each edge of the input pulse to the TC1 pin. Since a match between the up-counter and the value set to TC1DRA is detected at the edge opposite to the selected edge, an INTTC1 interrupt request is generated after a match of the value at the edge opposite to the selected edge.

Two or more machine cycles are required for the low-or high-level pulse input to the TC1 pin.

Setting TC1CR<ACAP1> to "1" captures the up-counter value into TC1DRB with the auto capture function. Use the auto-capture function in the operative condition of TC1 A captured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition. Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time.



#### 9.3.4 Window Mode

In the window mode, the up-counter counts up at the rising edge of the pulse that is logical ANDed product of the input pulse to the TC1 pin (window pulse) and the internal source clock. Either the positive logic (count up during high-going pulse) or negative logic (count up during low-going pulse) can be selected.

When a match between the up-counter and the TC1DRA value is detected, an INTTC1 interrupt is generated and the up-counter is cleared.

Define the window pulse to the frequency which is sufficiently lower than the internal source clock programmed with TC1CR<TC1CK>.



#### 9.3.5 Pulse Width Measurement Mode

In the pulse width measurement mode, the up-counter starts counting by the input pulse triggering of the TC1 pin, and counts up at the edge of the internal clock. Either the rising or falling edge of the internal clock is selected as the trigger edge in TC1CR<TC1S>. Either the single- or double-edge capture is selected as the trigger edge in TC1CR<MCAP1>.

• When TC1CR<MCAP1> is set to "1" (single-edge capture)

Either high- or low-level input pulse width can be measured. To measure the high-level input pulse width, set the rising edge to TC1CR<TC1S>. To measure the low-level input pulse width, set the falling edge to TC1CR<TC1S>.

When detecting the edge opposite to the trigger edge used to start counting after the timer starts, the up-counter captures the up-counter value into TC1DRB and generates an INTTC1 interrupt request. The up-counter is cleared at this time, and then restarts counting when detecting the trigger edge used to start counting.

• When TC1CR<MCAP1> is set to "0" (double-edge capture)

The cycle starting with either the high- or low-going input pulse can be measured. To measure the cycle starting with the high-going pulse, set the rising edge to TC1CR<TC1S>. To measure the cycle starting with the low-going pulse, set the falling edge to TC1CR<TC1S>.

When detecting the edge opposite to the trigger edge used to start counting after the timer starts, the up-counter captures the up-counter value into TC1DRB and generates an INTTC1 interrupt request. The up-counter continues counting up, and captures the up-counter value into TC1DRB and generates an INTTC1 interrupt request when detecting the trigger edge used to start counting. The up-counter is cleared at this time, and then continues counting.

- Note 1: The captured value must be read from TC1DRB until the next trigger edge is detected. If not read, the captured value becomes a don't care. It is recommended to use a 16-bit access instruction to read the captured value from TC1DRB.
- Note 2: For the single-edge capture, the counter after capturing the value stops at "1" until detecting the next edge. Therefore, the second captured value is "1" larger than the captured value immediately after counting starts.
- Note 3: The first captured value after the timer starts may be read incorrectively, therefore, ignore the first captured value.

Example :Duty measurement (resolution fc/2<sup>7</sup> [Hz], CGCR<DV1CK> = "0")

|          | CLR              | (INTTC1SW). 0                   | ; INTTC1 service switch initial setting<br>Address set to convert INTTC1SW at each INTTC1 |
|----------|------------------|---------------------------------|-------------------------------------------------------------------------------------------|
|          | LD               | (TC1CR), 00000110B              | ; Sets the TC1 mode and source clock                                                      |
|          | DI               |                                 | ; IMF= "0"                                                                                |
|          | SET              | (EIRD). 2                       | ; Enables INTTC1                                                                          |
|          | EI               |                                 | ; IMF= "1"                                                                                |
|          | LD               | (TC1CR), 00100110B              | ; Starts TC1 with an external trigger at MCAP1 $\neq$ 0                                   |
|          | :                |                                 | $\sim$ (775)                                                                              |
| PINTTC1: | CPL              | (INTTC1SW). 0                   | ; INTTC1 interrupt, inverts and tests INTTC1 service switch                               |
|          | JRS              | F, SINTTC1                      |                                                                                           |
|          | LD               | A, (TC1DRBL)                    | ; Reads TC1DRB (High-level pulse width)                                                   |
|          | LD               | W,(TC1DRBH)                     |                                                                                           |
|          | LD               | (HPULSE), WA                    | ; Stores high-level pulse width in RAM                                                    |
|          | RETI             |                                 |                                                                                           |
| SINTTC1: | LD               | A, (TC1DRBL)                    | ; Reads TC1DRB (Cycle)                                                                    |
|          | LD               | W,(TC1DRBH)                     |                                                                                           |
|          | LD               | (WIDTH), WA                     | , Stores cycle in RAM                                                                     |
|          | :                | <                               | $\langle \langle \rangle \rangle \langle \langle \rangle \rangle$                         |
|          | RETI             |                                 | : Duty calculation                                                                        |
|          | :                |                                 | $\searrow$ ( $\checkmark$ )                                                               |
| VINTTC1: | DW               | PINTTC1                         | ,INTTC1 Interrupt vector                                                                  |
|          |                  |                                 | $\langle \langle \rangle \rangle$                                                         |
|          |                  |                                 | WIDTH                                                                                     |
|          |                  | HPULSE                          |                                                                                           |
| TC1      | oin              |                                 |                                                                                           |
|          |                  |                                 |                                                                                           |
| INTT     | C1 interrupt re  | quest                           |                                                                                           |
| INTT     | C1SW             | × (                             |                                                                                           |
|          |                  | $\rightarrow$                   |                                                                                           |
|          |                  |                                 |                                                                                           |
|          | $\sim$           |                                 |                                                                                           |
| $\sim$   | >                |                                 |                                                                                           |
| 2~       | $\searrow$       | $\land$                         |                                                                                           |
|          |                  | $\triangleleft$                 |                                                                                           |
|          | ))               |                                 |                                                                                           |
|          | $\sim$           | $\left( \left( \right) \right)$ |                                                                                           |
|          |                  |                                 |                                                                                           |
|          | $\langle \wedge$ | $\langle \rangle$               |                                                                                           |
| $\sim$   |                  | $\checkmark$                    |                                                                                           |



#### 9.3.6 Programmable Pulse Generate (PPG) Output Mode

In the programmable pulse generation (PPG) mode, an arbitrary duty pulse is generated by counting performed in the internal clock. To start the timer, TC1CR<TC1S> specifies either the edge of the input pulse to the TC1 pin or the command start. TC1CR<MPPG1> specifies whether a duty pulse is produced continuously or not (one-shot pulse).

• When TC1CR<MPPG1> is set to "0" (Continuous pulse generation)/

When a match between the up-counter and the TC1DRB value is detected after the timer starts, the level of the PPG pin is inverted and an INTTC1 interrupt request is generated. The up-counter continues counting. When a match between the up-counter and the TC1DRA value is detected, the level of the PPG pin is inverted and an INTTC1 interrupt request is generated. The up-counter is cleared at this time, and then continues counting and pulse generation.

When TC1CR<TC1S> is cleared to "00" during PPG output, the PPG pin retains the level immediately before the counter stops.

• When TC1CR<MPPG1> is set to "1" (One-shot pulse generation)

When a match between the up-counter and the TC1DRB value is detected after the timer starts, the level of the PPG pin is inverted and an INTTC1 interrupt request is generated. The up-counter continues counting. When a match between the up-counter and the TC1DRA value is detected, the level of the PPG pin is inverted and an INTTC1 interrupt request is generated. TC1CR<TC1S> is cleared to "00" automatically at this time, and the timer stops. The pulse generated by PPG retains the same level as that when the timer stops.

Since the output level of the  $\overline{PPG}$  pin can be set with TC1CR<TFF1> when the timer starts, a positive or negative pulse can be generated. Since the inverted level of the timer F/F1 output level is output to the  $\overline{PPG}$  pin, specify TC1CR<TFF1> to "0" to set the high level to the  $\overline{PPG}$  pin, and "1" to set the low level to the  $\overline{PPG}$  pin. Upon reset, the timer F/F1 is initialized to "0".

- Note 1: To change TC1DRA or TC1DRB during a run of the timer, set a value sufficiently larger than the count value of the counter. Setting a value smaller than the count value of the counter during a run of the timer may generate a pulse different from that specified.
- Note 2: Do not change TC1CR<TFF1> during a run of the timer. TC1CR<TFF1> can be set correctly only at initialization (after reset). When the timer stops during PPG, TC1CR<TFF1> can not be set correctly from this point onward if the PPG output has the level which is inverted of the level when the timer starts. (Setting TC1CR<TFF1> specifies the timer F/F1 to the level inverted of the programmed value.) Therefore, the timer F/F1 needs to be initialized to ensure an arbitrary level of the PPG output. To initialize the timer F/F1, change TC1CR<TC1M> to the timer mode (it is not required to start the timer mode), and then set the PPG mode. Set TC1CR<TFF1> at this time.

Note 3: In the PPG mode, the following relationship must be satisfied.

TC1DRA > TC1DRB

Note 4: Set TC1DRB after changing the mode of TC1M to the PPG mode.

Example :Generating a pulse which is high-going for 800  $\mu$ s and low-going for 200  $\mu$ s (fc = 20 MHz, CGCR<DV1CK> = "0")

|     | Setting port       |                                                                |
|-----|--------------------|----------------------------------------------------------------|
| LD  | (TC1CR), 10001011B | ; Sets the PPG mode, selects the source clock                  |
| LDW | (TC1DRA), 04E2H    | ; Sets the cycle (1 ms ÷ 2 <sup>4</sup> /fc $\mu$ s = 04E2H)   |
| LDW | (TC1DRB), 00FAH    | ; Sets the low-level pulse width (200 $\mu s$ ÷ 24/fc = 00FAH) |
| LD  | (TC1CR), 10010111B | ; Starts the timer                                             |
|     |                    |                                                                |





# TOSHIBA

# 10. 16-Bit Timer (CTC)

10.1 Configuration





### 10.2 Control

Compare timer/counter 1 is controlled using Compare timer/counter 1 Control Registers (CTC1CR1 and CTC1CR2), as well as three 16-bit Timer Registers (CTC1DRA, CTC1DRB, and CTC1DRC).

| Compare -                 | Time                    | er Reg         | jiste                 | rs (C1                   | C1               | DRH: (               | 000    | 17h, C  | TC1I              | DRL:   | 000                     | 16h)    |                   |        |                                                       |                                   |
|---------------------------|-------------------------|----------------|-----------------------|--------------------------|------------------|----------------------|--------|---------|-------------------|--------|-------------------------|---------|-------------------|--------|-------------------------------------------------------|-----------------------------------|
|                           | 15                      | 14             | 13                    | 12                       | 11               | 10                   | 9      | 8       | 7                 | 6      | 5                       | 4       | 3                 | 2      | 1 0                                                   | Write only                        |
| CTC1DRA                   |                         |                |                       | CTC1                     | DRAH             |                      |        |         |                   |        |                         | CTC1I   | DRAL              |        |                                                       | (Initial value: ******** *******) |
| -                         | 15                      | 14             | 13                    | 12                       | 11               | 10                   | 9      | 8       | 7                 | 6      | 5                       | 4       | 3                 | 2      | 71 0                                                  | Write only                        |
| CTC1DRB                   |                         |                |                       | CTC1                     | DRBH             |                      |        |         |                   |        |                         | CTC1    | DRBL              | $\sim$ | $\bigcirc$                                            | (Initial value: ******** *******) |
| г                         | 15                      | 14             | 13                    | 12                       | 11               | 10                   | 9      | 8       | 7                 | 6      | 5                       | 4       | 3                 | -2     | 1 0                                                   | Write only                        |
| CTC1DRC                   |                         |                |                       | CTC1                     | DRCH             | 1                    |        |         |                   |        |                         | CTC1    | DRCL              | )      | <u>۲</u>                                              | (Initial value: ******** *******) |
| N<br>Compare <sup>-</sup> | w                       | rite ins       | tructi                | ons suo                  | ch as            | SET, C               | LR,    | etc.    |                   |        |                         | Ì       | >                 | <      |                                                       | the read-modify-                  |
| CTC1CR1                   |                         | 7              |                       | 6                        |                  | 5                    |        | 4       | 4                 | ~8(    | $\langle \rangle$       | 2       |                   | 1 (    |                                                       | R/W                               |
| lower address             | s C                     | TC1RE          | S F                   | PPGFF0                   |                  | CTC1M                | (      | CTC1CY  | e                 | TC1SE  | $\overline{\mathbf{x}}$ | CTC1E   | СТ                | C1SM   | CTC1S                                                 | (Initial value: 00000000)         |
| CTC1CR2                   |                         | 7              |                       | 6<br>EX-                 |                  | 5                    |        | 4       |                   | 3      | ,                       | 2       | $\langle \rangle$ |        | 0                                                     |                                   |
| upper addres              | s                       | *              | -                     | TRGDIS                   |                  | СТ                   | C1RE   |         | $\langle \rangle$ | >      | e                       | TCICK   |                   | ))     | CTC1FF0                                               | (Initial value: *0000000)         |
| N<br>N<br>N               | ote 2<br>ote 3<br>ote 4 | Use t<br>Write | CTC1<br>he LI<br>to C | CR1<0<br>DW ins<br>TC1DF | tructio<br>R H/L | on for w<br>A, B, ai | rite t | Registe | rc1DI             | many a | is set                  | with th | e CTC             | 1CR2   | ual to or gre<br>Register C <sup>-</sup><br>nd CTC1DR | TC1REG bit.                       |

#### Setting-up the CTC1CR1 Register

|         |                               |                                               | Timer      | Event             | PPG           |        |
|---------|-------------------------------|-----------------------------------------------|------------|-------------------|---------------|--------|
| CTC1S   | Control start                 | 0: Stop and clear counter<br>1: Command start | o          | o                 | o             |        |
|         |                               |                                               | 0          | 0                 | 0             |        |
| CTC1SM  | Select start                  | 0: Software start                             | o          | 0                 | 0             |        |
| 010100  |                               | 1: External trigger start                     | 0          | X                 | ) Y o         |        |
| CTC1E   | Select external trigger edge  | 0: Enable one edge                            | 0          | $\sim 2$          | 0             |        |
| CICIL   | Select external trigger euge  | 1: Enable both edges                          |            | / )×)             | o             |        |
| CTC1SE  | Select external trigger start | 0: Rising edge                                | 0          | <u> </u>          | o             | DAM    |
| CICISE  | edge                          | 1: Falling edge                               | (0)        | > o               | o             | R/W    |
| CTC1CY  | Select cycle                  | 0: Successive                                 | o          | o                 | <u> </u>      |        |
|         |                               | 1: One shot                                   | <b>∕</b> ⁰ | ×                 | 0             |        |
| CTC1M   | Set operation mode            | 0: Timer/Event counter modes                  |            | C                 |               | $\sim$ |
|         |                               | 1: PPG (programmable pulse generator) out     | put mode   |                   | $\mathcal{I}$ | þ      |
| PPGFF0  | Select PPG output             | 0: Forward output immediately after start     | $\langle$  | $\sim$            | 2/            |        |
|         |                               | 1: Reverse output immediately after start     |            | $\langle \rangle$ | <u>G()</u>    |        |
| CTC1RES | Reset all                     | 0: Normal operation                           | ()         | $\supset$         | $\mathbf{S}$  |        |
|         |                               | 1: CTC1 reset                                 | ((         | $ \Delta $        |               |        |

>

#### Setting-up the CTC1CR2 Register

| CTC1FF0  | Control timer output F/F0    | 0: Clear<br>1: Set                           |                                               |                   |           | ,     |         |     |
|----------|------------------------------|----------------------------------------------|-----------------------------------------------|-------------------|-----------|-------|---------|-----|
|          |                              |                                              | $\sum$                                        | NORMAL and        | IDLE Mode | s     |         |     |
|          |                              |                                              | ØV1CK = 0                                     | DV1CK = 1         | Timer     | Event | PPG     |     |
|          |                              | 000                                          | fc/211                                        | fc/212            | o         | -     | ×       |     |
|          |                              | 001                                          | fc/27                                         | fc/28             | 0         | -     | ×       |     |
|          | Select timer/counter clock   | 010                                          | fc/25                                         | fc/26             | 0         | -     | ×       |     |
| CTC1CK   | source                       | 011                                          | fc/23                                         | fc/2⁴             | 0         | -     | ×       |     |
|          | Unit: Hz                     | 100 🤇                                        | fc/22                                         | fc/2 <sup>3</sup> | 0         | -     | O Note3 |     |
|          |                              | 101                                          | fc/2                                          | fc/2 <sup>2</sup> | 0         | -     | o       | R/V |
|          |                              | 110                                          |                                               | -                 | ×         | ×     | ×       |     |
|          |                              | 111 External clock input<br>(CTC1 pin input) |                                               |                   | -         | 0     | ×       |     |
|          |                              | 00: CTC                                      | 1DRA                                          |                   | 1REG      |       |         |     |
| CTC1REG  | Set registers used by timer/ |                                              | 1DRA + CTC1DRE                                |                   | 2REG      |       |         |     |
|          | counter                      | 10: CTC<br>11: Rese                          | 1DRA + CTC1DRE<br>erved                       | 3 + CTC1DRC       | 3REG      |       |         |     |
| EXTRGDIS | External trigger input Note4 |                                              | e external trigger ir<br>e external trigger i | -                 |           |       |         |     |

Note 1: fc: Clock [Hz]

Note 2: Make sure the timer/counter is idle (CTC1CR1<CTC1SM, CTC1S> = 00) before setting operation mode, edge, start, source clock, external trigger timer mode control, and PPG output control.

Note 3: When DV1CK=1, CTC1CR2<CTC1CK>=100 cannot be used.

Note 4: When CTC1 input is not used in the CTC1 timer, external trigger input must be disabled (CTC1CR2<EXTRGDIS> = 1) regardless of the selected mode.

Note 5: The CTC1DRB and CTC1DRC Registers cannot be accessed for write unless they are set for PPG output mode and specified with CTC1CR2<CTC1REG>.

Note 6: CTC1CR1<CTC1E> is effective only when using an external clock as trigger (CTC1CR1<CTC1SM>).

Note 7: Data must be written to as many data registers as set with CTC1CR2<CTC1REG>.

Note 8: To write data to CTC1DRA/B/C, use the LDW instruction, or use the LD instruction writing in order of L, H.

Note 9: Data register values must be written to the respective registers before starting. To modify the values after starting, write the new data within an interval from an INTCTC1 interrupt to the next INTCTC1.

- Note 10: Specifying CTC1CR1<CTC1RES> = 1 causes all conditions to be reset. Even when the CTC circuit is operating, they are reset, and the PPG output becomes "0". However, only the INTCTC1 signal is not reset if the signal is being generated.
- Note 11: For event counter mode (when CTC pin input is selected in timer mode), the active edge of the external trigger to count can be selected with CTC1CR1<CTC1SE>.

Note 12: Disabling external trigger input with CTC1CR2<EXTRGDIS> creates the 0 input state.

Note 13: To stop the counter by software at trigger start, set CTC1CR2<CTC1SM, CTC1S> = 00.

Note 14: The number of registers set and the values set in the timer registers must meet the conditions shown below.

| Number of Registers |            | Timer Register Value Conditions                                      |
|---------------------|------------|----------------------------------------------------------------------|
|                     | 1 Register | CTC1DRA≥2                                                            |
| CTC1REG             | 2 Register | CTC1DRB > CTC1DRA + 1, and CTC1DRA ≥ 2                               |
|                     | 3 Register | CTC1DRC > CTC1DRB + 1, CTC1DRB > CTC1DRA + $j$ , and CTC1DRA $\ge 2$ |
|                     |            |                                                                      |

| $\mathcal{O}$ |
|---------------|
|               |
|               |
|               |
|               |
|               |
|               |
|               |
|               |
|               |
|               |
|               |
|               |

## 10.3 Function

Compare timer/counter 1 has three modes: timer, event counter, and programmable pulse generator output modes.

#### 10.3.1 Timer mode with software start

In this mode, the timer/counter (16-bit counter) counts up synchronously with the internal clock. When the counter value and the set value of Compare Timer Register 1A (CTC1DRA) match, an INTCTC1 interrupt is generated and the counter is cleared. After the counter is cleared, it restarts and continues counting up.

|                                                                                                                                                                                                                                                                                                                                                                        |                 | NORMAL and               | d IDLE Modes    |                          |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------|-----------------|--------------------------|--|--|--|
| CTC1CK                                                                                                                                                                                                                                                                                                                                                                 | DV1C            | CK = 0                   | DV1C            | СК = 1                   |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                        | Resolution [µs] | Maximum Setting Time [s] | Resolution [µs] | Maximum Setting Time [s] |  |  |  |
| 000                                                                                                                                                                                                                                                                                                                                                                    | 102.4           | 6.71                     | 204.8           | 13.42                    |  |  |  |
| 001                                                                                                                                                                                                                                                                                                                                                                    | 6.4             | 0.419                    | 12.8            | 0.839                    |  |  |  |
| 010                                                                                                                                                                                                                                                                                                                                                                    | 1.6             | 0.105                    | 3.2             | 0.210                    |  |  |  |
| 011                                                                                                                                                                                                                                                                                                                                                                    | 0.4             | 26.21 m                  | 0.8             | 52.43 m                  |  |  |  |
| 100                                                                                                                                                                                                                                                                                                                                                                    | 0.2             | 13.11 @                  | 0.4             | 26.21 m                  |  |  |  |
| 101                                                                                                                                                                                                                                                                                                                                                                    | 0.1             | 6,55 m                   | 0.2             | 13.11 m                  |  |  |  |
| 110                                                                                                                                                                                                                                                                                                                                                                    | -               | $\square$                | -((// 5))       | -                        |  |  |  |
| Internal clock Counter 0 1 2 3 , n-1 n 1 2 3 4 5 6 7 8 9  Timer Register A n INTCTC1 interrupt Figure 10-2 Timer Mode Timing Chart Note: If the CTC/input port (P47) is set for input mode, the timer/counter is reset by an input edge on port. When using the timer/counter as an ordinary timer, set CTC1CR2 <extrgdis> to 1 or set P47 for output mode.</extrgdis> |                 |                          |                 |                          |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                        |                 |                          |                 |                          |  |  |  |

Table 10-1 Internal Clock Source for Compare Timer/Counter 1 (Example: fc = 20 MHz)

#### 10.3.2 Timer mode with external trigger start

In this timer mode, the timer/counter starts counting as triggered by input on CTC pin (rising or falling edge selected with CTC1CR1<CTC1SE>). The source clock is an internal clock. For successive cycles, when the counter value and the set value of the CTC1DRA Register match, an INTCTC1 interrupt is generated and the counter is cleared and then restarted. The counter is stopped by a trigger input on CTC pin and restarted by the next trigger input. For a one-shot cycle, when the counter value and the set value of the CTC1DRA Register match, an INTCTC1 interrupt is generated and the counter is cleared and stopped. The counter restarts counting up by input on CTC pin. When CTC1CR1<CTC1E> = 1, the counter is cleared and stops counting at an edge on CTC pin input opposite the active edge that triggers the counter to start counting. In this mode, an interrupt can be generated by entering a pulse which has a certain width. When CTC1CR1<CTC1E> = 0, opposite edges on CTC input are ignored.



# TOSHIBA



(II) When rising start edge is selected, with counting enabled on both edges ( CTC1SE = 0, CTC1E = 1 )

# Figure 10-4 External Trigger Mode Timing Chart

### 10.3.3 Event counter mode

In this mode, the timer/counter counts up at the active edge on CTC pin input (rising or falling edge selected with the CTC1CR1 CTC1SE> which is provided for selecting external trigger edge). When the counter value and the set value of the CTC1DRA Register match, an INTCTC1 interrupt is generated and the counter is cleared. After the counter is cleared, it restarts and continues counting up at each edge on CTC pin input. The maximum applied frequency is shown in the table below. Because coincidence detection is made at an edge opposite the selected edge, the external clock signal on CTC pin must always be entered.



Figure 10-5 Event Counter Mode Timing Chart

Table 10-2 External Clock Source for Compare Timer/Counter 1

| NORMAL and IDLE Modes   |  |  |  |  |
|-------------------------|--|--|--|--|
| Up to fc/2 <sup>2</sup> |  |  |  |  |
| 2²/fc and over          |  |  |  |  |
|                         |  |  |  |  |

### 10.3.4 Programmable Pulse Generate (PPG) output mode

The timer/counter starts counting as a command or edge on CTC pin input (rising/falling edge and one/both edges respectively selected with the CTC1CR1<CTC1SE> and CTC1CR1<CTC1E>). The source clock is an internal clock. When matched with the CTC1DR A/B/C Registers, the timer output F/F corresponding to each mode is inverted. When matched with the CTC1DR A/B/C Registers next time, the timer output F/F is inverted again. An INTCTC1 interrupt request is generated when the counter value matches the maximum register value set by CTC1CR2<CTCREG>. The timer output F/F is cleared to 0 when reset. Because CTC1CR2<CTC1FF0> can be used to set the initial value for the timer output F/F, an active high or active-low pulse whichever is desired can be output. The CTC1DRB and CTC1DRC Registers cannot be accessed for write unless they are set for PPG output mode and the registers used are selected with CTC1CR2<CTC1REG>. The number of registers set can be altered during operation. In this case, however, be sure to set the number of registers used and write values to the data register before the next CTC11NIT1 is output after the first CTC11NIT1 output. Even when only altering the data register values while leaving the number of registers unchanged, be sure to do this within the same period of time.

|        | NORMAL and IDLE Modes |                          |                 |                          |  |  |  |
|--------|-----------------------|--------------------------|-----------------|--------------------------|--|--|--|
| CTC1CK | DV10                  | ж=0                      | DV10            | CK = 1                   |  |  |  |
|        | Resolution [µs]       | Maximum Setting Time [s] | Resolution [µs] | Maximum Setting Time [s] |  |  |  |
| 000    | -                     |                          | -               | -                        |  |  |  |
| 001    | -((// 5))             | -                        | -               | -                        |  |  |  |
| 010    |                       | -(7)                     | -               | -                        |  |  |  |
| 011    |                       |                          | -               | -                        |  |  |  |
| 100    | 0.2                   | 13.11 m                  | -               | -                        |  |  |  |
| 101    | 0.1                   | 6.55 m                   | 0.2             | 13.11m                   |  |  |  |
| 110    |                       |                          | -               | -                        |  |  |  |

Table 10-3 Internal Clock Source for Compare Timer/Counter 1 (Example: fc = 20 MHz)

Note: When Port P47 is set as a CTC input port, an edge input resets the timer/counter. when PPG output mode is selected and external trigger start is not used, set CTC1CR2<EXTRGDIS> to "1" or set P47 as an output port.

(I) One register used (CTC1REG = 00) When set to command start. Command start CTC pin input Counter 0 3 Timer Register A n PPG2 pin output INTCTC1 interrupt Successive Figure 10-6 One Register Command Start Mode Timing Chart  $\bigcirc$ (II) Two registers used (CTC1REG = 01) When set to the external trigger rising edge start and the one edge enable. a) Successive Start Stop CTC pin input Internal clock Counter 0 m 0 Timer Register A m Timer Register B 'n PPG2 pin output Initial value INTCTC1 interrupt Successive b) Qne shot Start Start CTC pin input Internal clock Counter <u>р</u>л m 0 र्रोimer Register A m Timer Register B n PPG2 pin output INTCTC1 interrupt One shot





When set to the external trigger rising edge start and the both edges enable.

Figure 10-8 Two Register Both edges Trigger Start Mode Timing Chart

| (III) Three register<br>When set to co | s used (CTC1REG = 10)<br>ommand start.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a) Successive                          | ommand start                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CTC pin input                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Counter                                | $\frac{1}{2} \times \frac{1}{2} \times \frac{1}$ |
| Timer Register A                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Timer Register B                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Timer Register C                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PPG2 pin output                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| INTCTC1<br>interrupt                   | Successive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| b) One shot                            | ommand start Command restart                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CTC pin input                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Counter                                | $ \underbrace{\begin{array}{c} 0 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Timer Register A                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Timer Register B                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Timer Register C                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PPG2 pin output                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| INTCTC1<br>interrupt                   | One shot                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Note: In the single-shot mode, the PPG pin output is not toggled at the last register match; it stays at the value specified with CTC1CR2<CTC1FF0>.

Figure 10-9 Three Register Command Start Mode Timing Chart

Detail operation at start that varies depending on how CTC1CR2<CTC1FF0> and CTC1CR1<PPGFF0> are set during PPG output.



Table 10-4 Varying PPG Output Timing Depending on Settings

By changing the port-shared output for PPG output before the counter starts counting after setting CTC1CR2<CTC1FF0>, it is possible to determine the initial value of PPG output.

# TOSHIBA

# 11. 8-Bit TimerCounter 3 (TC3)

# 11.1 Configuration



Note: Function input may not operate depending on I/O port setting. For more details, see the chapter "I/O Port".



#### 11.2 TimerCounter Control

# 11.2 TimerCounter Control

The TimerCounter 3 is controlled by the TimerCounter 3 control register (TC3CR) and two 8-bit timer registers (TC3DRA and TC3DRB).



- Note 1: fc: High-frequency clock [Hz], \*: Don't care
- Note 2: Set the operating mode and source clock when TimerCounter stops (TC3CR<TC3S> = 0).
- Note 3: To set the timer registers, the following relationship must be satisfied.
  - TC3DRA > 1 (Timer/event counter mode)
- Note 4: Auto-capture (TC3CR<ACAP>) can be used only in the timer and event counter modes.
- Note 5: When the read instruction is executed to TC3CR, the bit 5 and 7 are read as a don't care.
- Note 6: Do not program TC3DRA when the timer is running (TC3CR<TC3S> = 1).
- Note 7: When the STOP mode is entered, the start control (TC3CR<TC3S>) is cleared to 0 automatically, and the timer stops. After the STOP mode is exited, TC3CR<TC3S> must be set again to use the timer counter.

### 11.3 Function

TimerCounter 3 has three types of operating modes: timer, event counter and capture modes.

### 11.3.1 Timer mode

In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer register 3A (TC3DRA) value is detected, an INTTC3 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting. Setting TC3CR ACAP> to 1 captures the up-counter value into the timer register 3B (TC3DRB) with the auto-capture function. The count value during timer operation can be checked by executing the read instruction to TC3DRB.

Note:00H which is stored in the up-counter immediately after detection of a match is not captured into TC3DRB. (Figure 11-2)



Table 11-1 Source Clock for TimerCounter 3 (Example: fc = 20 MHz)

|        | тсзск  | $) \square$        | NORMAL, IDLE mode    |                    |                              |  |  |  |
|--------|--------|--------------------|----------------------|--------------------|------------------------------|--|--|--|
|        | $\sim$ |                    | DV1CK = 0            | $\mathcal{O}$      | DV1CK = 1                    |  |  |  |
|        |        | Resolution<br>[µs] | Maximum Time Setting | Resolution<br>[µs] | Maximum Time Setting<br>[ms] |  |  |  |
|        | 000    | 409.6              | 104.45               | 819.2              | 208.90                       |  |  |  |
| $\sim$ | 001    | 204.8              | 52.22                | 409.6              | 104.45                       |  |  |  |
|        | 010    | 102.4              | 26.11                | 204.8              | 52.22                        |  |  |  |
|        | 011    | 51.2               | 13.06                | 102.4              | 26.11                        |  |  |  |
|        | 100 (  | 25.6               | 6.53                 | 51.2               | 13.06                        |  |  |  |
|        | 101    | 12.8               | 3.06                 | 25.6               | 6.53                         |  |  |  |
|        | 110    | 6.4                | 1.63                 | 12.8               | 3.06                         |  |  |  |



### 11.3.2 Event Counter Mode

In the event counter mode, the up-counter counts up at the rising edge of the input pulse to the TC3 pin.

When a match between the up-counter and TC3DRA value is detected, an INTTC3 interrupt is generated and up-counter is cleared. After being cleared, the up-counter restarts counting at each rising edge of the input pulse to the TC3 pin. Since a match is detected at the falling edge of the input pulse to TC3 pin, an INTTC3 interrupt request is generated at the falling edge immediately after the up-counter reaches the value set in TC3DRA.

The maximum applied frequencies are shown in Table 11-2. The pulse width larger than one machine cycle is required for high-going and low-going pulses.

Setting TC3CR<ACAP> to 1 captures the up-counter value into TC3DRB with the auto-capture function. The count value during a timer operation can be checked by the read instruction to TC3DRB.

Note: 00H which is stored in the up-counter immediately after detection of a match is not captured into TC3DRB. (Figure 11-2)

Example :Inputting 50 Hz pulse to TC3, and generating interrupts every 0.5 \$

| LD | (TC3CR), 00001110B | : Sets the clock mode    |
|----|--------------------|--------------------------|
| LD | (TC3DRA), 19H      | (0.5 s → 1/50 = 25 = 19H |
| LD | (TC3CR), 00011110B | : Starts TC3.            |





#### 11.3.3 Capture Mode

In the capture mode, the pulse width, frequency and duty cycle of the pulse input to the TC3 pin are measured with the internal clock. The capture mode is used to decode remote control signals, and identify AC50/60 Hz.

When the falling edge of the TC3 input is detected after the timer starts, the up-counter value is captured into TC3DRB. Hereafter, whenever the rising edge is detected, the up-counter value is captured into TC3DRA and the INTTC3 interrupt request is generated. The up-counter is cleared at this time. Generally, read TC3DRB and TC3DRA during INTTC3 interrupt processing. After the up-counter is cleared, counting is continued and the next up-counter value is captured into TC3DRB.

When the rising edge is detected immediately after the timer starts, the up-counter value is captured into TC3DRA only, but not into TC3DRB. The INTTC3 interrupt request is generated. When the read instruction is executed to TC3DRB at this time, the value at the completion of the last capture (FF immediately after a reset) is read.

The minimum input pulse width must be larger than one cycle width of the source clock programmed in TC3CR<TC3CK>.

The INTTC3 interrupt request is generated if the up counter overflow (FFH) occurs during capture operation before the edge is detected. TC3DRA is set to FFH and the up-counter is cleared. Counting is continued by the up-counter, but capture operation and overflow detection are stopped until TC3DRA is read. Generally, read TC3DRB first because capture operation and overflow detection resume by reading TC3DRA.

|                            | Timer start                |                         |              | $\sim$            |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
|----------------------------|----------------------------|-------------------------|--------------|-------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| TC3CR <tc3s></tc3s>        | ·                          |                         |              |                   |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| Source<br>clock            |                            |                         |              | UNÎVE             | ۲            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| Counter                    |                            |                         | Q 1 (        |                   | $\sqrt{1/2}$ | $C_{\mathbf{x}} = \mathbf{C}_{\mathbf{x}} = C$ | 1 X 2 X 3 X |
| TC3 pin input              |                            |                         | 5            |                   |              | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |
| Internal wavefo            | rm                         | $h(\mathcal{V})$        | Capture      | $\langle \rangle$ | Capture      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| TC3DRA                     |                            | Qapture                 | k            | Capture           | Xn           | Capture FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (Overflow)  |
| TC3DRB                     |                            | X                       |              | m                 |              | FE E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |
| INTTC3<br>interrupt reques | ot                         | $\sim$                  |              |                   | Л            | ſ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Overflow    |
| Read of TC3DF              | RA                         | $\mathcal{I}$           |              |                   |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
|                            | $\langle \bigcirc \rangle$ | Figure 14               | -5 Capture N | lode Timing       | Chart        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| $\langle$                  |                            | $\langle \chi \bigcirc$ | )            |                   |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
|                            |                            | $\sim$                  |              |                   |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |

# TOSHIBA

# 12. 8-Bit TimerCounter 4 (TC4)

# 12.1 Configuration



## 12.2 TimerCounter Control

The TimerCounter 4 is controlled by the TimerCounter 4 control register (TC4CR) and timer registers 4 (TC4DR).



- Note 2: To set the timer registers, the following relationship must be satisfied.
- 1 ≤ TC4DR ≤ 255
- Note 3: To start timer operation (TC4CR<TC4S> = 0  $\rightarrow$  1) or disable timer operation (TC4CR<TC4S> = 1 $\rightarrow$  0), do not change the TC4CR<TC4M, TC4CK> setting. During timer operation (TC4CR<TC4S> = 1 $\rightarrow$  1), do not change it, either. If the setting is programmed during timer operation, counting is not performed correctly.
- Note 4: The event counter and PWM output modes are used only in the NOMAL and IDLE modes.
- Note 5: When the STOP mode is entered, the start control (TC4S) is cleared to "0" automatically.
- Note 6: The bit 6 and 7 of TC4CR are read as a don't care when these bits are read.
- Note 7: In the timer, event counter and PDO modes, do not change the TC4DR setting when the timer is running.
- Note 8: When the high-frequency clock ic exceeds 10 MHz, do not select the source clock of TC4CR< TC4CK> = 110.
- Note 9: For available source clocks depending on the operation mode, refer to the following table.

|   | (     | $\left( \bigcirc \right)$ | Timer Mode               | Event Counter Mode | PDO Mode | PWM Mode |
|---|-------|---------------------------|--------------------------|--------------------|----------|----------|
|   |       | 000                       | 0                        | -                  | 0        | _        |
|   |       | 001                       | $\rightarrow$ $^{\circ}$ | _                  | 0        |          |
| ~ |       |                           | . 0                      | -                  |          | _        |
|   |       | 010                       | 0                        | -                  | 0        | -        |
|   | TC4CK | 011                       | 0                        | -                  | -        | 0        |
|   |       | 100                       | -                        | -                  | -        | 0        |
|   |       | 101                       | -                        | -                  | -        | 0        |
|   |       | 110                       | -                        | -                  | -        | 0        |
|   |       | 111                       | -                        | 0                  | -        | ×        |

Note: O : Available source clock

### 12.3 Function

TimerCounter 4 has four types of operating modes: timer, event counter, programmable divider output (PDO), and pulse width modulation (PWM) output modes.

#### 12.3.1 Timer Mode

In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the TC4DR value is detected, an INTTC4 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting.

| TC4CK |            | NORMAL, IDLE Mode    |              |                      |  |  |  |
|-------|------------|----------------------|--------------|----------------------|--|--|--|
|       |            | DV1CK = 0            | 4            | DV1CK = 1            |  |  |  |
|       | Resolution | Maximum Time Setting | Resolution   | Maximum Time Setting |  |  |  |
|       | [µs]       | [ms]                 | ( ([µs]/ ()  | [ms] ( )             |  |  |  |
| 000   | 102.4      | 26.11                | 204.8        | 52.22                |  |  |  |
| 001   | 6.4        | 1.63                 | 12.8         | 3.28                 |  |  |  |
| 010   | 1.6        | 0.41                 | 3.2          | 0.82                 |  |  |  |
| 011   | 0.4        | 0.10                 | 0.8          | 0.20                 |  |  |  |
|       |            |                      | $\checkmark$ | $(\Omega \land )$    |  |  |  |

| Table 12-1 Internal Source | e Clock for TimerCounter | 4 (Example: fc = 20 MHz) |
|----------------------------|--------------------------|--------------------------|
|----------------------------|--------------------------|--------------------------|

#### 12.3.2 Event Counter Mode

In the event counter mode, the up-counter counts up at the rising edge of the input pulse to the TC4 pin.

When a match between the up-counter and the TC4DR value is detected, an INTTC4 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at rising edge of the TC4 pin. Since a match is detected at the falling edge of the input pulse to the TC4 pin, the INTTC4 interrupt request is generated at the falling edge immediately after the up-counter reaches the value set in TC4DR.

The minimum pulse width applied to the TC4 pin are shown in Table 12-2. The pulse width larger than two machine cycles is required for high- and low-going pulses.

Note: The event counter mode can used in the NORMAL and IDLE modes only.



| $\langle \langle \langle \rangle \rangle$ | Minimum Pulse Width |
|-------------------------------------------|---------------------|
|                                           | NORMAL, IDLE mode   |
| High-going                                | 2 <sup>3</sup> /fc  |
| Low-going                                 | 2 <sup>3</sup> /fc  |
|                                           |                     |

#### Table 12-2 External Source Clock for TimerCounter 4

### 12.3.3 Programmable Divider Output (PDO) Mode

The programmable divider output (PDO) mode is used to generated a pulse with a 50% duty cycle by counting with the internal clock.

When a match between the up-counter and the TC4DR value is detected, the logic level output from the  $\overline{PDO4}$  pin is switched to the opposite state and INTTC4 interrupt request is generated. The up-counter is cleared at this time and then counting is continued. When a match between the up-counter and the TC4DR value is detected, the logic level output from the  $\overline{PDO4}$  pin is switched to the opposite state again and INTTC4 interrupt request is generated. The up-counter is cleared at this time, and then counting and PDO are continued.

When the timer is stopped, the  $\overline{PDO4}$  pin is high. Therefore, if the timer is stopped when the  $\overline{PDO4}$  pin is low, the duty pulse may be shorter than the programmed value.



### 12.3.4 Pulse Width Modulation (PWM) Output Mode

The pulse width modulation (PWM) output mode is used to generate the PWM pulse with up to 8 bits of resolution by an internal clock.

When a match between the up-counter and the TC4DR value is detected, the logic level output from the  $\overline{PWM4}$  pin becomes low. The up-counter continues counting. When the up-counter overflow occurs, the  $\overline{PWM4}$  pin becomes high. The INTTC4 interrupt request is generated at this time.

When the timer is stopped, the  $\overline{PWM4}$  pin is high. Therefore, if the timer is stopped when the  $\overline{PWM4}$  pin is low, one PMW cycle may be shorter than the programmed value.

TC4DR is serially connected to the shift register. If TC4DR is programmed during PWM output, the data set to TC4DR is not shifted until one PWM cycle is completed. Therefore, a pulse can be modulated periodically. For the first time, the data written to TC4DR is shifted when the timer is started by setting TC4CR<TC4S> to 1.

Note 1: The PWM output mode can be used only in the NORMAL and IDEL modes.

Note 2: In the PWM output mode, program TC4DR immediately after the INTTC4 interrupt request is generated (typically in the INTTC4 interrupt service routine.) When the programming of TC4DR and the INTTC4 interrupt occur at the same time, an unstable value is shifted, that may result in generation of pulse different from the programmed value until the next INTTC4 interrupt request is issued.

TOSHIBA



# TOSHIBA

# 13. 8-Bit TimerCounter 5,6(TC5, 6)

# 13.1 Configuration



13.2 TimerCounter Control

### 13.2 TimerCounter Control

The TimerCounter 5 is controlled by the TimerCounter 5 control register (TC5CR) and two 8-bit timer registers (TTREG5, PWREG5).



Note 1: fc: High-frequency clock [Hz]

- Note 2: Do not change the TC5M, TC5CK and TFF5 settings while the timer is running.
- Note 3: To stop the timer operation (TC5S= 1  $\rightarrow$  0), do not change the TC5M, TC5CK and TFF5 settings. To start the timer operation (TC5S= 0  $\rightarrow$  1), TC5M, TC5CK and TFF5 can be programmed.
- Note 4: To use the TimerCounter in the 16-bit mode, set the operating mode by programming TC6CR<TC6M>, where TC5M must be fixed to 011.
- Note 5: To use the TimerCounter in the 16-bit mode, select the source clock by programming TC5CK. Set the timer start control and timer F/F control by programming TC6CR<TC6S> and TC6CR<TFF6>, respectively.
- Note 6: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 13-1.
- Note 7: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 13-2.

The TimerCounter 6 is controlled by the TimerCounter 6 control register (TC6CR) and two 8-bit timer registers (TTREG6 and PWREG6).

#### TimerCounter 6 Timer Register



- Note 1: fc: High-frequency clock [Hz]
- Note 2: Do not change the TC6M, TC6CK and TFF6 settings while the timer is running.
- Note 3: To stop the timer operation (TC6S=  $1 \rightarrow 0$ ), do not change the TC6M, TC6CK and TFF6 settings.

To start the timer operation (TC6S= 0  $\rightarrow$  1), TC6M, TC6CK and TFF6 can be programmed.

- Note 4: When TC6M= 1\*\* (upper byte in the 16-bit mode), the source clock becomes the TC6 overflow signal regardless of the TC5CK setting.
- Note 5: To use the TimerCounter in the 16-bit mode, select the operating mode by programming TC6M, where TC5CR<TC5 M> must be set to 011.
- Note 6: To the TimerCounter in the 16-bit mode, select the source clock by programming TC5CR<TC5CK>. Set the timer start control and timer F/F control by programming TC6S and TFF6, respectively.

- Note 7: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 13-1.
- Note 8: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 13-2.

| Operating mode       | fc/211 | fc/27 | fc/2⁵ | fc/2 <sup>3</sup> | TC5<br>pin-input                            | TC6<br>pin input |            |
|----------------------|--------|-------|-------|-------------------|---------------------------------------------|------------------|------------|
| 8-bit timer          | 0      | 0     | 0     | Q                 | $\left( \left( \frac{1}{2} \right) \right)$ | - \              | 1          |
| 8-bit event counter  | -      | -     | -     | -                 |                                             | 0                | 1          |
| 8-bit PDO            | 0      | 0     | 0     | 9                 |                                             | -                | ]          |
| 8-bit PWM            | 0      | 0     | 0     | 0                 | $\mathcal{D}$                               | -                |            |
| 16-bit timer         | 0      | 0     | 0     | $\bigcirc$        | -                                           | - ((             | $\sim$     |
| 16-bit event counter | -      | -     | -     | <u> </u>          | 0                                           | 24               |            |
| 16-bit PWM           | 0      | 0     | 07    | $\sim$            | 0                                           |                  | $\searrow$ |
| 16-bit PPG           | 0      | 0     |       | ))o               | $\langle \diamond \rangle$                  | $\mathbb{Q}$     |            |

| Table 13-1 Operating Mode and Selectable Source Clock (NC | RMAL and IDLE Modes) |
|-----------------------------------------------------------|----------------------|
|                                                           |                      |

Note 1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit RPG), set its source clock on lower bit (TC5CK).

Note 2: O : Available source clock

#### Table 13-2 Constraints on Register Values Being Compared

| Operating mode             | Register Value                                                              |
|----------------------------|-----------------------------------------------------------------------------|
| 8-bit timer/event counter  | 1≤ (TTREGR) \$255                                                           |
| 8-bit PDO                  | 1≤ (TTREGn) ≤255                                                            |
| 8-bit PWM                  | 2≤ (PWREGn) ≤254                                                            |
| 16-bit timer/event counter | 1≤ (TTREG6, 5) ≤65535                                                       |
| 16-bit PWM                 | 2≤ (PWREG6, 5) ≤65534                                                       |
| 16-bit PPG                 | 1≤ (PWREG6, 5) < (TTREG6, 5) ≤65535<br>and<br>(PWREG6, 5) + 1 < (TTREG6, 5) |

Note:n = 5 to 6

#### 13.3 Function

The TimerCounter 5 and 6 have the 8-bit timer, 8-bit event counter, 8-bit programmable divider output (PDO), 8bit pulse width modulation (PWM) output modes. The TimerCounter 5 and 6 (TC5, 6) are cascadable to form a 16bit timer. The 16-bit timer has the operating modes such as the 16-bit timer, 16-bit event counter, 16-bit pulse width modulation (PWM) output and 16-bit programmable pulse generation (PPG) modes.

#### 13.3.1 8-Bit Timer Mode (TC5 and 6)

Еľ LD

LD

In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer register j (TTREGj) value is detected, an INTTCj interrupt is generated/and the up-counter is cleared. After being cleared, the up-counter restarts counting.

- Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PFGj pins may output pulses.
- Note 2: In the timer mode, do not change the TTREG setting while the timer is running. Since TTREG is not in the shift register configuration in the timer mode, the new value programmed in TTREG is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained.

Table 13-3 Source Clock for TimerCounter 5, 6 (Internat Clock)

Note 3: j = 5, 6



Example :Setting the timer mode with source clock fc/27 Hz and generating an interrupt 64 µs later (TimerCounter6, fc = 20.0 MHz)

(TC6CR), 00010000B

(TC6CR), 00011000B

: Sets the operating cock to fc/27, and 8-bit timer mode. : Starts TC6.





### 13.3.2 8-Bit Event Counter Mode (TC5, 6)

In the 8-bit event counter mode, the up-counter counts up at the falling edge of the input pulse to the TCj pin. When a match between the up-counter and the TTREGj value is detected, an INTTCj interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TCj pin. Two machine cycles are required for the low- or high-level pulse input to the TCj pin. Therefore, a maximum frequency to be supplied is  $fc/2^4$  Hz in the NORMAL or IDLE mode.

- Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOJ, PWMJ and PPGj pins may output pulses.
- Note 2: In the event counter mode, do not change the TTREG setting while the time is running. Since TTREG is not in the shift register configuration in the event counter mode, the new value programmed in TTREG is in effect immediately after the programming. Therefore, if TTREG is changed while the timer is running, an expected operation may not be obtained.



### 13.3.3 8-Bit Programmable Divider Output (PDO) Mode (TC5, 6)

This mode is used to generate a pulse with a 50% duty cycle from the  $\overline{\text{PDOj}}$  pin.

In the PDO mode, the up-counter counts up using the internal clock. When a match between the up-counter and the TTREGj value is detected, the logic level output from the  $\overline{PDOj}$  pin is switched to the opposite state and the up-counter is cleared. The INTTCj interrupt request is generated at the time. The logic state opposite to the timer F/Fj logic level is output from the  $\overline{PDOj}$  pin. An arbitrary value can be set to the timer F/Fj by TCjCR<TFFj>. Upon reset, the timer F/Fj value is initialized to 0.

To use the programmable divider output, set the output latch of the I/O port to 1.

Example :Generating 1024 Hz pulse using TC6 (fc = 20.0 MHz)

|    | Setting port       |                                                              |
|----|--------------------|--------------------------------------------------------------|
| LD | (TTREG6), 3DH      | : 1/1024 ÷ 2 <sup>7</sup> /fc ÷ 2 = 3DH                      |
| LD | (TC6CR), 00010001B | : Sets the operating clock to $fc/2^7$ , and 8-bit PDO mode. |
| LD | (TC6CR), 00011001B | : Starts TC6.                                                |

- Note 1: In the programmable divider output mode, do not change the TTREG setting while the timer is running. Since TTREG is not in the shift register configuration in the programmable divider output mode, the new value programmed in TTREG is in effect immediately after programming. Therefore, if TTREG is changed while the timer is running, an expected operation may not be obtained.
- Note 2: When the timer is stopped during PDO output, the PDOj pin holds the output status when the timer is stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> setting upon stopping of the timer.

Example: Fixing the PDOj pin to the high level when the TimerCounter is stopped CLR (TCjCR).3: Stops the timer.

CLR (TCjCR).7: Sets the PDOj pin to the high level.

Note 3: j = 5, 6



Figure 13-4 8-Bit PDO Mode Timing Chart (TC6)

### 13.3.4 8-Bit Pulse Width Modulation (PWM) Output Mode (TC5, 6)

This mode is used to generate a pulse-width modulated (PWM) signals with up to 8 bits of resolution. The upcounter counts up using the internal clock.

When a match between the up-counter and the PWREGj value is detected, the logic level output from the timer F/Fj is switched to the opposite state. The counter continues counting. The logic level output from the timer F/Fj is switched to the opposite state again by the up-counter overflow, and the counter is cleared. The INTTCj interrupt request is generated at this time.

Since the initial value can be set to the timer F/Fj by TCjCR<TFFj>, positive and negative pulses can be generated. Upon reset, the timer F/Fj is cleared to 0.

(The logic level output from the PWMj pin is the opposite to the timer F/Fj logic level.)

Since PWREGj in the PWM mode is serially connected to the shift register, the value set to PWREGj can be changed while the timer is running. The value set to PWREGj during a run of the timer is shifted by the INTTCj interrupt request and loaded into PWREGj. While the timer is stopped, the value is shifted immediately after the programming of PWREGj. If executing the read instruction to PWREGj during PWM output, the value in the shift register is read, but not the value set in PWREGj. Therefore, after writing to PWREGj, the reading data of PWREGj is previous value until INTTCj is generated.

For the pin used for PWM output, the output latch of the I/Q port must be set to 1.

- Note 1: In the PWM mode, program the timer register PWREG immediately after the INTTC interrupt request is generated (normally in the INTTC) interrupt service routine.) If the programming of PWREG and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of the pulse different from the programmed value until the next INTTC) interrupt request is generated.
- Note 2: When the timer is stopped during PWM output, the PWMj pin holds the output status when the timer is stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> upon stopping of the timer.

Example: Fixing the PWMj pin to the high level when the TimerCounter is stopped

CLR (TCjCR).3: Stops the timer.

CLR (TCjCR).7: Sets the PWMj pin to the high level.

- Note 3: To enter the STOP mode during PWM output, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping the timer when fc or fc/2 is selected as the source clock, a pulse is output from the PWMj pin during the warm-up period time after exiting the STOP mode.
- Note 4: j = 5, 6

| Source              | Source Clock      |          | Resolution               |                          | ed Cycle                 |
|---------------------|-------------------|----------|--------------------------|--------------------------|--------------------------|
| NORMAL,<br>DV10K,≜0 | NORMAL, IDLE mode |          | DV1CK = 1<br>fc = 20 MHz | DV1CK = 0<br>fc = 20 MHz | DV1CK = 1<br>fc = 20 MHz |
| fc/211 [Hz]         | fc/212 [Hz]       | 102.4 µs | 204.8 µs                 | 26.21 ms                 | 52.43 ms                 |
|                     | fc/28             | 6.4 µs   | 12.8 µs                  | 1.64 ms                  | 3.28 ms                  |
| fc/25               | fc/26             | 1.6 µs   | 3.2 µs                   | 410 µs                   | 819 µs                   |
| fc/2 <sup>3</sup>   | fc/2*             | 0.4 µs   | 0.8 µs                   | 102 µs                   | 205 µs                   |
|                     | $\langle \rangle$ |          |                          |                          |                          |

#### Table 13-4 PWM Output Mode



Figure 13-5 8-Bit PWM Mode Timing Chart (TC6)

### 13.3.5 16-Bit Timer Mode (TC5 and 6)

In the timer mode, the up-counter counts up using the internal clock. The TimerCounter 5 and 6 are cascadable to form a 16-bit timer.

When a match between the up-counter and the timer register (TTREG5, TTREG6) value is detected after the timer is started by setting TC6CR<TC6S> to 1, an INTTC6 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter continues counting. Program the lower byte and upper byte in this order in the timer register. (Programming only the upper or lower byte should not be attempted.)

Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj, and PRG pins may output a pulse.

Note 2: In the timer mode, do not change the TTREG setting while the timer is running. Since TTREG is not in the shift register configuration in the timer mode, the new value programmed in TTREG is in effect immediately after programming of TTREG. Therefore, if TTREG is changed while the timer is running, an expected operation may not be obtained.

Note 3: j = 5, 6

Table 13-5 Source Clock for 16-Bit Timer Mode

| r                 |                                     |             |             | $\sim$               |             |  |
|-------------------|-------------------------------------|-------------|-------------|----------------------|-------------|--|
| Source Clock      |                                     | Resolution  |             | Maximum Time Setting |             |  |
| NORMAL, IDLE mode |                                     | DV1CK = 0   | DV1CK = 1   | DV1CK = 0            | DV10K = 1   |  |
| DV1CK = 0         | DV1CK = 1                           | fc = 20 MHz | fc = 20 MHz | fc = 20 MHz          | fc = 20 MHz |  |
| fc/211            | fc/212                              | 102.4 µs    | 204.8 µs    | 6.7 s                | 13.4 s      |  |
| fc/2 <sup>7</sup> | fc/28                               | 6.4 µs      | 12.8 µs     | 419.4 ms             | 838.8 ms    |  |
| fc/2 <sup>5</sup> | fc/26                               | 1.6 µs      | 3.2 µs      | 104.9 µs             | 209.7 ms    |  |
| fc/2 <sup>3</sup> | fc/2 <sup>3</sup> fc/2 <sup>4</sup> |             | 0.8 µs      | 26.2 µs              | 52.4 ms     |  |

Example :Setting the timer mode with source clock  $fc/2^7$  [Hz], and generating an interrupt 240 ms later (fc = 20.0 MHz)







### 13.3.6 16-Bit Event Counter Mode (TC5 and 6)

In the event counter mode, the up-counter counts up at the falling edge to the TCS pin. The TimerCounter 5 and 6 are cascadable to form a 16-bit event counter.

When a match between the up-counter and the timer register (TTREG5, TTREG6) value is detected after the timer is started by setting TC6CR<TC6S> to 1, an INTTC6 interrupt is generated and the up-counter is cleared.

After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TC5 pin. Two machine cycles are required for the low- or high-level pulse input to the TC5 pin.

Therefore, a maximum frequency to be supplied is  $fc/2^4$  Hz in the NORMAL or IDLE mode. Program the lower byte (TTREG5), and upper byte (TTREG6) in this order in the timer register. (Programming only the upper or lower byte should not be attempted.)

- Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output pulses.
- Note 2: In the event counter mode, do not change the TTREG setting while the timer is running. Since TTREG is not in the shift register configuration in the event counter mode, the new value programmed in TTREG is in effect immediately after the programming. Therefore, if TTREG is changed while the timer is running, an expected operation may not be obtained.

# 13.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC5 and 6)

This mode is used to generate a pulse-width modulated (PWM) signals with up to 16 bits of resolution. The TimerCounter 5 and 6 are cascadable to form the 16-bit PWM signal generator.

The counter counts up using the internal clock or external clock.

When a match between the up-counter and the timer register (PWREG5, PWREG6) value is detected, the logic level output from the timer F/F6 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F6 is switched to the opposite state again by the counter overflow, and the counter is cleared. The INTTC6 interrupt is generated at this time.

Two machine cycles are required for the high- or low-level pulse input to the TC5 pin. Therefore, a maximum frequency to be supplied is  $fc/2^4$  Hz in the NORMAL1 or IDLE1 mode.

Since the initial value can be set to the timer F/F6 by TC6CR<TFF6>, positive and negative pulses can be generated. Upon reset, the timer F/F6 is cleared to 0.

(The logic level output from the  $\overline{PWM6}$  pin is the opposite to the timer F/F6 logic level.)

Since PWREG6 and 5 in the PWM mode are serially connected to the shift register, the values set to PWREG6 and 5 can be changed while the timer is running. The values set to PWREG6 and 5 during a run of the timer are

Note 3: j = 5, 6

## TOSHIBA

shifted by the INTTCj interrupt request and loaded into PWREG6 and 5. While the timer is stopped, the values are shifted immediately after the programming of PWREG6 and 5. Set the lower byte (PWREG5) and upper byte (PWREG5) in this order to program PWREG6 and 5. (Programming only the lower or upper byte of the register should not be attempted.)

If executing the read instruction to PWREG6 and 5 during PWM output, the values set in the shift register is read, but not the values set in PWREG6 and 5. Therefore, after writing to the PWREG6 and 5, reading data of PWREG6 and 5 is previous value until INTTC6 is generated.

For the pin used for PWM output, the output latch of the I/O port must be set to 1.

- Note 1: In the PWM mode, program the timer register PWREG6 and 5 immediately after the INTTC6 interrupt request is generated (normally in the INTTC6 interrupt service routine.) If the programming of PWREG and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of pulse different from the programmed value until the next INTTC6 interrupt request is generated.
- Note 2: When the timer is stopped during PWM output, the PWM6 pin holds the output status when the timer is stopped. To change the output status, program TC6CR<TFF6> after the timer is stopped. Do not program TC6CR<TFF6> upon stopping of the timer.

Example: Fixing the PWM6 pin to the high level when the Timer Counter is stopped

CLR (TC6CR).3: Stops the timer.

CLR (TC6CR).7 : Sets the PWM6 pin to the high level.

Note 3: To enter the STOP mode, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping of the timer when fc or fc/2 is selected as the source clock, a pulse is output from the PWM6 pin during the warm-up period time after exiting the STOP mode.

#### Table 13-6 16-Bit PWM Output Mode

| Source            | e Clock           | Reso      | lution      | Repeate   | ed Cycle    |
|-------------------|-------------------|-----------|-------------|-----------|-------------|
| NORMAL,           | IDLE mode         | DV1CK = 0 | DV1CK = 1   | DV1CK = 0 | DV1CK = 1   |
| DV1CK = 0         | DV1CK = 1         | fc=20 MHz | fc = 20 MHz | fc=20 MHz | fc = 20 MHz |
| fc/211[Hz]        | fc/212 [Hz]       | 102.4 µs  | 204.8 µs    | 6.7 s     | 13.4 s      |
| fc/27             | fc/28             | 6.4 µs    | 12/8 µs     | 419.4 ms  | 838.8 ms    |
| fc/2 <sup>5</sup> | fc/2 <sup>6</sup> | ).6 µs    | 3.2 µs      | 104.9 ms  | 209.7 ms    |
| fc/2 <sup>3</sup> | fc/2⁴             | 0.4 µs    | 0.8 µs      | 26.2 ms   | 52.4 ms     |

Example :Generating a pulse with 1-ms high-level width and a period of 32.768 ms (fc = 20.0 MHz)





Figure 13-7 16-Bit PWM Mode Timing Chart (TC5 and TC6)

### 13.3.8 16-Bit Programmable Pulse Generate (PPG) Output Mode (TC5 and 6)

This mode is used to generate pulses with up to 16-bits of resolution. The timer counter 5 and 6 are cascadable to enter the 16-bit PPG mode.

The counter counts up using the internal clock or external clock. When a match between the up-counter and the timer register (PWREG5, PWREG6) value is detected, the logic level output from the timer F/F6 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F6 is switched to the opposite state again when a match between the up-counter and the timer register (TTREG5, TTREG6) value is detected, and the counter is cleared. The INTTC6 interrupt is generated at this time.

Since the initial value can be set to the timer F/F6 by TC6CR<TFF6, positive and negative pulses can be generated. Upon reset, the timer F/F6 is cleared to 0.

(The logic level output from the  $\overline{PPG6}$  pin is the opposite to the timer F/F6)

Set the lower byte and upper byte in this order to program the timer register. (TTREG5  $\rightarrow$  TTREG6, PWREG5  $\rightarrow$  PWREG6) (Programming only the upper or lower byte should not be attempted.)

For PPG output, set the output latch of the I/O port to 1/.

Example :Generating a pulse with 1-ms high-level width and a period of 16.385 ms (fc = 20.0 MHz)

|     | Setting ports   |                                                                                    |
|-----|-----------------|------------------------------------------------------------------------------------|
| LDW | (PWREG5), 07D0H | Sets the pulse width.                                                              |
| LDW | (TTREG5), 8002H | : Sets the cycle period.                                                           |
| LD  | (TC5CR), 33H    | : Sets the operating clock to fc/2 <sup>3</sup> , and16-bit PPG mode (lower byte). |
| LD  | (TC6CR), 057H   | : Sets TFF6 to the initial value 0, and 16-bit<br>PPG mode (upper byte).           |
| LD  | (TC6CR), 05FH   | : Starts the timer.                                                                |

- Note 1: In the PPG mode, do not change the PWREGi and TTREGI settings while the timer is running. Since PWREGi and TTREGI are not in the shift register configuration in the PPG mode, the new values programmed in PWREGi and TTREGi are in effect immediately after programming PWREGi and TTREGi. Therefore, if PWREGi and TTREGi are changed while the timer is running, an expected operation may not be obtained.
- Note 2: When the timer is stopped during PRG output, the PPG6 pin holds the output status when the timer is stopped. To change the output status, program TC6CR<TFF6> after the timer is stopped. Do not change TC6CR<TFF6> upon stopping of the timer.

Example: Fixing the PPG6 pin to the high level when the TimerCounter is stopped

CLR (TC6CR).3: Stops the timer

CLR (TC6CR).7: Sets the PPG6 pin to the high level

Note 3: 1 = 5, 6



Figure 13-8 16-Bit PPG Mode Timing Chart (TC5 and TC60)

## 14. Motor Control Circuit (PMD: Programmable motor driver)

The TMP88FW45AFG contains two channels of motor control circuits used for sinusoidal waveform output. This motor control circuit can control brushless DC motors or AC motors with or without sensors. With its primary functions like those listed below incorporated in hardware, it helps to accomplish sine wave motor control easily, with the software load significantly reduced.

- 1. Rotor position detect function
  - Can detect the rotor position, with or without sensors
  - Can be set to determine the rotor position when detection matched a number of times, to prevent erroneous detection
  - · Can set a position detection inhibit period immediately after PWM-on
- 2. Independent timer and timer capture functions for motor control
  - Contains one-channel magnitude comparison timer and two-channel coincidence comparison timers that operate synchronously for position detection
- 3. PWM waveform generating function
  - Generates 12-bit PWM with 100 ns resolution
  - · Can set a frequency of PWM interrupt occurrence
  - Can set the dead time at PWM-on
- 4. Protective function
  - · Provides overload protective function based on protection signal input
- 5. Emergency stop function in case of failure
  - Can be made to stop in an emergency by EMG input or timer overflow interrupt
  - Not easily cleared by software runaway
- 6. Auto commutation/Auto position detection start function
  - Comprised of dual-buffers, can activate auto commutation synchronously with position detection or timer
  - Can set a position detection period using the timer function and start auto position detection at the set time
- 7. Electrical angle timer function
  - Can count 360 degrees of electrical angle with a set period in the range of 0 to 383
  - Can output the counted electrical angle to the waveform arithmetic circuit
- 8. Waveform arithmetic circuit
  - Calculate the output duty cycle from the sine wave data and voltage data which are read from the RAM based on the electrical angle timer
  - Output the calculation result to the waveform synthesis circuit

## 14.1 Outline of Motor Control

The following explains the method for controlling a brushless DC motor with sine wave drive. In a brushless DC motor, the rotor windings to which to apply electric current are determined from the rotor's magnetic pole position, and the current-applied windings are changed as the rotor turns. The rotor's magnetic pole position is determined using a sensor such as a hall IC or by detecting polarity change (zero-cross) points of the induced voltage that develops in the motor windings (sensorless control). For the sensorless case, the induced voltage is detected by applying electric current to two phases and not applying electric current to the remaining other phase. In this two-phase current on case, there are six current application patterns as shown in Table 14-1, which are changed synchronously with the phases of the rotor. In this two-phase current on case, the current on time in each phase is 120 degrees relative to 180 degrees of the induced voltage.

| -                   |     |             |      |     |             |      |                                       |
|---------------------|-----|-------------|------|-----|-------------|------|---------------------------------------|
| Current             | Up  | per Transis | stor | Lo  | wer Transis | stor |                                       |
| Application Pattern | u   | v           | w    | x   | X (         | z    | Current on Winding                    |
| Mode 0              | ON  | OFF         | OFF  | OFF | ON          | OFF  | U-V                                   |
| Mode 1              | ON  | OFF         | OFF  | OFF |             | ON   | ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ |
| Mode 2              | OFF | ON          | OFF  | OFF | OEE         | ON   | V-W                                   |
| Mode 3              | OFF | ON          | OFF  | ON  | OFF         | OFF  | V-U                                   |
| Mode 4              | OFF | OFF         | ON 🤇 |     | OFF         | OFF  | ( ₩→U                                 |
| Mode 5              | OFF | OFF         | ON   | QFF | ON          | OFF  | Ŵ→V                                   |
|                     |     |             |      |     |             |      |                                       |

| Table  | 14-1 | Current A | oplication | Patterns  |
|--------|------|-----------|------------|-----------|
| 1 0010 |      | ounone,   | ppnoution  | i alloino |

Note: One of the upper or lower transistors is PWM controlled.

For brushless DC motors, the number of revolutions is controlled by an applied voltage, and the voltage application is controlled by PWM. At this time, the current on windings need to be changed in synchronism with the phases of the voltage induced by revolutions. Control timing in cases where the current on windings are changed by means of sensorless control is illustrated in Figure 14.4. For three-phase motors, zero-crossing occurs six times during one cycle of the induced voltage (electrical angle 360 degrees), so that the electrical angle from one zero-cross point to the next is 60 degrees. Assuming that this period comprises one mode, the rotor position can be divided into six modes by zero-cross points. The six current application patterns shown above correspond one for one to these six modes. The timing at which the current application patterns are changed (commutation) is out of phase by 30 degrees of electrical angle, with respect to the position detection by an induced voltage.

Mode time is obtained by detecting a zero-cross point at some timing and finding an elapsed time from the preceding zero-cross point. Because mode time corresponds to 60 degrees of electrical angle, the following applies for the case illustrated in Figure 14-4.

1. Current on windings changeover (commutation) timing

30 degrees of electrical angle = mode time/2

Position detection start timing 45 degrees of electrical angle = mode time  $\times 3/4$ 

3. Failure determination timing 120 degrees of electrical angle = mode time  $\times 2$ 

Timings are calculated in this way. The position detection start timing in 2 is needed to prevent erroneous detection of the induced voltage for reasons that even after current application is turned off, the current continues flowing due to the motor reactance.

Control is exercised by calculating the above timings successively for each of the zero-cross points detected six times during 360 degrees of electrical angle and activating commutation, position detection start, and other operations according to that timing.

In this way, operations can be synchronized to the phases of the induced voltage of the motor.

The timing needed for motor control as in this example can be set freely as desired by using the internal timers of the microcontroller's PMD unit.

Also, sine wave control requires controlling the PWM duty cycle for each pulse. Control of PWM duty cycles is accomplished by counting degrees of electrical angle and calculating the sine wave data and voltage data at the counted degree of electrical angle.



Figure 14-2 Example of Sensorless DC Motor Control Timing Chart

## 14.2 Configuration of the Motor Control Circuit

The motor control circuit consists of various units. These include a position detection unit to detect the zero-cross points of the induced voltage or position sensor signal, a timer unit to generate events at three instances of electrical angle timing, and a three-phase PWM output unit to produce three-phase output PWM waveforms. Also included are an electrical angle timer unit to count degrees of electrical angle and a waveform arithmetic unit to calculate sinusoidal waveform output duty cycles. The input/output units are configured as shown in the diagram below. When using ports for the PMD function, set the Port input/output control register (P3CRi and P5CRi) to 0 for the input ports, and for the output ports, set the data output latch (P3i and P5i) to 1 and then the port input/output control register to 1. Other input/output ports can be set in the same way for use of the PMD function.



## Figure 14-3 Block Diagram of the Motor Control Circuit

- Note 1: Always use the LDW instruction to set data in the 9, 12 and 16, bit data registers.
- Note 2: The EMG circuit initially is enabled. For PMD output, fix the EMG input port (P36 and P51) "H" high level or disable the EMG circuit before using for PMD output.
- Note 3: The EMG circuit/initially is enabled. When using Port P3 and P5 as input/output IO ports, disable EMG.
- Note 4: When going to STOR mode, be sure to turn all of the PMD functions off before entering STOP mode.



## 14.3 Position Detection Unit

The Position Detection Unit identifies the motor's rotor position from input patterns on the position signal input port. Applied to this position signal input port is the voltage status of the motor windings for the case of sensorless DC motors or a Hall element signal for the case of DC motors with sensors included. The expected patterns corresponding to specific rotor positions are set in the PMD Output Register (MDOUT) beforehand, and when the input position signal and the expected value match as the rotation, a position detection interrupt (INTPDC) is generated. Also, unmatch detection mode is used to detect the direction of motor rotation, where when the status of the position detection interrupt is generated.

For three-phase brushless DC motors, there are six patterns of position signals, one for each mode, as summarized in Table 14-2 from the timing chart in Figure 14-2. Once a predicted position signal pattern is set in the MDOUT register, a position detection interrupt is generated the moment the position signal input port goes to mode indicated by this expected value. The position signals at each phase in the diagram are internal signals which cannot be observed from the outside.

|                        |                                           |                          | $\leq \langle$ | $\rightarrow$ $\forall$ $\langle$ | $\geq$ |
|------------------------|-------------------------------------------|--------------------------|----------------|-----------------------------------|--------|
| Та                     | able 14-2 Posit                           | tion Signal Input        | Patterns       | $\rightarrow$                     |        |
|                        |                                           | lien eigna nipat         |                | ( ) )                             |        |
|                        | Position<br>Detection Mode                | U Phase (PDU)            | V Phase (PDV)  | W Phase (PDW)                     |        |
| Г                      | Mode 0                                    | н                        | L              | (HC)                              |        |
|                        | Mode 1                                    | н                        | <u> </u>       |                                   |        |
|                        | Mode 2                                    | н (                      | 💛 н            | (7/4)                             |        |
|                        | Mode 3                                    | L                        | Н              |                                   |        |
|                        | Mode 4                                    |                          | <u> </u>       | Н                                 |        |
|                        | Mode 5                                    |                          | Ĺ              | )) н                              |        |
|                        |                                           | $(\bigcirc)$             |                | $\sim$                            |        |
|                        | (                                         | $\overline{\mathcal{C}}$ | $\land$        | $\checkmark$                      |        |
|                        |                                           | ()                       | $\sim$         |                                   |        |
|                        |                                           |                          |                |                                   |        |
|                        |                                           |                          |                |                                   |        |
| /                      | $\langle \rangle \rangle \langle \rangle$ |                          | 7/~            |                                   |        |
|                        |                                           |                          | $(\bigcirc)$   |                                   |        |
|                        | $\sim$                                    |                          |                |                                   |        |
|                        | $\searrow$                                |                          |                |                                   |        |
| $\sim$                 |                                           |                          |                |                                   |        |
| 4                      | $\mathcal{T}$                             | $\land$                  |                |                                   |        |
|                        |                                           | $\triangleleft$          |                |                                   |        |
| $\langle (()) \rangle$ |                                           |                          |                |                                   |        |
|                        | $\bigcirc$ ((                             | $\sum$                   |                |                                   |        |
| $\langle = \rangle$    |                                           |                          |                |                                   |        |
|                        |                                           |                          |                |                                   |        |
| $\searrow$             | $\searrow$                                |                          |                |                                   |        |





## Figure 14-4 Configuration of the Position Detection Circuit

• The position detection unit is controlled by the Position Detection Control Register (PDCRA, PDCRB). After the position detection function is enabled, the unit starts sampling the position detection port with Timer 2 or in software. For the case of ordinary mode, when the status of the position detection input port matches the expected value of the PMD Output Register, the unit generates a position detection interrupt and finishes sampling, waiting for start of the next sampling.

When unmatch detection mode is selected for position detection, the unit stores the sampled status of the position detection port in memory at the time it started sampling. When the port input status changes from the status in which it was at start of sampling, an interrupt is generated.

- In unmatch detection mode, the port status at start of sampling can be read (PDCRC<PDTCT>).
- When starting and stopping position detection synchronously with the timer, position detection is started by Timer 2 and position detection is stopped by Timer 3.
- Sampling mode can be selected from three modes available: mode where sampling is performed only while PWM is on, mode where sensors such as Hall elements are sampled regularly, and mode where sampling is performed while the lower side is conducting current (when performing sampling only while PWM is on, DUTY must be set for all three phases in common).
- When sampling mode is selected for detecting position while the lower phases are conducting current, sampling is performed for a period from when the set sampling delay time has elapsed after the lower side started conducting current till when the current application is turned off. Sampling is performed independently at each phase, and the sampling result is retained while sampling is idle. If while sampling at some phase is idle, the input and the expected value at other phase being sampled match, position is detected and an interrupt is generated.

- A sampling delay is provided for use in modes where sampling is made while PWM is on or the lower phases are conducting current. It helps to prevent erroneous detection due to noise that occurs immediately after the transistor turns on, by starting sampling a set time after the PWM signal turned on.
- When detecting position while PWM is on or the lower phases are conducting current, a method can be selected whether to recount occurrences of matched position detection after being compared for each PWM signal on (logical sum of three-phase PWM signals) (e.g., starting from 0 in each PWM cycle) or counting occurrences of matching continuously (PDCRB<SPLMD> is used to enable/disable recounting occurrences of matching while PWM is on).

### 14.3.2 Position Detection Circuit Register Functions

| PDCRC  |       |                                                                                                |                                                                                                                                                                                                                                                                                                                                      |
|--------|-------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5, 4   | EMEM  | Hold result of position detec-<br>tion at PWM edge<br>(Detect position detected po-<br>sition) | These bits hold the comparison result of position detection at falling or rising edge of PWM pulse. Bits 5 and 4 are set to 1 when position is detected at the falling or the rising edge, respectively. They show whether position is detected in the current PWM pulse, during PWM off, or in the immediately preceding PWM pulse. |
| 3      | SMON  | Monitor sampling status                                                                        | When read, this bit shows the sampling status                                                                                                                                                                                                                                                                                        |
| 2 to 0 | PDTCT | Hold position signal input sta-<br>tus                                                         | This bit holds the status of the position signal input at the time position detection started in unmatch mode.                                                                                                                                                                                                                       |

| PDCRB  |       |                 | $\langle \langle \cdot \rangle \rangle$                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7, 6   | SPLCK | Sampling period | Select 1c/2 <sup>2</sup> , 1c/2 <sup>4</sup> , 1c/2 <sup>4</sup> , or fc/2 <sup>5</sup> for the position detection sampling period.                                                                                                                                                                                                                                                                                          |
| 5, 4   | SPLMD | Sampling mode   | Select one of three modes: sampling only when PWM signal is active (when PWM is on), sampling regularly, or sampling when the lower side (X, Y, Z) phases are conducting current.                                                                                                                                                                                                                                            |
| 3 to 0 | PDCMP | Sampling count  | In ordinary mode, when the port status and the set expected value match and continuously match as many times as the sampling counts set, a position detection signal is output and an interrupt is generated. In unmatch detection mode, when the said status and value do not match and continuously unmatch as many times as the sampling counts set, a position detection signal is output and an interrupt is generated. |

(())

| PDCRA |         |                                                |                                                                                                                                                                                                                                                                                                                                                         |
|-------|---------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | SWSTP   | Stop sampling in software                      | Sampling can be stopped in software by setting this bit to 1 (e.g., by writing to this register).<br>Sampling is performed before stopping and when position detection results match, a po-<br>sition detection interrupt is generated, with sampling thereby stopped.                                                                                  |
| 6     | swstt < | Start sampling in software                     | Sampling can be started by setting this bit to 1 (e.g., by writing to this register).                                                                                                                                                                                                                                                                   |
| 5     | SPTM3   | Stop sampling using Timer 3                    | Sampling can be stopped by a trigger from Timer 3 by setting this bit to 1.<br>Sampling is performed before stopping and when position detection results match, a po-<br>sition detection interrupt is generated, with sampling thereby stopped.                                                                                                        |
| 4     | STTM2   | Start sampling using Timer 2                   | Sampling can be started by a trigger from Timer 3 by setting this bit to 1.                                                                                                                                                                                                                                                                             |
| 3     | PDNUM   | Number of position signal in-<br>put pins      | Select whether to use three pins (PDU/PDV/PDW) or one pin (PDU only) for position signal input. When one pin is selected, the expected values of PDV and PDW are ignored. When performing position detection with two pins or a pin other than PDU, position signal input can be masked as 0 by setting unused pin(s) for output.                       |
| 2     | REEN    | Recount occurrences of matching when PWM is on | When performing sampling while PWM is on, occurrences of matching are recounted each time PWM signal turns on by setting this bit to 1 (when recounting occurrences of matching, the count is reset each time PWM turns off). When this bit is set to 0, occurrences of matching are counted continuously regardless PWM interval.                      |
| 1     | DTMD    | Position detection mode                        | Setting this bit to 0 selects ordinary mode where position is detected when the expected value set in the register and the port input unmatch and then match. Setting this bit to 1 selects unmatch detection mode where position is detected at the time the port status changes to another one from the status in which it was when sampling started. |
| 0     | PDCEN   | Position detection function                    | The position detection function is activated by setting this bit to 1.                                                                                                                                                                                                                                                                                  |

SDREG

| 6 to 0 | SDREG | Sampling delay | Set a time for which to stop sampling in order to prevent erroneous detection due to noise that occurs immediately after PWM output turns on (immediately after the transistor turns on). (Figure 14-5) |
|--------|-------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|--------|-------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

14.3 Position Detection Unit



## Figure 14-5 Position Detection Sampling Timing with the PWMON Period Selected



### Position Detection Circuit Registers [Addresses (PMD1 and PMD2)]

| PDCRC                              | 7           | 6                                                                                            | 5 4                                      | 3                | 2 1 0                                                                                                                                                                             |
|------------------------------------|-------------|----------------------------------------------------------------------------------------------|------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (01FA2H                            | ) -         | -                                                                                            | EMEM                                     | SMON             | PDTCT (Initial value: **00 0000)                                                                                                                                                  |
| (01FD2H                            | )           |                                                                                              |                                          |                  |                                                                                                                                                                                   |
|                                    | 5, 4        | EMEM Hold result of position detection<br>at PWM edge (Detect position<br>detected position) |                                          |                  | 10: Detected in the current pulse                                                                                                                                                 |
|                                    | 3           | SMON                                                                                         | Monitor sampling sta                     | atus             | 0: Sampling idle<br>1: Sampling in progress                                                                                                                                       |
|                                    | 2 to 0      | PDTCT                                                                                        | Hold position signal                     | input status     | Holds the status of the position signal input during unmatch detection mode. Bits 2 to 0 correspond to W, V, and U phases                                                         |
|                                    |             |                                                                                              |                                          |                  | $\langle \rangle \rangle \langle \rangle \rangle \langle \rangle \rangle$                                                                                                         |
| PDCRB                              | 7           | 6                                                                                            | 5 4                                      | 3                |                                                                                                                                                                                   |
| (01FA1H                            | ,           | SPLCK                                                                                        | SPLMD                                    |                  | PDCMP (Initial value: 0000 0000)                                                                                                                                                  |
| (01FD1H                            | )           |                                                                                              |                                          |                  |                                                                                                                                                                                   |
|                                    | 7, 6        | SPLCK                                                                                        | Select sampling inpu                     | ut clock         | 00 (fc/2 <sup>2</sup> [Hz] (200 ns at 20 MHz)<br>01: fc/2 <sup>3</sup> (400 ns at 20 MHz)<br>10: fc/2 <sup>4</sup> (800 ns at 20 MHz)<br>11: fc/2 <sup>5</sup> (1.6 µs at 20 MHz) |
|                                    | 5, 4        | SPLMD                                                                                        | Sampling mode                            | $\sum_{i=1}^{n}$ | 00; Sample when PWM is on<br>01: Sample regularly<br>10: Sample when lower phases conducting current<br>11: Reserved                                                              |
|                                    | 3 to 0      | PDCMP                                                                                        | Position detection m<br>counts           | atched           | 1 to 15 times (Counts 0 and 1 are assumed to be one time.)                                                                                                                        |
| Not<br>PDCRA<br>(01FA0H<br>(01FD0H | 7<br>) SWST |                                                                                              | ng, keep the PDCE                        | N bit reset      | et to "0" (disable position detection function).                                                                                                                                  |
|                                    | 7           | SWSTP                                                                                        | Stop sampling in sol                     | ftware           | 0: No operation<br>1: Stop sampling<br>W                                                                                                                                          |
| $\langle$                          | 6           | SWSTT                                                                                        | Start sampling in so                     | ftware           | 0: No operation<br>1: Start sampling                                                                                                                                              |
| $\overline{\langle}$               | 5           | SPTM3                                                                                        | Stop sampling using                      | Timer 3          | 0: Disable<br>1: Enable                                                                                                                                                           |
|                                    |             | STTM2                                                                                        | Start sampling using                     | Timer 2          | 0: Disable<br>1: Enable                                                                                                                                                           |
|                                    | 3           | PDNUM                                                                                        | Number of position s                     | signal input     | 1: Compare one pin (PDU) only                                                                                                                                                     |
|                                    | 2           | RCEN                                                                                         | Recount occurrence<br>ing when PWM is or |                  | Continue counting from previously PWM on     I: Recount each time PWM turns on                                                                                                    |
|                                    | 1           | DTMD                                                                                         | Position detection m                     | ode              | 0: Ordinary mode<br>1: Unmatch detection mode                                                                                                                                     |
|                                    | 0           | PDCEN                                                                                        | Enable/Disable position function         | tion detec-      | 0: Disable<br>1: Enable (Sampling starts)                                                                                                                                         |

14.3 Position Detection Unit

Note:Read-modify-write instructions, such as a bit manipulation instruction, cannot access the PDCRA because it contains a write only bit.





## 14.4 Timer Unit



The timer unit has an up counter (mode timer) which is cleared by a position detection interrupt (INTPDC). Using this counter, it can generate three types of timer interrupts (INTTMR1 to 3). These timer interrupts may be used to produce a commutation trigger, position detection start trigger, etc. Also, the mode timer has a capture function which automatically captures register data in synchronism with position detection or overload protection. This capture function allows motor revolutions to be calculated by measuring position detection intervals.

### 14.4.1 Configuration of the Timer Unit

The timer unit consists mainly of a mode timer, three timer comparator, and mode capture register, and is controlled by timer control registers and timer compare registers.

- The mode timer can be reset by a signal from the position detection circuit, Timer 3, or overload protective circuit. If the mode timer overflows without being reset, it stops at FFFFH and sets an overflow flag in the control register.
- The value of the mode timer during counting can be read by capturing the count in software and reading the capture register.
- Timer 1 and Timers 2 and 3 generate an interrupt signal by magnitude comparison and matching comparison, respectively. Therefore, Timer 1 can generate an interrupt signal even when it could not write to the compare register in time and the counter value at the time of writing happens to exceed the register's set value.
- When any one of Timers 1 to 3 interrupts occurs, the next interrupts can be enabled by writing a new value to the respective compare registers (CMP1, CMP2, CMP3).
- When capturing by position detection is enabled, the capture register has the timer value captured in it each time position is detected. In this way, the capture register always holds the latest value.

Page 147

#### 14.4 Timer Unit

#### 14.4.1.1 **Timer Circuit Register Functions**

MTCRB

| MITOIND |       |                                                |                                                                                                                                                                                                                                                                                               |
|---------|-------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7       | DBOUT | Debug output                                   | Debug output can be produced by setting this bit to 1. Because interrupt signals to the interrupt control circuit are used for each interrupt, hardware debugging without software delays are possible. See the debug output diagram (Figure 14-8). Output ports: P67 for PMD1, P77 for PMD2. |
| 5       | TMOF  | Mode timer overflow                            | This bit shows that the timer has overflowed.                                                                                                                                                                                                                                                 |
| 3       | CLCP  | Capture mode timer by over-<br>load protection | When this bit is set to 1, the timer value can be captured using the overload protection signal (CL) as a trigger.                                                                                                                                                                            |
| 2       | SWCP  | Capture mode timer in soft-<br>ware            | When this bit is set to 1, the timer value can be captured in software (e.g., by writing to this register).                                                                                                                                                                                   |
| 1       | PDCCP | Capture mode timer by posi-<br>tion detection  | When this bit is set to 1, the timer value can be captured using the position detection signal as a trigger.                                                                                                                                                                                  |

| MTCRA   |       |                                         |                                                                                                                                                                                                        |
|---------|-------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7, 6, 5 | TMCK  | Select clock                            | Select the timer clock.                                                                                                                                                                                |
| 4       | RBTM3 | Reset mode timer from Timer 3           | When this bit is set to 1, the mode timer is reset by a trigger from Timer 3.                                                                                                                          |
| 3       | RBCL  | Reset mode timer by overload protection | When this bit is set to 1, the mode timer is reset by the overload protection signal (CL) as a trigger.                                                                                                |
| 2       | SWRES | Reset mode timer in software            | When this bit is set to 1, the mode timer is reset in software (e.g., by writing to this register)                                                                                                     |
| 1       | RBPDC | Reset mode timer by position detection  | When this bit is set to 1, the mode timer is reset by the position detection signal as a trigger.                                                                                                      |
| 0       | TMEN  | Enable/disable mode timer               | The mode timer is started by setting this bit to 1. Therefore, Timers 1 to 3 must be set with CMP before setting this bit. If this bit is set to 0 after setting CMP, CMP settings become ineffective. |

| MCAP | Mode capture                       | Position detection interval can be read out.                                                                                                                                                    |
|------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                                    |                                                                                                                                                                                                 |
| CMP1 | Timer 1 (commutation)              | Timers 1 to 3 are enabled while the mode timer is operating. An interrupt can be generated                                                                                                      |
| CMP2 | Timer 2 (position detection start) | once by setting the corresponding bit in this register. The interrupt is disable when an in-<br>terrupt is generated or the timer is reset. To use the timer again, set the register back again |
| CMP3 | Timer 3 (overflow)                 | even if data is same.                                                                                                                                                                           |



Figure 14-8 DBOUT Debug Output Diagram

2

1\

0

SWRES

RBPDC

TMEN

W

R/W

#### Timer Circuit Registers [Addresses (PMD1 and PMD2)]

| MTCRB                         | 7                                                                     | 6                                              | 5                      | 4                        | 3           | 2                                                                                                 | 1                                            | 0                           |                             |     |
|-------------------------------|-----------------------------------------------------------------------|------------------------------------------------|------------------------|--------------------------|-------------|---------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------|-----------------------------|-----|
| (01FA5H)                      | DBOU                                                                  | т - Г                                          | TMOF                   | -                        | CLCP        | SWCP                                                                                              | PDCCP                                        | -                           | (Initial value: 0*0*0 000*) |     |
| (01FD5H)                      |                                                                       | J                                              |                        | I                        |             | <u> </u>                                                                                          | <u>.                                    </u> |                             |                             |     |
|                               | 7                                                                     | DBOUT                                          | Debug o                | utput                    |             | 0: Disabl<br>1: Enable                                                                            | e<br>e (P67 for PN                           | /ID1, P77 fe                | or PMD2)                    | R/W |
|                               | 5                                                                     | TMOF                                           | Mode tin               | ner overflow             | v           | 0: No ove<br>1: Overfle                                                                           |                                              | $\langle $                  |                             | R   |
|                               | 3                                                                     | CLCP                                           | Capture<br>protectio   |                          | by overload | 0: Disable<br>1: Enable                                                                           |                                              |                             |                             |     |
|                               | 2                                                                     | SWCP                                           | Capture                | mode timer               | in software | 0: No operation<br>1: Capture                                                                     |                                              |                             |                             |     |
|                               | 1 PDCCP Capture mode timer by position detection 0: Disable 1: Enable |                                                |                        |                          |             |                                                                                                   |                                              |                             |                             | R/W |
| MTCRA<br>(01FA4H)<br>(01FD4H) | 2: Read-n<br>contain                                                  | nodify-write in<br>s a write-only<br>6<br>TMCK | struction<br>bit.<br>5 | s, such as<br>4<br>RBTM3 | 3 (<br>RBCL | nipulation<br>2<br>SWRES                                                                          | 1<br>RBPDC                                   | 0<br>TMEN                   | (Initial value: 0000 0000)  |     |
| -                             | 7, 6, 5                                                               | TMCK<br>RBTM3                                  | Select cl              | 3                        | om Timer 3  | 010: fc/2<br>100: fc/2<br>110: fc/2<br>001: fc/2<br>011: Res<br>101: Res<br>111: Res<br>0: Disabl | erved<br>e<br>e                              | 20 MHz)<br>0 MHz)<br>0 MHz) |                             | R/W |
|                               | 3                                                                     | RBCL                                           | Reset m<br>protectio   | ode timer b              | y overload  | 0: Disabl<br>1: Enable                                                                            |                                              |                             |                             |     |

Note 1: When changing MTCRA<TMCK> setting, keep the MTCRA<TMEN> bit reset to "0" (disable mode timer).

Reset mode timer in software

Reset mode timer by position detection

Enable/disable mode timer

Note 2: Read-modify-write instructions, such as a bit manipulation instruction, cannot access the MTCRA because it contains a write-only bit.

1: Enable timer start

0: No operation

1: Reset

0: Disable

1: Enable

0: Disable

|                                                                                                                                                                         | F      | E       | D       | С       | В  | A      | 9   | 8                                    | 7     | 6       | 5      | 4             | 3         | 2                | 1   | 0          | 1                                    |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|---------|---------|----|--------|-----|--------------------------------------|-------|---------|--------|---------------|-----------|------------------|-----|------------|--------------------------------------|------|
| (01FA7H, 01FA6H)<br>(01FD7H, 01FD6H)                                                                                                                                    | DF     | DE      | DD      | DC      | DB | DA     | D9  | D8                                   | D7    | D6      | D5     | D4            | D3        | D2               | D1  | D0         | (Initial value: 0000 0000<br>0000)   | 0000 |
| МС                                                                                                                                                                      | AP     |         | Mode    | captu   | re |        |     |                                      | Р     | osition | detect | tion inf      | terval    |                  | ~   |            |                                      | R    |
|                                                                                                                                                                         |        |         | mouo    | ouptu   |    |        |     |                                      |       |         | uotoo  |               | .or rui   |                  |     | $\geq$     | $\sim$                               |      |
| CMP1<br>(01FA9H, 01FA8H)                                                                                                                                                | F      | E       | D       | С       | В  | А      | 9   | 8                                    | 7     | 6       | 5      | 4             | 3         | 2                | 1   | 6          | (Initial value: 0000 0000            | 0000 |
| (01FD9H, 01FD8H)                                                                                                                                                        | DF     | DE      | DD      | DC      | DB | DA     | D9  | D8                                   | D7    | D6      | D5     | D4            | D3        | D2               | D1  | 20         | 0000)                                | 0000 |
| CMP2                                                                                                                                                                    | CMP2 F |         |         |         | В  | A      | 9   | 8                                    | 7     | 6       | 5      | 4             | 3         | 2                |     | $\int_{0}$ |                                      |      |
| (01FABH, 01FAAH)<br>(01FDBH, 01FDAH)                                                                                                                                    | DF     | E<br>DE | D<br>DD | C<br>DC | DB | DA     | D9  | D8                                   | D7    | D6      | D5     | D4            | D3        |                  | Dor | D0         | (Initial value: 0000 0000<br>0000)   | 0000 |
| (UIFDBH, UIFDAH)                                                                                                                                                        |        |         |         |         |    |        |     |                                      |       |         |        | ~             | $\square$ | $\overline{)}$   |     |            |                                      |      |
| CMP3<br>(01FADH, 01FACH)                                                                                                                                                | F      | E       | D       | С       | В  | A      | 9   | 8                                    | 7     | 6       | 5      | 4             | 3         | 2                | 1   | 0          | (Initial value; 0000 0000            | 0000 |
| (01FDDH, 01FDCH)                                                                                                                                                        | DF     | DE      | DD      | DC      | DB | DA     | D9  | D8                                   | D7    | D6      | D5     | <u>/</u> 04 « |           | D2               | D1  | DO         | (initial value, 0000 0000 (<br>0000) | 0000 |
| CMP1 Timer 1 Magnitude comparison compare register                                                                                                                      |        |         |         |         |    |        |     |                                      |       |         |        |               |           |                  |     |            |                                      |      |
| CMP2 Timer 2                                                                                                                                                            |        |         |         |         |    |        | - / | Matching comparison compare register |       |         |        |               |           | R/W              |     |            |                                      |      |
| CMP3 Timer 3 Matching col                                                                                                                                               |        |         |         |         |    |        |     |                                      | g com | oariso  | n com  | pare re       | gister    | $\left( \right)$ | )   |            |                                      |      |
| Note:Read-modify-write instructions, such as a bit manipulation instruction, cannot access the MTCRB or MTCRA register because these registers contain write-only bits. |        |         |         |         |    |        |     |                                      |       |         |        |               |           |                  |     |            |                                      |      |
|                                                                                                                                                                         |        | )       | (       |         |    | $\sum$ | )~  |                                      |       |         |        |               |           |                  |     |            |                                      |      |



#### 14.4.1.2 Outline Processing in the Timer Unit

## 14.5 Three-phase PWM Output Unit

The Three-phase PWM Output Unit has the function to generate three-phase PWM waves with any desired pulse width and the commutation function capable of brushless DC motor control. In addition, it has the protective functions such as overload protection and emergency stop functions necessary to protect the power drive unit, and the dead time adding function which helps to prevent the in-phase upper/lower transistors from getting shorted by simultaneous turn-on when switched over.

For the PWM output pin (U,V,W,X,Y,Z), set the port register PxDR and PxCR (x = 3,5) to 1. The PWM output initially is set to be active low, so that if the output needs to be used active high, set up the MDCRA Register accordingly.

#### 14.5.1 Configuration of the three-phase PWM output unit

The three-phase PWM output unit consists of a pulse width modulation circuit, commutation control circuit, protective circuit (emergency stop and overload), and a dead time control circuit.

#### 14.5.1.1 Pulse width modulation circuit (PWM waveform generating unit)

This circuit produces three-phase independent PWM waveforms with an equal PWM frequency. For PWM waveform mode, triangular wave modulation or sawtooth wave modulation can be selected by using the PMD Control Register (MDCRA) bit 1. The PWM frequency is set by using the PMD Period Register (MDPRD). The following shows the relationship between the value of this register and the PWM counter clock set by the MDCRB Register, PWMCK.

| Sawtooth wave PWM: M       | OPRO              | Register set value = |              | 1                     |
|----------------------------|-------------------|----------------------|--------------|-----------------------|
| Sawtootii wave i wivi. ivi |                   | Rogister set variae  | PWM frequenc | $v [Hz] \times PWMCK$ |
|                            | $\langle \rangle$ |                      |              | , [] ··-··            |

Triangular wave PWM. MDPRD Register set value =  $\frac{1}{PWM \text{ frequency } [H_Z] \times 2 \times PWMCK}$ 

The PMD Period Register (MDPRD) is comprised of dual-buffers, so that CMPU, V, W Register is updated with PWM period

When the waveform arithmetic circuit is operating, the PWM waveform output unit receives calculation results from the waveform arithmetic circuit and by using the results as CMPU, V, W Register set value, it outputs independent three-phase PWM waveforms. When the waveform calculation function is enabled by the waveform arithmetic circuit and transfer of calculation results into the CMPU to W Registers is enabled (with EDCRA Register bit 2), the CMPU to W Registers are disabled against writing.

When the waveform calculation function is enabled (with EDCRA Register bit 1) and transfer of calculation results into the CMPU, V, W Registers is disabled (with EDCRA Register bit 4), the calculation results are transferred to the buffers of CMPU, V, W Registers, but not output to the port.

Read-accessing the CMPU, V, and W registers can read the calculation results of the waveform arithmetic circuit that have been input to a buffer. After changing the read calculation result data by software, writing the changed data to the CMPU, V, and W registers enables an arbitrary waveform other than a sinusoidal wave to be output. When the registers are read after writing, the values written to the registers are read out if accessed before the calculation results are transferred after calculation is finished.



The values of the PWM Compare Registers (CMPU/V/W) and the carrier wave generated by the PWM Counter (MDCNT) are compared for the relative magnitude by the comparator to produce PWM waveforms.

The PWM Counter is a 12-bit up/down counter with a 100 ns (at fc = 20 MHz) resolution.

For three-phase output control, two methods of generating three-phase PWM waveforms can be set.

- 1. Three-phase independent mode: Values are set independently in the three-phase PMD Compare Registers to produce three-phase independent PWM waveforms. This method may be used to produce sinusoidal or any other desired drive waveforms.
- 2. Three-phase common mode: A value is set in only the U-phase PMD Compare Register to produce three in-phase PWM waveforms using the U phase set value. This method may be used for DC motor square wave drive.

The three-phase PMD Compare Registers each have a comparison register to comprise a dual-buffer structure. The values of the PMD Compare Registers are loaded into their respective comparison registers synchronously with PWM period.



#### 14.5.1.2 Commutation control circuit

Output ports are controlled depending on the contents set in the PMD Output Register (MDOUT). The contents set in this register are divided into two, one for selecting the synchronizing signal for port output, and one for setting up port output. The synchronizing signal can be selected from Timers 1 or 2, position detection signal, or without sync. Port output can be synchronized to this synchronizing signal before being further synchronized to the PWM signal sync. The MDOUT Register's synchronizing signal select bit becomes effective immediately after writing. Other bits are dual-buffered, and are updated by the selected synchronizing signal.

Example: Commutation timing for one timer period with PWM synchronization specified



Output on six ports can be set to be active high or active low independently of each other by using the MDCRA Register bits 5 and 4. Furthermore, the U, V, and W phases can individually be selected between PWM output and H/L output by using the MDOUT Register bits A to 8 and 5 to 0. When PWM output is selected, PWM waveforms are output; when H/L output is selected, a waveform which is fixed high or low is output. The MDOUT Register bits E to C set the expected position signal value for the position detection circuit.



Figure 14-10 Pulse Width Modulation Circuit





## 14.5.2 Register Functions of the Waveform Synthesis Circuit

| MDCRB  |                          |                                    | <u> </u>                   |
|--------|--------------------------|------------------------------------|----------------------------|
| PWMCK  | Select PWM counter clock | Select PWM counter clock.          |                            |
|        |                          |                                    |                            |
|        |                          |                                    |                            |
|        |                          | 4                                  | $\sim$ ( $\sim$ / $\sim$ ) |
|        |                          |                                    |                            |
|        |                          |                                    |                            |
|        |                          | G                                  |                            |
|        |                          | 4(                                 |                            |
|        |                          |                                    |                            |
|        |                          | $(\sqrt{2})$                       | $(\bigcirc)$               |
|        |                          |                                    |                            |
|        |                          |                                    | $\mathcal{C}$              |
|        |                          |                                    |                            |
|        |                          |                                    | (7)                        |
|        |                          |                                    |                            |
|        |                          |                                    |                            |
|        | (                        | $\bigcirc$ $\checkmark$ $\bigcirc$ | _ ))                       |
|        |                          |                                    | $\sim$                     |
|        |                          | $\bigwedge$                        |                            |
|        |                          |                                    |                            |
|        | $\sim (7/s)$             |                                    |                            |
|        |                          | $\sim (7)$                         |                            |
|        |                          |                                    |                            |
|        |                          |                                    |                            |
|        |                          |                                    |                            |
|        |                          | $\searrow$                         |                            |
|        |                          | >                                  |                            |
| $\sim$ |                          | $\searrow$                         |                            |
|        |                          | $\backslash$                       |                            |
|        |                          | /                                  |                            |
|        |                          |                                    |                            |
|        |                          |                                    |                            |

## TOSHIBA

| MDCRA |        |                                            |                                                                                                                                                                                                                                                                        |
|-------|--------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | HLFINT | Select half-period interrupt               | When this bit is set to 1, INTPWM is generated every half period (at triangular wave peak and valley) in the case of center PWM output and PINT = 00. In other cases, this setting has no meaning.                                                                     |
| 6     | DTYMD  | DUTY mode                                  | Select whether to set the duty cycle independently for three phases using the CMPU to W Registers or in common for all three phases by setting the CMPU Register only.                                                                                                 |
| 5     | POLH   | Upper-phase port polarity                  | Select the upper-phase output port polarity. Make sure the waveform synthesis function (MDCRA Register bit 0) is idle before selecting this port polarity.                                                                                                             |
| 4     | POLL   | Lower-phase port polarity                  | Select the lower-phase output port polarity. Make sure the waveform synthesis function (MDCRA Register bit 0) is idle before selecting this port polarity.                                                                                                             |
| 3, 2  | PINT   | PWM interrupt frequency                    | Select the frequency at which to generate a PWM interrupt from four choices available:<br>every PWM period or once every 2, 4, or 8 PWM periods. When setting of this bit is altered<br>while operating, an interrupt may be generated at the time the bit is altered. |
| 1     | PWMMD  | PWM mode                                   | Select PWM mode. PWM mode 0 is an edge PWM (sawtooth wave), and PWM mode 1 is a center PWM (triangular wave).                                                                                                                                                          |
| 0     | PWMEN  | Enable/Disable waveform generation circuit | When enabling this circuit (for waveform output), be sure to set the output port polarity and other bits of this register (other than MDCRA bit 0) beforehand.                                                                                                         |

| 0     | PWMEN | generation circuit | other bits of this register (other than MDCRA bit 0) beforehand.  |
|-------|-------|--------------------|-------------------------------------------------------------------|
| DTR   |       |                    |                                                                   |
| DTR   | Dead  | time               | Set the dead time between the upper-phase and lower-phase outputs |
| MDOUT |       |                    |                                                                   |

| MDOUT   |           |                                |                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|-----------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F       | UPDWN     | PWM counter flag               | This bit indicates whether the PWM counter is counting up or down. When edge PWM (sawtooth wave) is selected, it is always set to 0.                                                                                                                                                                                                                                                                     |
| E, D, C | PDEXP     | Mode compare register          | Set the data to be compared with the position detection input port. The comparison data is<br>adopted as the expected value simultaneously when port output sync settings made with<br>MDOUT are reflected in the ports.<br>(This is the expected position detection input value for the output set with MDOUT next<br>times)                                                                            |
| В       | PSYNC     | Select PWM synchronization     | Select whether or not to synchronize port output to PWM period after being synchronized to the synchronizing signal selected with SYNCS. If selected to be synchronized to PWM output is kept waiting for the next PWM after being synchronized with SYNCS. Waveforr settings are overwritten in new settings are written to the register during this time, and output is generated with those settings. |
| А       | WPWM      |                                |                                                                                                                                                                                                                                                                                                                                                                                                          |
| 9       | VPWM      | Control UVW-phase RWM          | Set U, V, and W-phase port outputs. (See the Table 14-3)                                                                                                                                                                                                                                                                                                                                                 |
| 8       | UPWM      |                                | $(\overline{\Omega})^{\wedge}$                                                                                                                                                                                                                                                                                                                                                                           |
| 7, 6    | SYNCS     | Select port output sync signal | Select the synchronizing signal with which to output UVW-phase settings to ports. The synchronizing signal can be selected from Timers 1 or 2, position detection, or asynchronous. Select asynchronous when the initial setting, otherwise the above setting isn't reflected immediately.                                                                                                               |
| 5, 4    | WOC       |                                |                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3, 2    | voc       | Control UVW-phase outputs      | Set U, V, and W-phase port outputs. (See the Table 14-3)                                                                                                                                                                                                                                                                                                                                                 |
| 1, 0    | uoc       | $\sum $                        | ~                                                                                                                                                                                                                                                                                                                                                                                                        |
|         |           |                                |                                                                                                                                                                                                                                                                                                                                                                                                          |
| MDQN    | NT (PWM)  | ounter                         | This is a 12-bit read-only register used to count PWM periods.                                                                                                                                                                                                                                                                                                                                           |
|         |           |                                |                                                                                                                                                                                                                                                                                                                                                                                                          |
| MDPE    | RD Set PW | /M period                      | This register determines PWM period, and is dual-buffered, allowing PWM period to be altered even while the PWM counter is operating. The buffers are loaded every PWM period. When 100 ns is selected for the PWM counter clock, make sure the least significant bit is set to 0.                                                                                                                       |
|         |           |                                |                                                                                                                                                                                                                                                                                                                                                                                                          |
| CMP     | υ         |                                | This comparison register determines the pulse widths output in the respective UVW pha                                                                                                                                                                                                                                                                                                                    |

| CMPU<br>CMPV<br>CMPW | Set PWM pulse width | This comparison register determines the pulse widths output in the respective UVW phases. This register is dual-buffered, and the pulse widths are determined by comparing the buffer and PWM counter. |
|----------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|----------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

14.5 Three-phase PWM Output Unit

| MDCRB   | 7      | 6             | 5                     | 4                                 | 3                                                                                                                           | 2                                                                | 1                                                                                                                                                                    | 0                 | _                             |  |  |  |
|---------|--------|---------------|-----------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------|--|--|--|
| 01FAFH) | -      | -             | -                     | -                                 | -                                                                                                                           | -                                                                | PW                                                                                                                                                                   | МСК               | (Initial value: **** **00)    |  |  |  |
| )1FDFH) |        |               |                       |                                   |                                                                                                                             |                                                                  |                                                                                                                                                                      |                   |                               |  |  |  |
| _       |        |               |                       |                                   |                                                                                                                             |                                                                  |                                                                                                                                                                      |                   |                               |  |  |  |
|         |        |               |                       |                                   |                                                                                                                             |                                                                  | 00: fc/2 [Hz] (100 ns at 20 MHz)<br>01: fc/2 <sup>2</sup> (200 ns at 20 MHz)<br>10: fc/2 <sup>3</sup> (400 ns at 20 MHz)<br>11: fc/2 <sup>4</sup> (800 ns at 20 MHz) |                   |                               |  |  |  |
|         | 1, 0   | PWMCK         | PWM co                | unter Seleo                       | ct clock                                                                                                                    |                                                                  |                                                                                                                                                                      |                   |                               |  |  |  |
|         |        |               |                       |                                   |                                                                                                                             |                                                                  |                                                                                                                                                                      |                   |                               |  |  |  |
| L       |        |               | 1                     |                                   |                                                                                                                             | 1                                                                |                                                                                                                                                                      | $\rightarrow$     |                               |  |  |  |
| Note    | :When  | changing sett | ing, keep             | the PWM                           | EN bit rese                                                                                                                 | et to "0" (c                                                     | lisable wav                                                                                                                                                          | ve form sy        | unthesis function).           |  |  |  |
|         |        |               |                       |                                   |                                                                                                                             |                                                                  | /                                                                                                                                                                    |                   |                               |  |  |  |
|         |        |               |                       |                                   |                                                                                                                             |                                                                  | 2                                                                                                                                                                    | $( \ )$           |                               |  |  |  |
| IDCRA   | 7      | 6             | 5                     | 4                                 | 3                                                                                                                           | 2                                                                | 1                                                                                                                                                                    | 0                 | <u>s</u>                      |  |  |  |
| IFAEH)  | HLFIN  | T DTYMD       | POLH                  | POLL                              | PI                                                                                                                          | NT                                                               | RWMMD                                                                                                                                                                | PWMEN             | (Initial value: 0000 0000)    |  |  |  |
| IFDEH)  |        |               |                       |                                   |                                                                                                                             |                                                                  |                                                                                                                                                                      |                   |                               |  |  |  |
|         |        |               |                       |                                   |                                                                                                                             |                                                                  |                                                                                                                                                                      |                   |                               |  |  |  |
|         | 7      | HLFINT        | Select h              | alf-period ir                     | nterrunt                                                                                                                    |                                                                  | upt as speci                                                                                                                                                         |                   |                               |  |  |  |
| _       |        |               |                       |                                   |                                                                                                                             |                                                                  | <hr/>                                                                                                                                                                |                   | hen PINT = 00                 |  |  |  |
|         | 6      | DTYMD         | DUTY m                | ode                               | (                                                                                                                           |                                                                  | se in comm                                                                                                                                                           | 1 (               | 7/\$                          |  |  |  |
| -       |        |               |                       |                                   |                                                                                                                             | 0: Active                                                        |                                                                                                                                                                      |                   |                               |  |  |  |
|         | 5      | POLH          | Upper-pl              | hase port p                       | olařity                                                                                                                     | 1: Active                                                        | / /                                                                                                                                                                  |                   |                               |  |  |  |
|         | 4      | POLL          | l ower-p              | hase port p                       | olarity                                                                                                                     | 0: Active                                                        | e low                                                                                                                                                                | $\langle \rangle$ |                               |  |  |  |
|         | •      |               |                       | ace portp                         |                                                                                                                             | 1: Active high                                                   |                                                                                                                                                                      |                   |                               |  |  |  |
|         |        |               |                       | $(\mathcal{C})$                   | $\sim$                                                                                                                      | 00: Interrupt every period<br>01: Interrupt once every 2 periods |                                                                                                                                                                      |                   |                               |  |  |  |
|         | 3, 2   | PINT          | Select P              | WM \interru                       | pt (trigger)                                                                                                                | 10: Interrupt once every 4 periods                               |                                                                                                                                                                      |                   |                               |  |  |  |
|         |        |               | 6                     |                                   |                                                                                                                             | 11: Interrupt once every 8 periods                               |                                                                                                                                                                      |                   |                               |  |  |  |
|         | 1      | PWMMØ         | RWM                   | de)                               |                                                                                                                             |                                                                  | mode0 (Ed                                                                                                                                                            | -                 |                               |  |  |  |
| _       |        |               |                       |                                   |                                                                                                                             |                                                                  | mode1 (Ce                                                                                                                                                            | nter: Triang      | gular wave)                   |  |  |  |
|         | 0      | PWMEN         | Enable/c<br>thesis fu | fisable wav                       | eform syn-                                                                                                                  | 0: Disable<br>1: Enable (Waveform output)                        |                                                                                                                                                                      |                   |                               |  |  |  |
|         |        |               |                       | $\langle$                         |                                                                                                                             |                                                                  |                                                                                                                                                                      |                   |                               |  |  |  |
| DTR     | 7~     | <u> </u>      | 5                     | 4                                 | 3                                                                                                                           | 2                                                                | 1                                                                                                                                                                    | 0                 |                               |  |  |  |
| FBEH)   | -      | X - J         | D5                    | D4                                | D3                                                                                                                          | D2                                                               | D1                                                                                                                                                                   | D0                | (Initial value: **00 0000)    |  |  |  |
| FEEH)   |        | $\sim$        |                       |                                   |                                                                                                                             | !                                                                | 1                                                                                                                                                                    | !                 |                               |  |  |  |
| $\sim$  | ((     |               |                       | $\langle \langle \langle \rangle$ |                                                                                                                             |                                                                  |                                                                                                                                                                      |                   |                               |  |  |  |
| $\neg$  | 5 to 0 | DTR           | Dead tim              | ie                                | $\diamond$                                                                                                                  | 2 <sup>3</sup> /fc × 6                                           | bit (maximu                                                                                                                                                          | ım 25.2 µs        | at 20 MHz) RA                 |  |  |  |
|         |        | (             | $\Box$                | $\bigcirc$                        |                                                                                                                             |                                                                  |                                                                                                                                                                      |                   | ŀ                             |  |  |  |
| Note    | :When  | changing sett | ing, keep             | the MDCI                          | RA <pwme< td=""><td>EN&gt; bit re</td><td>set to "0" (</td><td>disable w</td><td>ave form synthesis function).</td></pwme<> | EN> bit re                                                       | set to "0" (                                                                                                                                                         | disable w         | ave form synthesis function). |  |  |  |

#### Waveform Synthesis Circuit Registers [Addresses (PMD1 and PMD2)]

# TOSHIBA

| MDOUT               | F                                  | E     | D                      | С                       | В                                             | А                                                                                               | 9                                                     | 8               |                                   |   |  |
|---------------------|------------------------------------|-------|------------------------|-------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------------------------|---|--|
| (01FB3H,            |                                    | N     | PDEXP                  |                         | PSYNC                                         | WPWM                                                                                            | VPWM                                                  | UPWM            |                                   |   |  |
| 01FB2H)<br>(01FE3H, | 7                                  | 6     | 5                      | 4                       | 3                                             | 2                                                                                               | 1                                                     | 0               |                                   |   |  |
| 01FE2H)             |                                    | SYNCS | WC                     | C                       | V                                             | C                                                                                               | UC                                                    | C               | (Initial value: 00000000 0000000) |   |  |
| _                   |                                    |       |                        |                         |                                               |                                                                                                 |                                                       |                 |                                   |   |  |
|                     | F                                  | UPDWN | PWM cou                | inter flag              |                                               | 0: Counti<br>1: Counti                                                                          | • •                                                   |                 | $\langle \bigcirc \rangle$        | R |  |
|                     | E, D, C                            | PDEXP | Comparis<br>detection  |                         | for position                                  | bit E: W-phase expected value<br>bit D: V-phase expected value<br>bit C: U-phase expected value |                                                       |                 |                                   |   |  |
|                     | B PSYNC Select PWM synchronization |       |                        |                         |                                               | 0: Asynchronous<br>1: Synchronized                                                              |                                                       |                 |                                   |   |  |
|                     | A WPWM W-phase PWM output          |       |                        |                         | 0: H/L level output<br>1: PWM waveform output |                                                                                                 |                                                       |                 |                                   |   |  |
|                     | 9                                  | VPWM  | V-phase F              | PWM outp                | ut                                            | 0: H/L level output<br>1: PWM waveform output                                                   |                                                       |                 |                                   |   |  |
|                     | 8                                  | UPWM  | U-phase I              | PWM outp                | ut                                            | 0: H/L level output<br>1: PWM-waveform output                                                   |                                                       |                 |                                   |   |  |
|                     | 7, 6                               | SYNCS | Select po<br>synchroni | rt output<br>zing signa | ı<br>(                                        | 10: Syncl                                                                                       | chronous<br>hronized to<br>hronized to<br>hronized to | Timer 1         | tection                           |   |  |
|                     | 5, 4                               | WOC   | Control W              | /-phase ou              | tput                                          | $\langle \rangle$                                                                               |                                                       |                 | $\langle \rangle \rangle$         |   |  |
|                     | 3, 2                               | VOC   | Control V              | -phase out              | put                                           | See the t                                                                                       | able 1-3                                              | $\sim$          |                                   |   |  |
|                     | 1, 0                               | UOC   | Control U              | -phase ou               | tput                                          | >                                                                                               | $\langle \langle \rangle$                             |                 |                                   |   |  |
|                     |                                    |       |                        | ( (                     |                                               |                                                                                                 | $\sim$                                                | $\setminus \Pi$ |                                   |   |  |

## 14.5.3 Port output as set with UOC/VOC/WOC bits and UPWM/VPWM/WPWM bits

## Table 14-3 Example of Pin Output Settings

U-phase output polarity: Active high (POLH,POLL = 1)

|                   |        | , ac      |              | - (י -     |            | $\sim$ |  |  |  |  |  |
|-------------------|--------|-----------|--------------|------------|------------|--------|--|--|--|--|--|
|                   |        |           |              |            |            |        |  |  |  |  |  |
|                   | UQĆ    | /> 1: PWN | 1 output     | 0: H/L lev | vel output |        |  |  |  |  |  |
|                   | $\sim$ | U phase   | X phase      | U phase    | X phase    | $\sim$ |  |  |  |  |  |
|                   | 00     | PWM       | PWM          | Č(         | L          |        |  |  |  |  |  |
| $\langle \rangle$ | 0      | ))L       | PWM          |            | Н          |        |  |  |  |  |  |
|                   | 70     | PWM       | <u>~</u> L ( | H          | Ľ          |        |  |  |  |  |  |
| $\langle \subset$ |        | PWM       | PWŴ          | F          | Н          |        |  |  |  |  |  |
|                   |        |           | $\sim$       |            |            | •      |  |  |  |  |  |
|                   |        |           |              |            |            |        |  |  |  |  |  |

U-phase output polarity: Active low (POLH,POLL = 0)

|     | UPWM    |          |                     |                     |  |  |  |  |  |
|-----|---------|----------|---------------------|---------------------|--|--|--|--|--|
| UOC | 1: PWM  | 1 output | 0: H/L level output |                     |  |  |  |  |  |
|     | U phase | X phase  | U phase             | 0: H/L level output |  |  |  |  |  |
| 0 0 | PWM     | PWM      | н                   | Н                   |  |  |  |  |  |
| 0 1 | н       | PWM      | н                   | L                   |  |  |  |  |  |
| 10  | PWM     | н        | L                   | н                   |  |  |  |  |  |
| 11  | PWM     | PWM      | L                   | L                   |  |  |  |  |  |

| MDC                  | NT      | F                | Е        | D                 | С      | В                    | А         | 9                 | 8             | 7                | 6          | 5        | 4             | 3             | 2            | 1                         | 0                 | _                                    |          |
|----------------------|---------|------------------|----------|-------------------|--------|----------------------|-----------|-------------------|---------------|------------------|------------|----------|---------------|---------------|--------------|---------------------------|-------------------|--------------------------------------|----------|
| (01FB5H,             |         | -                | -        | -                 | -      | DB                   | DA        | D9                | D8            | D7               | D6         | D5       | D4            | D3            | D2           | D1                        | D0                | (Initial value:<br>****000000000000) |          |
| (01FE5H,             | 01FE4H) |                  |          |                   |        |                      |           |                   |               |                  |            |          |               |               |              |                           |                   |                                      |          |
|                      |         |                  |          |                   |        |                      |           |                   |               |                  |            |          |               |               |              | 5                         |                   |                                      |          |
| Г                    | В       | to 0             |          | PWM               | counte | er                   |           |                   |               | P                | NM pe      | eriod c  | ounter        | value         |              |                           | $\geq$            |                                      | R        |
| L                    |         |                  |          |                   |        |                      |           |                   |               | 1.               |            |          |               |               |              |                           | (                 | $\overline{)}$                       |          |
|                      |         | F                | Е        | D                 | С      | в                    | А         | 9                 | 8             | 7                | 6          | 5        | 4             | 3             | 2            | 1                         | Ø                 | $\mathcal{Y}$                        |          |
| MDP<br>(01FB7H,      |         |                  | -        | -                 | -      | DB                   | DA        | D9                | D8            | D7               | D6         | D5       | D4            | D3            | D2           | (p1/                      | 60                | (Initial value:<br>****00000000000)  |          |
| (01FE7H,             | 01FE6H) |                  |          |                   |        |                      |           |                   |               |                  |            |          |               |               | >/           | $\langle \langle \rangle$ | T                 | -                                    |          |
|                      |         |                  |          |                   |        |                      |           |                   |               |                  |            |          |               |               | $\bigcap$    | 5                         |                   |                                      |          |
| Γ                    | В       | to 0             |          | PWM               | period |                      |           |                   |               | P                | NM pe      | eriod N  | IDPRC         | >≥010         | )H           | Ľ                         |                   |                                      | R/W      |
| L                    |         |                  |          |                   |        |                      |           |                   |               |                  |            |          | 1             | $\frown$      | $\geq$       |                           |                   |                                      |          |
| CM                   | ווס     | F                | Е        | D                 | С      | в                    | А         | 9                 | 8             | 7                | 6          | 5        | 4             | 3             | 2            | 1                         | 0                 |                                      |          |
| (01FB9H,             |         | -                | -        | -                 | -      | DB                   | DA        | D9                | D8            | D7               | D6         | D5       | 704           | D3            | D2           | D1                        | DØ                | (Initial value:<br>****000000000000) |          |
| (01FE9H,             |         |                  |          |                   |        |                      | [         |                   |               |                  |            |          | $\square$     | $\mathcal{H}$ |              | $\diamond$                | $\sim$            |                                      |          |
|                      |         |                  |          |                   |        |                      |           |                   |               |                  | ((         | $\sim$   | $\overline{}$ | -             |              |                           | $\langle \rangle$ | 90                                   |          |
|                      |         | F                | Е        | D                 | С      | в                    | А         | 9                 | 8             | 7.(              | 6          | 5        | $\checkmark$  | 3             | 2            | (1                        |                   | $\searrow$                           |          |
| CMI<br>(01FBBH,      |         |                  |          | _                 |        | DB                   | DA        | D9                | D8            | D7               | D6         | D5       | D4            | D3            | D2_          |                           | De l              | (Initial value:                      |          |
| (011FEBH,            |         |                  |          |                   | _      |                      |           | 03                | (             | $\sim$           | 20         | ₿.       | 04            | 00            | (            | $\overline{\mathcal{A}}$  |                   | ****000000000000)                    |          |
|                      |         |                  |          |                   |        |                      |           |                   | Ĝ             | $\left( \right)$ | $\searrow$ |          |               |               | $\bigvee$    | $\bigcirc$                | )                 |                                      |          |
|                      |         | F                | Е        | D                 | ~      | Б                    | ^         | ~ <               | 4             | 7                | >          | _        |               | 3             | $\mathbf{n}$ |                           | 0                 |                                      |          |
| CMF                  |         |                  | <b>E</b> | U                 | С      | В                    | A         | 9                 | 8             | $\searrow$       | 6          | 5⁄       | 4             |               | 2            | 1                         | 0                 | (Initial value:                      |          |
| (01FBDH,<br>(01FEDH, |         |                  | -        | -                 | -      | DB                   | DA        | <b>D</b> 9        | D8            | Ď7               | D6         | D5       | D4            | D3            | /D2          | D1                        | D0                | ****000000000000)                    |          |
| (OTI EDIT,           |         | ,                |          |                   |        |                      | $\square$ | $\langle \rangle$ | $\mathcal{I}$ |                  |            | $\wedge$ |               |               | /            |                           |                   |                                      |          |
| Г                    |         |                  |          |                   |        | (                    | (         |                   |               |                  | ~          |          | <u> </u>      |               |              |                           |                   |                                      | <u> </u> |
|                      | H       | CMPU             |          | PWM               |        | ~                    | <u> </u>  |                   |               | _                | et U-pl    |          | $\rightarrow$ |               |              |                           |                   |                                      | -        |
|                      | H       | CMPV             |          | PWM               |        | $\left( / / \right)$ |           |                   |               |                  | et∕V-pł    |          |               |               |              |                           |                   |                                      | R/W      |
| L                    |         | CMPW             |          | PWM               | compa  | aře⁄W i              | registe   | r                 |               | S                | €t₩-p      | hase o   | luty cy       | cle           |              |                           |                   |                                      |          |
|                      |         |                  |          |                   |        |                      |           |                   |               |                  | ///        |          |               |               |              |                           |                   |                                      |          |
|                      |         |                  |          |                   |        | $\overline{}$        |           | <                 |               |                  | [] 5       | )        |               |               |              |                           |                   |                                      |          |
|                      |         |                  | 4        | $\langle \rangle$ |        |                      |           | <                 | $\langle$     |                  | 0          |          |               |               |              |                           |                   |                                      |          |
|                      |         |                  | 4        |                   |        |                      | <         |                   |               |                  | ()<br>}    |          |               |               |              |                           |                   |                                      |          |
|                      |         | $\sim$           |          |                   |        |                      | <         |                   |               |                  | \<br>      |          |               |               |              |                           |                   |                                      |          |
|                      |         | $\sum$           |          |                   |        |                      | <         |                   |               |                  | >          |          |               |               |              |                           |                   |                                      |          |
|                      |         |                  |          | 5                 |        |                      |           |                   |               |                  | 2          |          |               |               |              |                           |                   |                                      |          |
|                      | ~ (     | $\sum_{i=1}^{i}$ |          | 5                 |        |                      |           |                   |               |                  | >          |          |               |               |              |                           |                   |                                      |          |
| <                    |         | <pre>S</pre>     |          | 5                 |        |                      |           |                   |               |                  | >          |          |               |               |              |                           |                   |                                      |          |
|                      |         |                  |          |                   |        |                      |           |                   |               |                  | >          |          |               |               |              |                           |                   |                                      |          |
|                      |         |                  |          |                   |        |                      |           |                   |               |                  | >          |          |               |               |              |                           |                   |                                      |          |

### 14.5.4 Protective Circuit

This circuit consists of an EMG protective circuit and overload protective circuit. These circuits are activated by driving their respective port inputs active.



a. EMG protective circuit

This protective circuit is used for emergency stop, when the EMG protective circuit is enabled. When the signal on EMG input port goes active (negative edge triggered), the six ports are immediately disabled high-impedance against output and an EMG interrupt (INTEMG) is generated. The EMG Control Register (EMGCRA) is used to set EMG protection. If the EMGCRA<EMGST> shows the value "1" when read, it means that the EMG protective circuit is operating. To return from the EMG protective state, reset the MDOUT Register bits A to 0 and set the EMGCRA<RTE> to 1. Returning from the EMG protective state is effective when the EMG protective input has been released back high. To disable the EMG function, set data "5AH" and "A5H"sequentially in the EMG disable Register (EMGREL) and reset the EMGCRA<EMGEN> to 0. When the EMG function is disabled, EMG interrupts (INTEMG) are not generated.

The EMG protective circuit is initially enabled. Before disabling it, fully study on adequacy.

b. Overload protective circuit

The overload protective circuit is set by using the EMG Control Registers (EMGCRA/B). To activate overload protection, set the EMGCRB<CLEN> to 1 to enable the overload protective circuit. The circuit starts operating when the overload protective input is pulled low.

To return from overload state, there are three methods to use: return by a timer (EMGCRB<RTTM1>), return by PWM sync (EMGCRB<RTPWM>), or return manually (EMGCRB<RTCL>). These methods are usable when the overload protective input has been released back high.

The number of times the overload protective input is sampled can be set by using the EMG-CRA<CLCNT>. The sampling times can be set in the range of 1 to 15 times at 200 ns period (when fc = 20 MHz). If a low level is detected as many times as the specified number, overload protection is assumed.

The output disabled phases during overload protection are set by using the EMGCRB<CLMD>. This facility allows selecting to disable no phases, all phases, PWM phases, or all upper phases/all lower phases. When selected to disable all upper phases/all lower phases, port output is determined by their turn-on status immediately before being disabled. When two or more upper phases are active, all upper phases are turned on and all lower phases are turned off; when two or more lower phases are active, all upper phases are turned off and all lower phases are turned on.

When output phase are cut off, output is inactive (low in the case of high active). When the overload protective circuit is disabled, overload protective interrupts (INTCLM) are not generated.



## 14.5.5 Functions of Protective Circuit Registers

| EMGRE  | EL EMG d | isable | The EMG protective circuit is disable from the disabled state by writing "5AH" and "A5H" to this register in that order. After that, the EMGCRA Register needs to be set. |
|--------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EMGCRB | -        |        |                                                                                                                                                                           |
|        |          |        | When this bit is set to 1, the motor control circuit is returned from overload protective state                                                                           |

| 7    | RTCL  | Return from overload protec-<br>tive state               | in software (e.g., by writing to this register). Also, the current state can be known by reading<br>this bit. MDOUT outputs at return from the overload protective state remain as set before<br>the overload protective input was driven active. |
|------|-------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6    | RTPWM | Return by PWM sync                                       | When this bit is set to 1, the motor control circuit is returned from overload protective state by PWM sync. If RTCL is set to 1, RTCL has priority.                                                                                              |
| 5    | RTTM1 | Return by timer sync                                     | When this bit is set to 1, the motor control circuit is returned from overload protective state by Timer 1 sync. If RTCL is set to 1, RTCL has priority.                                                                                          |
| 4    | CLST  | Overload protective state                                | The status of overload protection can be known by reading this bit.                                                                                                                                                                               |
| 3, 2 | CLMD  | Select output disabled phases during overload protection | Select the phases to be disabled against output during overfload protection. This facility allows selecting to disable no phases, all phases, PWM phases, or all upper phases/all lower phases.                                                   |
| 1    | CNTST | Stop counter during overload protection                  | Can stop the PWM counter during overload protection.                                                                                                                                                                                              |
| 0    | CLEN  | Enable/Disable overload pro-<br>tection                  | Enable or disable the overload protective function.                                                                                                                                                                                               |

| EMGCRA |       |                                            |                                                                                                                                                                                                                                                                         |
|--------|-------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 4 | CLCNT | Overload protection sampling time          | Set the length of time the overload protective input port is sampled.                                                                                                                                                                                                   |
| 2      | EMGST | EMG protective state                       | The status of EMG protection can be known by reading this bit.                                                                                                                                                                                                          |
| 1      | RTE   | Return from EMG protective state           | The motor control circuit is returned from EMG protective state by setting this bit to "1" .<br>When returning, set the MDOUT Register A to 0 bits to "0" . Then set the EMGCRA Register<br>bit 1 to "1" and set MDOUT waveform output. Then set up the MDCRA Register. |
| 0      | EMGEN | Enable/Disable EMG protec-<br>tive circuit | The EMG protective circuit is activated by setting this bit to 1. This circuit initially is enabled.<br>(To disable this circuit, make sure key code 5AH and A5H are written to the EMGREL1<br>Register beforehand.)                                                    |
|        |       |                                            | $\sim (75)$                                                                                                                                                                                                                                                             |

| Protective | e Circuit R              | legister           | s [Addre         | 7<br>esses (F | PMD1 an | d PMD2   | /<br>2)]      |            |                            |   |
|------------|--------------------------|--------------------|------------------|---------------|---------|----------|---------------|------------|----------------------------|---|
|            | 7                        | 6                  | $\searrow$       | $\langle$     |         |          | 4             | 0          |                            |   |
| EMGREL     |                          | 0                  | 5                | 4             | 2       | 2        |               | 0          | _                          |   |
| (01FBFH)   | D7                       | D6                 | D5               | D4            | D3      | D2       | D1            | D0         | (Initial value: 0000 0000) |   |
| (01FEFH)   |                          | $\bigtriangledown$ |                  | $\wedge$      |         |          |               | •          | -                          |   |
| <u> </u>   |                          | $\sum$             |                  | 40            |         |          |               |            |                            |   |
| $\sim$     | 7 to 0 EM                | GREL               | EMG disa         | able          | $\geq$  | Can disa | ble by writir | ng 5AH and | then A5H.                  | W |
|            | $\overline{\mathcal{N}}$ | (                  | $\sum_{i=1}^{n}$ | ())           |         |          |               |            |                            |   |

Note: Read-modify-write instructions, such as a bit manipulation instruction, cannot access the EMGREL register because this register is write only.

14.5 Three-phase PWM Output Unit

1

| EMGCRB   | 7    | 6     | 5     | 4    | 3   | 2  | 1     | 0    |                            |
|----------|------|-------|-------|------|-----|----|-------|------|----------------------------|
| (01FB1H) | RTCL | RTPWM | RTTM1 | CLST | CLI | MD | CNTST | CLEN | (Initial value: 0000 0000) |
| (01FE1H) |      |       |       |      |     |    |       |      |                            |

| 7    | RTCL  | Return from overload protective                                        | 0: No operation                                               | w   |
|------|-------|------------------------------------------------------------------------|---------------------------------------------------------------|-----|
|      |       | state                                                                  | 1: Return from protective state                               |     |
| 6    | RTPWM | Enable/Disable return from<br>overload protective state by<br>PWM sync | 0: Disable<br>1: Enable                                       |     |
|      |       | -                                                                      |                                                               | R/W |
| 5    | RTTM1 | Enable/Disable return from                                             | 0: Disable                                                    |     |
| 5    | RIIMI | overload protective state by tim-<br>er 1                              | 1: Enable                                                     |     |
| 4    | CLST  | Quarland protective state                                              | 0: No operation                                               | R   |
| 4    | CLST  | Overload protective state                                              | 1: Under protection                                           | ĸ   |
|      |       |                                                                        | 00: No phases disabled against output                         |     |
|      |       | Select output disabled phases                                          | 01: All phases disabled against output                        |     |
| 3, 2 | CLMD  | during overload protection                                             | 10: PWM phases disabled against output                        |     |
|      |       |                                                                        | 11: All upper/All lower phases disabled against output (Note) |     |
|      |       | Stop PWM counter during over-                                          | 0: Do not stop                                                | R/W |
| 1    | CNTST | load protection                                                        | 1: Stop the counter                                           |     |
| 0    | CLEN  | Enable/Disable overload pro-                                           | 0 pisable                                                     |     |
| -    |       | tective circuit                                                        | 1: Énable                                                     |     |

Note: If during overload protection the port output state in two or more upper phases is on, all lower phases are disabled and all upper phases are enabled for output; when two or more lower phases are on, all upper phases are disabled and all lower phases are enabled for output.

| EMGCRA   | 7 | 6   | 5  | A   | 3 | 2      | <u>∖</u> 1   | 0     |                            |
|----------|---|-----|----|-----|---|--------|--------------|-------|----------------------------|
| (01FB0H) |   | CLC | NT |     | ) | EMGST  | RTE          | EMGEN | (Initial value: 0000 *001) |
| (01FE0H) |   |     | (( | 776 |   | $\sim$ | $\mathbb{Z}$ |       |                            |

| 7 to 4 | CLCNT | Overload protection sampling number of times. | (22/fo × n ()n = 1 to 15, 0 and 1 are set as 1 at 20 MHz )  | R/W |
|--------|-------|-----------------------------------------------|-------------------------------------------------------------|-----|
| 2      | EMGST | EMG protective state                          | 0: No operation<br>1: Under protection                      | R   |
| 1 <    | RTE   | Return from EMG state                         | 0: No operation<br>1: Return from protective state (Note 1) | w   |
| 0      | EMGEN | Enable/Disable/EMG protective circuit         | 0: Disable<br>1: Enable                                     | R/W |

Note 1: An instruction specifying a return from the EMG state is invalid if the EMG input is "L".

Note 2: Read-modify-write instructions, such as a bit manipulation instruction, cannot access the EMGCRB or EMGCRA register because these registers contain write-only bits.

## 14.6 Electrical Angle Timer and Waveform Arithmetic Circuit

Electrical Angle Timer



#### 14.6.1 Electrical Angle Timer and Waveform Arithmetic Circuit

The Electrical Angle Timer finishes counting upon reaching the value set by the Period Set Register (EDSET). The Electrical Angle Timer counts 360 degrees of electrical angle in the range of 0 to 383 (17FH) and is cleared to 0 upon reaching 383. In this way, it is possible to obtain the electrical angle of the frequency proportional to the value set by the Period Set Register. The period with which to count up can be corrected by using the Period Correction Register, allowing for fine adjustment of the frequency. The electrical angle counted by the Electrical Angle Timer are presented to the Waveform Arithmetic Circuit. An electrical angle timer interrupt signal is generated each time the Electrical Angle Timer finishes counting.

The Waveform Arithmetic Circuit has a sine wave data table, which is used to extract sine wave data based on the electrical angle data received from the Electrical Angle Timer. This sine wave data is multiplied by the value of the Voltage Amplitude Register. For 2-phase modulation, the product obtained by this multiplication is presented to the waveform synthesis circuit. For 3-phase modulation, waveform data is further calculated based on the product of multiplication and the electrical angle data and the value of the PWM Period Register. The calculation is performed each time the Electrical Angle Timer, finishes counting or when a value is set in the Electrical Angle Register, and the calculation results consisting of the U phase, the V phase (+120 degrees), and the W phase (+240 degrees) are sequentially presented to the PWM waveform output circuit. The sine wave data table is stored in the RAM and requires initialization.

- To correct the period, set the number of times 'n' to be corrected in the Period Correction Register (EDSET Register F to C bits). The period is corrected by adding 1 to electrical angle counts 16 for 'n' times. For example, when a value 3 is set in the Period Correction Register, the period for 13 times out of electrical angle counts 16 is the value "mH" set in the Period Set Register, and that for 3 times is "m + 1H". (Correction is made almost at equal intervals.)
- Because the electrical angle counter (ELDEG) can be accessed even while the Electrical Angle Timer is operating, the electrical angles can be corrected during operation.
- The Electrical Angle Capture EDCAP captures the electrical angle value from the Electrical Angle Counter at the time the position is detected.
- When the waveform calculation function is enabled, waveform calculation is performed each time the electrical angle counter (ELDEG) are accessed for write or the Electrical Angle Timer finishes counting.
- The calculation is performed in 35 machine cycle of execution time, or 7 μs (at 20 MHz).
- When transfer of calculation result to the CMP Registers is enabled (EDCRA<RWREN>), the calculation results are transferred to the CMPU to W Registers. (This applies only when the waveform calculation function is enabled with the EDCRA<CALCEN>.) The CMPU to W Registers are disabled against write while the transfer remains enabled. The calculation results can be read from the CMPU to W Registers while the waveform calculation function func

The calculated results can be modified and the modified data can be set in the CMPU to W Registers in software. This makes it possible to output any desired waveform other than sine waves.

If a transfer (EDCRA register bit 2) of the calculated results to the CMP register is disabled, readaccessing the CMPU to W registers can read the calculated results. (Before read-accessing these registers, make sure that the calculation is completed.)

To initialize the entire RAM data of the sine wave data table, set the addresses at which to set, sequentially from 000H to 17FH, in the ELDEG Register, and write waveform data to the WFMDR Register each time. Make sure the Waveform Arithmetic Circuit is disabled when writing this data.

- Note 1: The value set in the Period Set Register (EDSET Register EDT bits) must be equal to or greater than 010H. Any value smaller than this is assumed to be 010H.
- Note 2: The sine wave data that is read consists of the U phase, the V phase whose electrical angle is +120 degrees relative to the U phase, and the W phase whose electrical angle is +240 degrees relative to the U phase.
- Note 3: If a period corresponding to an electrical angle of one degree is shorter than the required calculation time, the previously calculated results are used.

### 14.6.1.1 Functions of the Electrical Angle Timer and Waveform Arithmetic Circuit Registers

EDCRB

| LDOKD |         |                                                                             |                                                                                                                                                                                                                    |
|-------|---------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3     | CALCST  | Start calculation by software                                               | Forcefully start calculation. When this bit is written while the waveform arithmetic circuit is calculating, the calculation is terminated and then newly started.                                                 |
| 2     | CALCBSY | Calculation flag                                                            | By reading this bit, the operation status of the waveform arithmetic circuit can be obtained.                                                                                                                      |
| 1     | EDCALEN | Enable/disable calculation<br>start synchronized with elec-<br>trical angle | Select whether to start calculation when the electrical angle timer finishes counting or when a value is set in the electrical angle register. When disabled, calculation is only started when CALCST is set to 1. |
| 0     | EDISEL  | Electrical angle interrupt                                                  | Set the electrical angle interrupt signal request timing to either when the electrical angle timer finishes counting or upon end of calculation.                                                                   |

| EDCRA |        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|--------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | EDCNT  | Electrical angle count up/<br>down                      | Set whether the electrical angle timer counts up or down.                                                                                                                                                                                                                                                                                                                                                                      |
| 6     | EDRV   | Select V-, W-phase                                      | Select phase direction of V-phase and W-phase in relation to U-phase.                                                                                                                                                                                                                                                                                                                                                          |
| 5, 4  | EDCK   | Select clock                                            | Select the clock for the electrical angle timer. This setting can be altered even while the electrical angle timer is operating.                                                                                                                                                                                                                                                                                               |
| 3     | C2PEN  | Switch between 2-phase and 3-phase modulations          | Select the modulation method with which to perform waveform calculation.<br>Two-phase modulation DATA = ramdata (ELDEG) × AMP<br>Three-phase modulation: DATA = $\frac{MOPRD}{2} \pm \frac{ramdata(ELDEG) \times AMP}{2}$<br>Note: The ± sign during 3-phase modulation changes depending on the electrical angle.<br>+ for electrical angles 0 to 179 degrees (191)<br>- for electrical angles 180 (192) to 360 (383) degrees |
| 2     | RWREN  | Auto transfer calculation re-<br>sults to CPM registers | Enable/disable transfer of calculation results by the waveform arithmetic circuit. When th waveform calculation function is enabled while at the same time transfer is enabled, cal-<br>culation results are set as U, V, and W-phase duty cycles of the PWM generation circuit and are reflected in the ports.                                                                                                                |
| 1     | CALCEN | Enable/disable waveform.cal-<br>culation function       | Enable/disable the waveform calculation function. Calculations are performed by the wave<br>form arithmetic circuit by enabling the waveform calculation function. When the waveforn<br>calculation function is enabled, the calculated results can be read from the U, V, and W-<br>phase compare registers (CMPU, V, W) of the PWM generation circuit.                                                                       |
| 0     | EDTEN  | Electrical angle timer                                  | Enable/disable the electrical angle timer. When enabled, the electrical angle timer starts<br>counting; when disabled, the electrical angle timer stops counting and is cleared to 0.                                                                                                                                                                                                                                          |
|       |        |                                                         | $(\overline{\Omega})$                                                                                                                                                                                                                                                                                                                                                                                                          |

| EDSET  |     |                 |                             | $\langle \langle \langle / \rangle \rangle$                                                                                                                                                                                                                                                         |
|--------|-----|-----------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F to C | EDT | Н Сон           | ect electrical angle period | Correct the period by adding 1 to electrical angle counts 16 for "n" times. The timer counts the electrical angle period set value "m" for $(16 - n)$ times and counts $(m + 1)$ for "n" times                                                                                                      |
| B to 0 | ED  | T Elect         | rical angle period          | Set the electrical angle period.                                                                                                                                                                                                                                                                    |
|        | <   | $\sim$          |                             |                                                                                                                                                                                                                                                                                                     |
| ELDE   | G   | Electrical angl | e                           | Read the electrical angle. This register can also be set to initialize or correct the angle while counting. Any value greater than 17FH cannot be set.                                                                                                                                              |
|        |     |                 |                             |                                                                                                                                                                                                                                                                                                     |
| AMF    |     | Set voltage ar  | nplitude                    | Set the voltage amplitude. The waveform arithmetic circuit multiplies the data set here by the sine wave data read out from the sine wave RAM. The amplitude has its upper limit determined by the set value of the MDPRD register when performing this multiplication.                             |
|        |     |                 | $\sim$                      |                                                                                                                                                                                                                                                                                                     |
| EDCA   | AP  | Capture electr  | ical angle                  | Capture the value from the electrical angle timer when the position is detected.                                                                                                                                                                                                                    |
|        |     |                 |                             |                                                                                                                                                                                                                                                                                                     |
| WFME   | DR  | Set sine wave   | data                        | To initialize the entire RAM data of the sine wave table, set the addresses at which to set,<br>sequentially from 000H to 17FH, in the ELDEG register, and write waveform data to the<br>WFMDR register each time. Make sure the waveform arithmetic circuit is disabled when<br>writing this data. |

14.6

Electrical Angle Timer and Waveform Arithmetic Circuit

\_\_\_\_\_

Typical Settings of Sine Wave Data



Figure 14-17 Typical Settings of Sine Wave Data

List of the Electrical Angle Timer and Waveform Arithmetic Circuit Registers [Addresses (PMD1 and PMD2)]

| EDCRB    | 7 | 6 | 5        | 4  | 3      | 2       | 1            | 0      | _                          |
|----------|---|---|----------|----|--------|---------|--------------|--------|----------------------------|
| (01FC1H) | - | - | -        | -  | CALCST | CALCBSY | EDCALEN      | EDISEL | (Initial value: **** 0000) |
| (01FF1H) |   |   | $\frown$ | () |        |         | $\mathbb{Z}$ |        | -                          |

|        | 3   | CALCST  | Start calculation by software                                       | 0: No operation<br>1: Start calculation                                                                                        | w   |
|--------|-----|---------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|
|        | 2   | CALCBSY | Calculation flag                                                    | 2: Waveform Arithmetic Circuit stopped<br>1: Waveform Arithmetic Circuit calculating                                           | R   |
|        | 1 < | EDCALEN | Enable/disable calculation start synchronized with electrical angle | <ul><li>0: Start calculation insync with electrical angle</li><li>1: Do not calculation insync with electrical angle</li></ul> | R/W |
| $\sim$ | 0   | EDISEL  | Electrical angle interrupt                                          | <ul><li>0: Interrupt when the Electrical Angle Timer finishes counting</li><li>1: Interrupt upon end of calculation</li></ul>  |     |

Note:Read-modify-write instructions, such as a bit manipulation instruction, cannot access the EDCRB register because this register is write only.

| EDCRA    | 7     | 6     | 5                       | 4                     | 3            | 2                                              | 1                                                                | 0                | _                          |     |
|----------|-------|-------|-------------------------|-----------------------|--------------|------------------------------------------------|------------------------------------------------------------------|------------------|----------------------------|-----|
| (01FC0H) | EDCNT | EDRV  | EDC                     | СК                    | C2PEN        | RWREN                                          | CALCEN                                                           | EDTEN            | (Initial value: 0000 0000) |     |
| (01FF0H) |       | -     |                         |                       |              |                                                |                                                                  |                  | -                          |     |
|          |       |       |                         |                       |              |                                                |                                                                  |                  | $\wedge$                   |     |
| Γ        | 7     | EDCNT | Electrical              | angle cou             | int up/down  | 0: Count<br>1: Count                           | •                                                                |                  |                            |     |
| -        | 6     | EDRV  | Select V-               | , W-phase             | 1            |                                                | + 120°, W =<br>- 120°, W =                                       |                  | <u> </u>                   |     |
|          | 5, 4  | EDCK  | Select clo              | ock                   |              | 01: fc/2 <sup>4</sup><br>10: fc/2 <sup>5</sup> | (400 ns at 20<br>(800 ns at 20<br>(1.6 µs at 20<br>(3.2 µs at 20 | 0 MHz)<br>) MHz) |                            |     |
|          | 3     | C2PEN | Switch be<br>modulation | etween 2-/            | 3-phase      |                                                | se modulatio<br>se modulatio                                     |                  |                            | R/W |
|          | 2     | RWREN | Transfer<br>CMP regi    | calculatior<br>isters | result to    | 0: Disabl                                      |                                                                  |                  |                            |     |
|          | 1     | CALC  | Enable/di<br>culation f |                       | eform cal-   | 0: Disab<br>1: Enabl                           |                                                                  |                  | \$ <u>\$</u>               |     |
|          | 0     | EDTEN | Electrical mode tim     |                       | able/disable | 0: Disab                                       | $\sim$                                                           |                  | C                          | ]   |

Note: When changing the EDCRA<EDCK> setting, keep the EDCRA<EDTEN> bit reset "0" (Disable electrical angle timer).

1: Enable

| EDSET            | F | Е  | D  | С | В | А         | 9                | 8             | 7 | 6 | 5         | 4 3 | 2 | 1 | 0 |                                       |
|------------------|---|----|----|---|---|-----------|------------------|---------------|---|---|-----------|-----|---|---|---|---------------------------------------|
| (01FC3H, 01FC2H) |   | ED | тн |   |   | $\square$ | , ^              | $\mathcal{D}$ | / | E | л         |     |   |   |   | (Initial value: 00000000<br>00010000) |
| (01FF3H, 01FF2H) |   |    |    |   |   | (         | $\left( \right)$ |               |   | _ | $\langle$ | /   |   |   |   |                                       |

| ſ | F to C | EDTH | Correct/period (n) | 0 to 15 times | DAA |
|---|--------|------|--------------------|---------------|-----|
|   | B to 0 | EDT  | Set period (m)     | ≥ 010H        | R/W |
|   |        |      |                    |               |     |

One period of the Electrical Angle Timer, T, is expressed by the equation below.

 $\times$  384  $\times$  set clock[s] where m = set period, n = period correction n m

Page 169

| ELDEG                        |         | F  | Е       | D       | С            | В       | А       | 9       | 8        | 7             | 6          | 5            | 4         | 3         | 2                      | 1           | 0              |                                       |        |
|------------------------------|---------|----|---------|---------|--------------|---------|---------|---------|----------|---------------|------------|--------------|-----------|-----------|------------------------|-------------|----------------|---------------------------------------|--------|
| (01FC5H, 01F                 | · · · · | -  | -       | -       | -            | -       | -       | -       | D8       | D7            | D6         | D5           | D4        | D3        | D2                     | D1          | D0             | (Initial value: ******0 000           | 00000) |
| (01FF5H, 01F                 | ·F4Π)   |    |         |         |              |         |         |         |          | l             |            |              |           |           |                        |             |                |                                       |        |
| [                            | 8 to 0  | E  | LDEG    |         | Elect        | rical a | ngle    |         |          | s             | et the I   | nitially     | and th    | he cou    | nt valu                | ies of      | electri        | cal angle.                            | R/W    |
| L                            |         | -  |         |         |              |         |         |         |          | !             |            |              |           |           |                        | /           | $\geq$         |                                       |        |
| AMP                          |         | F  | E       | D       | С            | В       | Α       | 9       | 8        | 7             | 6          | 5            | 4         | 3         | 2                      | 1           | 6              | JY<br>Y                               |        |
| (01FC7H, 01F<br>(01FF7H, 01F |         | -  | -       | -       | -            | DB      | DA      | D9      | D8       | D7            | D6         | D5           | D4        | D3        | D2                     | D1          | D0             | (Initial value: ****0000<br>00000000) |        |
| X ,                          | ŕ       |    | ii      |         | iI           | !       |         |         |          |               |            |              |           | $\langle$ | $\leq$                 | X           | ))             |                                       |        |
|                              | B to 0  | А  | MP      |         | Set v        | oltage  |         |         |          | S             | et the v   | voltage      | e to be   | used      | during                 | wave        | form c         | alculation.                           | R/W    |
|                              |         |    |         |         |              |         |         |         |          |               |            |              |           |           | $\bigcirc$             | )}          |                |                                       |        |
| EDCAP<br>(01FC9H, 01F        |         | F  | E       | D       | С            | В       | Α       | 9       | 8        | 7             | 6          | 5            | 4         | 3         | 2                      | 1           | 0              |                                       |        |
| (011FF9H, 01F                |         | -  | -       | -       | -            | -       | -       | -       | D8       | D7            | D6         | D5           | D4        | D3        | D2                     | D1          | D0             | (Initial value: ******0 0000          | 00000) |
| -                            |         | _  |         |         |              |         |         |         |          |               |            | ((           | 7         | $\sim$    | >                      |             | (              | $\leq$                                |        |
|                              | 8 to 0  | E  | DCAP    |         | Capti<br>gle | ured v  | alue of | f elect | rical a  | n- E          | ectrica    | al angle     | e timer   | value     | when                   | positio     | on is d        | etected.                              | R      |
| L                            |         | _  |         |         |              |         |         |         |          |               | 1          | $\swarrow$   | $\sum$    |           |                        |             | $\overline{)}$ | $\langle \cdot \rangle$               |        |
| WFMDR                        | 7       |    | 6       |         | 5            |         | 4       |         | 3        | 2             | 2          | $\geq$       | 1         | 0         |                        | (C          |                |                                       |        |
| (01FCAH)                     |         |    | De      | 6       | D5           |         | D4      |         | D3       |               | D2         |              | 01        | D         | ירי                    | (Initial    | value          | /<br>: ********)                      |        |
| (01FFAH)                     |         |    |         |         |              |         |         |         | (        | $\frown$      | $\sim$     | $\checkmark$ |           |           | (()                    | $/ \land$   |                |                                       |        |
|                              |         |    |         |         |              |         |         |         | $ \land$ |               | $\searrow$ |              |           |           | $\langle \vee \rangle$ | ( )         |                |                                       |        |
| Г                            | 71.0    |    |         |         | 0.11         |         |         | <       | Â        |               | >          |              | <u> </u>  |           |                        | )           |                |                                       |        |
| [                            | 7 to 0  | v  | VFMDR   | 2       | Sine         | wave    | data    |         | Ć        |               | rite sir   | ne wav       | e data    | to RA     | M of s                 | )<br>ine wa | ive            |                                       | W      |
| [                            |         |    |         |         |              |         |         |         | bit ma   | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | EMDR register be-                     | W      |
| [<br>Note                    |         | mo | dify-wı | rite in | struct       | ions,   |         | asa     | bit ma   | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Note                    | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         | asa     | bitma    | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         | asa     | bitma    | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         | asa     | bitma    | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | w      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         | as a    | bitma    | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         | asa     | bitma    | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         |         | bitma    | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         | as a    | bit ma   | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         |         | bit ma   | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         |         | bit me   | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         |         | bit ma   | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         |         | bit me   | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         |         | bit ma   | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |
| [<br>Not                     | e:Read- | mo | dify-wı | rite in | struct       | ions,   |         |         | bit ma   | $\rightarrow$ |            | <            | $\langle$ |           | ))                     |             |                | FMDR register be-                     | W      |

#### 14.6.1.2 List of PMD Related Control Registers

#### (1) Input/output Pins and Input/output Control Registers

PMD1 Input/Output Pins (P3, P4) and Port Input/Output Control Registers (P3CR, P4CR)

|      | 1       |         |        |                                                                                       |
|------|---------|---------|--------|---------------------------------------------------------------------------------------|
| Name | Address | Bit     | R or W | Description                                                                           |
|      |         | 7       | R/W    | Overload protection (CL1)                                                             |
| P3DR | 00003H  | 6       | R/W    | EMG input (EMG1)                                                                      |
|      |         | 5 to 0  | R/W    | U1/V1/W1/X1/Y1/Z1 outputs.                                                            |
| P4DR | 00004H  | 2 to 0  | R/W    | Position signal inputs (PDU1, PDV1, PDW1).                                            |
| P3CR | 01F89H  | 7 to 0  | R/W    | P3 port input/output control (can be set bitwise).<br>0: Input mode<br>1: Output mode |
| P4CR | 01F8AH  | 2, 1, 0 | R/W    | P0 port input/output control (can be set bitwise).<br>0: Input mode<br>1: Output mode |

### PMD2 Input/Output Pins (P5, P1) and Port Input/Output Control Registers (P5CR, P1CR)

|      |         | _       |                           |                                                                                       |
|------|---------|---------|---------------------------|---------------------------------------------------------------------------------------|
| Name | Address | Bit     | R or W                    | Description                                                                           |
|      |         | 0       | R/W                       | Overload protection (CL2)                                                             |
| P5DR | 00005H  | 1       | R/W                       | EMG input (EMG2)                                                                      |
|      |         | 2 to 7  | RAW                       | U2/V2/W2/X2/Y2/Z2 outputs                                                             |
| P1DR | 00001H  | 5 to 7  | R/W                       | Position signal inputs (RDU2, PDV2, PDW2).                                            |
| P5CR | 01F8BH  | 7 tø 0  | R/W                       | P3 port input/output control (can be set bitwise).<br>0: Input mode<br>1: Output mode |
| P1CR | 0000BH  | 5, 6, 7 | R/W                       | P0 port input/output control (can be set bitwise).<br>0: Input.mode<br>1:-Output mode |
|      |         |         | $\langle \langle \rangle$ |                                                                                       |

Note: When using these pins as PMD function or input port, set the Output Latch (P\*DR) to 1.

Example of the PMD Pin Port Setting

|   |           | $\frown$     | >    |      |      |      |
|---|-----------|--------------|------|------|------|------|
| / | $\square$ | Input/Output | P3DR | P3CR | P4DR | P4CR |
| ( | CĻ1       | Input        | *    | 0    | -    | -    |
|   | EMG1      | Input        | *    | 0    | -    | -    |
|   | > U1 (    | Output       | / 1  | 1    | -    | -    |
|   | PDU1      | Input        | -    | -    | *    | 0    |
|   |           |              |      |      |      |      |

|      | Input/Output | P5DR | P5CR | P1DR | P1CR |
|------|--------------|------|------|------|------|
| CL2  | Input        | *    | 0    | -    | -    |
| EMG2 | Input        | *    | 0    | -    | -    |
| U2   | Output       | 1    | 1    | -    | -    |
| PDU2 | Input        | -    | -    | *    | 0    |

(2) Motor Control Circuit Control Registers [Address Upper Stage: PMD1, Lower Stage: PMD2]

Position Detection Control Register (PDCR) and Sampling Delay, Register (SDREG)

| Name  | Address          | Bit    | R or W | Description                                                                                                                                                            |
|-------|------------------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                  | 5, 4   | R      | Detect the position-detected position<br>00: Within the current pulse 01: When PWM is off<br>10: Within the current pulse 11: Within the preceding pulse               |
| PDCRC | 01FA2H<br>01FD2H | 3      | R      | Monitor the sampling status:<br>0: Sampling idle<br>1: Sampling in progress                                                                                            |
|       |                  | 2 to 0 | R      | Holds the status of the position signal input during unmatch detection mode.<br>Bits 2, 1, and 0: W, V, and U phases                                                   |
|       |                  | 7, 6   | R/W    | Select the sampling input clock [Hz].<br>00: fc/2 <sup>2</sup> 01: fc/2 <sup>3</sup><br>10: fc/2 <sup>3</sup> 11: fc/2 <sup>5</sup>                                    |
| PDCRB | 01FA1H<br>01FD1H | 5, 4   | R/W    | Sampling mode:<br>00: When PWM is on<br>01: Regularly<br>10: When lower phases are turned on                                                                           |
|       |                  | 3 to 0 | RAW    | Detection position match counts 1 to 15.                                                                                                                               |
|       |                  | 7      | × ×    | 0: No operation<br>1: Stop sampling in software                                                                                                                        |
|       |                  | 6      | Ŵ      | 0: No operation<br>1: Start sampling in software                                                                                                                       |
|       |                  | 5      | R/W    | Stop sampling using Timer 3.<br>0: Disable<br>1: Enable                                                                                                                |
|       | 01FA0H<br>01ED0H |        | R/W    | Start sampling using Timer 2.<br>0: Disable<br>1: Enable                                                                                                               |
| PDCRA |                  | 3      | R/W    | Number of position signal input pins.<br>0: Compare three pins (PDU/PDV/PDW)<br>1: Compare one pin (PDU) only                                                          |
| <     |                  | 2      | R/W    | Count occurrences of matching when PWM is on.<br>0: Subsequent to matching counts when PWM previously was on<br>1: Recount occurrences of matching each time PWM is on |
|       |                  | 1      | R/W    | Position detection mode.<br>0: Ordinary mode<br>1: Unmatch detection mode                                                                                              |
|       |                  |        | R/W    | Enable/Disable position detection function.<br>0: Disable<br>1: Enable (Sampling starts)                                                                               |
| SDREG | 01FA3H<br>01FD3H | 6 to 0 | R/W    | Sampling delay.<br>2 <sup>3</sup> /fc × n bits (n = 0 to 6, maximum 50.8 μs at 20 MHz).                                                                                |

| Name  | Address                          | Bit      | R or W                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|----------------------------------|----------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                                  | 7        | R/W                          | Debug output.<br>0: Disable<br>1: Enable (P67 for PMD1, P77 for PMD2)                                                                                                                                                                                                                                                                                                                                                                                             |
|       |                                  | 5        | R                            | Mode timer overflow.<br>0: No overflow<br>1: Overflowed occurred                                                                                                                                                                                                                                                                                                                                                                                                  |
| MTCRB | 01FA5H<br>01FD5H                 | 3        | R/W                          | Capture mode timer by overload protection.<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                             |
|       |                                  | 2        | w                            | Capture mode timer by software.<br>0: No operation<br>1: Capture                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |                                  | 1        | R/W                          | Capture mode timer by position detection.<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                                  | 7, 6, 5  | R/W                          | Select clock for mode timer [Hz].         000: fc/2 <sup>s</sup> (400 ns at 20 MHz)         010: fc/2 <sup>4</sup> (800 ns at 20 MHz)         100: fc/2 <sup>5</sup> (1.6 µs at 20 MHz)         100: fc/2 <sup>6</sup> (3.2 µs at 20 MHz)         011: fc/2 <sup>7</sup> (6.4 µs at 20 MHz)         001: fc/2 <sup>7</sup> (1.6 µs at 20 MHz)         011: fc/2 <sup>7</sup> (1.6 µs at 20 MHz)         011: Reserved         101: Reserved         111: Reserved |
| MTCRA | 01FA4H<br>01FD4H                 | 4        | R/W<br>R/W                   | Reset timer by Timer 3.<br>0: Disable<br>1: Enable<br>Reset timer by overload protection.<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                              |
|       |                                  | 2        | $\langle \mathbf{w} \rangle$ | Reset timer by software.<br>0: No operation<br>1: Reset                                                                                                                                                                                                                                                                                                                                                                                                           |
| <     |                                  | 1        | R/W                          | Reset timer by position detection.<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |                                  | Ø        | R/W                          | Enable/Disable mode timer.<br>0: Disable<br>1: Enable (timer starts)                                                                                                                                                                                                                                                                                                                                                                                              |
| MCAR  | 01FA7H, 01FA6H<br>01FD7H, 01FD6H | (F to 0) | R                            | Mode capture register.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CMP1  | 01FA9H, 01FA8H<br>01FD9H, 01FD8H | F to 0   | R/W                          | Compare Register 1.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CMP2  | 01FABH, 01FAAH<br>01FDBH, 01FDAH | F to 0   | R/W                          | Compare Register 2.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CMP3  | 01FADH, 01FACH<br>01FDDH, 01FDCH | F to 0   | R/W                          | Compare Register 3.                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Mode Timer Control Register (MTCR), Mode Capture Register (MCAP), and Compare Registers (CMP1, CMP2, CMP3)

| Name  | Address                          | Bit     | R or W | Description                                                                                                                                                          |
|-------|----------------------------------|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MDCRB | 01FAFH<br>01FDFH                 | 1, 0    | R/W    | Select clock for PWM counter.<br>00: fc/2 (100 ns at 20 MHz) 01: fc/2² (200 ns at 20 MHz)<br>10: fc/2³ (400 ns at 20 MHz) 11: fc/2⁴ (800 ns at 20 MHz)               |
|       |                                  | 7       | R/W    | Select half-period interrupt<br>0: Interrupt every period as specified in PINT.<br>1: Interrupt every half-period only PINT=00.                                      |
|       |                                  | 6       | R/W    | DUTY mode.<br>0: U phase in common<br>1: Three phases independent                                                                                                    |
|       |                                  | 5       | R/W    | Upper-phase port polarity.<br>0: Active low<br>1: Active high                                                                                                        |
| MDCRA | 01FAEH                           | 4       | R/W    | Lower-phase port polarity<br>0: Active low<br>1: Active high                                                                                                         |
|       | 01FDEH                           | 3, 2    | R/W    | Select PWM interrupt (trigger).<br>00: Interrupt once every period<br>01: Interrupt once 2 periods<br>10: Interrupt once 4 periods<br>11: Interrupt once 8 periods   |
|       |                                  | 1       | R/W    | PWM mode.<br>0: PWM mode0 (edge: sawtooth wave)<br>1: PWM mode1 (center: triangular wave)                                                                            |
|       |                                  | 0       | R/W    | Enable/disable waveform synthesis function.<br>0: Disable<br>1: Enable (waveform output)                                                                             |
| DTR   | 01FBEH<br>01FEEH                 | 5 to 0  | R/W    | Set dead time.<br>2³/fc × 6þit (maximum 25.2 μs at 20 MHz).                                                                                                          |
|       |                                  |         | R      | 0: Count up<br>1: Count down                                                                                                                                         |
|       |                                  | E, D, C | R/W    | Comparison register for position detection.<br>6:/W<br>5: V                                                                                                          |
|       |                                  |         |        | Select PWM synchronization.                                                                                                                                          |
| <     |                                  | В       | RW     | 0: Asynchronous with PWM period<br>1: Synchronized                                                                                                                   |
|       |                                  | A       | R/W    | W-phase PWM output.<br>0: H/L level output<br>1: PWM waveform output                                                                                                 |
| MDOUT | 01FB3H, 01FB2H<br>01FE3H, 01FE2H | 9       | R/W    | V-phase PWM output.<br>0: H/L level output<br>1: PWM waveform output                                                                                                 |
|       |                                  | 8       | R/W    | U-phase PWM output.<br>0: H/L level output<br>1: PWM waveform output                                                                                                 |
|       |                                  | 7, 6    | R/W    | Select port output synchronizing signal.<br>00: Asynchronous<br>01: Synchronized to position detection<br>10: Synchronized to Timer 1<br>11: Synchronized to Timer 2 |
|       |                                  | 5, 4    | R/W    | Control W-phase output                                                                                                                                               |
|       |                                  | 3, 2    | R/W    | Control V-phase output                                                                                                                                               |
| 1     |                                  | 1, 0    | R/W    | Control U-phase output                                                                                                                                               |

PMD Control Register (MDCR), Dead Time Register (DTR), and PMD Output Register (MDOUT)

PWM Counter (MDCNT), PMD Period Register (MDPRD), and PMD Compare Registers (CMPU, CMPV, CMPW)

| Name  | Address                          | Bit    | R or W | Description                        |
|-------|----------------------------------|--------|--------|------------------------------------|
| MDCNT | 01FB5H, 01FB4H<br>01FE5H, 01FE4H | B to 0 | R      | Read the PWM period counter value. |
| MDPRD | 01FB7H, 01FB6H<br>01FE7H, 01FE6H | B to 0 | R/W    | PWM period MDPRD ≥ 010H.           |
| CMPU  | 01FB9H, 01FB8H<br>01FE9H, 01FE8H | B to 0 | R/W    | Set U-phase PWM duty cycle.        |
| CMPV  | 01FBBH, 01FBAH<br>01FEBH, 01FEAH | B to 0 | R/W    | Set V-phase PWM duty cycle.        |
| CMPW  | 01FBDH, 01FBCH<br>01FEDH, 01FECH | B to 0 | R/W    | Set W-phase PWM duty cycle.        |



| 01FBFH           |                  |                                                                            |                                                                                                                                                                                                                                                 |
|------------------|------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01FEFH           | 7 to 0           | w                                                                          | Code input for disable EMG protection circuit.<br>Can be disable by writing 5AH and then A5H.                                                                                                                                                   |
|                  | 7                | w                                                                          | Return from overload protective state.<br>0: No operation<br>1: Return from protective state                                                                                                                                                    |
|                  | 6                | R/W                                                                        | Condition for returning from overload protective state:<br>Synchronized to PWM.<br>0: Disable<br>1: Enable                                                                                                                                      |
|                  | 5                | R/W                                                                        | Enable/Disable return from overload protective state by timer 1.<br>0: Disable<br>1: Enable                                                                                                                                                     |
| 01FB1H<br>01FE1H | 4                | R                                                                          | Overload protective state.<br>0: No operation<br>1: Under protection                                                                                                                                                                            |
|                  | 3, 2             | R/W                                                                        | Select output disabled phases during overload protection.<br>00: No phases disabled against output<br>01: All phases disabled against output<br>10: PWM phases disabled against output<br>11 All upper/All lower phases disabled against output |
|                  | 1                | R/W                                                                        | Stop PWM counter (MDCNT) during overload protection.<br>0: Do not stop<br>1: Stop                                                                                                                                                               |
|                  | 0                | RW                                                                         | Enable/Disable overload protective circuit.<br>0: Disable<br>1: Enable                                                                                                                                                                          |
|                  | 7 to 4           | RAW                                                                        | Overload protection sampling time.<br>$2^2/fc \times n (n = 1 to 15, at 20 MHz)$                                                                                                                                                                |
|                  |                  | R                                                                          | EMG protective state.<br>0: No operation<br>1: Under protection                                                                                                                                                                                 |
| 01FB0H<br>01FE0H |                  | × (                                                                        | Return from EMG protective state.<br>0: No operation<br>1: Return from protective state                                                                                                                                                         |
|                  | 0                | RAW                                                                        | Enable/Disable function of the EMG protective circuit.<br>0: Disable<br>1: Enable                                                                                                                                                               |
|                  |                  |                                                                            | (This circuit initially is enabled (= 1). To disable this circuit, make sure key code 5AH and A5H are written to the EMGREL1 Register before-<br>hand.)                                                                                         |
|                  |                  | $\rightarrow$                                                              |                                                                                                                                                                                                                                                 |
|                  | 01FE1H<br>01FB0H | 6<br>01FB1H<br>01FE1H<br>3, 2<br>1<br>0<br>7 to 4<br>0<br>1<br>0<br>7 to 4 | 6 R/W<br>5 R/W<br>01FB1H<br>01FE1H<br>4 R<br>3, 2 R/W<br>1 R/W<br>0 R/W<br>2 R<br>01FB0H<br>01FB0H<br>1 W<br>2 R                                                                                                                                |

Electrical Angle Control Register (EDCR), Electrical Angle Period Register (EDSET), Electrical Angle Set Register (ELDEG), Voltage Set Register (AMP), and Electrical Angle Capture Register (EDCAP).

| Name  | Address                                            | Bit              | R or W     | Description                                                                                                |
|-------|----------------------------------------------------|------------------|------------|------------------------------------------------------------------------------------------------------------|
|       |                                                    | 3                | W          | 0: No operation<br>1: Start calculation                                                                    |
|       | 01FC1H                                             | 2                | R          | 0: Waveform Arithmetic Circuit stopped<br>1: Waveform Arithmetic Circuit calculation                       |
| EDCRB | 01FF1H                                             | 1                | R/W        | 0: Start calculation insync with electrical angle<br>1: Do not calculation insync with electrical angle    |
|       |                                                    | 0                | R/W        | 0: Interrupt when the Electrical Angle Timer finishes counting<br>1: Interrupt upon end of calculation     |
|       |                                                    | 7                | R/W        | 0: Count up<br>1: Count down                                                                               |
|       | 01FC0H<br>01FF0H                                   | 6                | R/W        | 0: V = U + 120°, W = U + 240°<br>1: V = U − 120°, W ≠ U − 240°                                             |
|       |                                                    | 5, 4             | R/W        | Select clock<br>00: fc/2 <sup>3</sup> 01: fc/2 <sup>3</sup><br>10: fc/2 <sup>5</sup> 11: fc/2 <sup>5</sup> |
| EDCRA |                                                    | 3                | R/W        | Switch between 2/3-phase modulations<br>0: Two-phase modulation<br>1: Three-phase modulation               |
|       |                                                    | 2                | N SA       | Transfer calculation result to CMP registers.<br>0: Disable<br>1: Enable                                   |
|       |                                                    | 1                | R/W        | Enable/disable waveform calculation function.<br>0: Disable<br>1: Enable                                   |
|       |                                                    |                  | R/W        | Electrical angle timer.<br>0: Disable<br>1: Enable                                                         |
| EDSET | 01FC3H, 01FC2H                                     | F to C           | R/W        | Correct period (n) 0 to 15 times.                                                                          |
| ELDEG | 01FF3H, 01FF2H<br>01FC5H, 01FC4H<br>01FF5H, 01FE4H | B-to 0<br>8 to 0 | R/W<br>R/W | Set period (1/m counter) ≥ 010H<br>Initially set and count values of electrical angle.                     |
| AMP   | 01FC7H, 01FC6H<br>01FF7H, 01FF6H                   | B to 0           | R/W        | Set voltage used during waveform calculation.                                                              |
| EDCAP | 01FC9H, 01FC8H<br>01FF9H, 01FF8H                   | 8 to 0           | R          | Electrical angle timer value when position is detected.                                                    |
| WFMDR | 01FCAH<br>01FFAH                                   | 7 to 0           | *          | Set sine wave data.                                                                                        |
|       |                                                    | $(\bigcirc)$     | 4          |                                                                                                            |

# 15. Asynchronous Serial interface (UART1)

The TMP88FW45AFG has a asynchronous serial interface (UART). It can connect the peripheral circuits through TXD and RXD pin. TXD and RXD pin are also used as the general port. For TXD pin, the corresponding general port should be set output mode (Set its output control register to "1" after its output port latch to "1"). For RXD pin, should be set input mode.

The asynchronous serial interface (UART1) can select the connection pin with the peripheral circuits. RXD1 and TXD1 are correspond to P44 and P45 pins, RXD2 and TXD2 are to P00 and P01 pins. But the synchronous serial interface (SIO) also use P44 and P45 pins, therefore these P44 and P45 are not available for UART when SIO is on working.

# 15.1 Configuration



# 15.2 Control

UART1 is controlled by the UART1 Control Registers (UARTCR1, UARTCR2). The operating status can be monitored using the UART status register (UARTSR).

TXD pin and RXD pin can be selected a port assignment by UART Pin Select Register (UARTSEL).

| UART1 Cor | ntrol R                | egiste                        | r1            |             |                             |                |          |                        |                           |                            |       |
|-----------|------------------------|-------------------------------|---------------|-------------|-----------------------------|----------------|----------|------------------------|---------------------------|----------------------------|-------|
| UARTCR1   | 7                      | 6                             | 5             | 4           | 3                           | 2              | 1        |                        | 0                         |                            |       |
| (01F91H)  | TXE                    | RXE                           | STBT          | EVEN        | PE                          |                | BR       | G                      |                           | (Initial value: 0000 0000) |       |
| -         |                        | •                             |               | 3 3         |                             |                |          |                        |                           |                            |       |
|           | TXE Transfer operation |                               |               |             |                             |                | 0:       | Disab                  | le                        |                            |       |
|           |                        | RXE Receive operation         |               |             |                             |                | 1:       | Enabl                  | е                         |                            |       |
|           |                        |                               |               |             |                             |                | 0:       | Disab                  | le 🗸                      |                            |       |
|           |                        |                               |               |             |                             |                | 1:       | Enabl                  | e                         |                            |       |
|           |                        | STBT Transmit stop bit length |               |             | h                           |                | 0:       | 1 bit                  | $( \square$               |                            |       |
|           |                        |                               |               |             |                             | 1:             | 2 bits   | $\langle \vee \rangle$ | $) \diamond (0) \diamond$ |                            |       |
|           | EVE                    |                               | ven-numbe     | ared parity |                             |                | 0:       | Odd-r                  | umber                     | red parity                 |       |
|           |                        |                               | ven-numbe     | ered parity |                             |                | 1:       | Éven-                  | numbe                     | ered parity                |       |
|           | PE                     |                               | arity additio | n           |                             |                | Q:(      | No pa                  | rity                      |                            | Write |
|           |                        | - 「                           |               | 511         |                             |                | <u> </u> | Rarity                 | $\sim$                    |                            | only  |
|           |                        |                               |               |             |                             | (              | 000:     | fc/13                  | [Hz]                      | (7)                        |       |
|           |                        |                               |               |             |                             |                | 001:     |                        |                           | $(\vee \langle \rangle)$   |       |
|           |                        |                               |               |             |                             | $\mathcal{A}($ | 010:     |                        |                           |                            |       |
|           | BR                     | GIT                           | ransmit clo   | ck select   |                             | $ \ge $        |          | fc/104                 | $\langle \setminus$       |                            |       |
|           |                        |                               |               |             | ((                          | $\sim$         | *        | fc/208                 |                           |                            |       |
|           |                        |                               |               |             |                             |                |          | fc/416                 |                           |                            |       |
|           |                        |                               |               | /           |                             | $\leq$         |          |                        |                           | .4                         |       |
|           |                        |                               |               | ((          | $\overline{\bigtriangleup}$ |                | 111:     | fc/96                  | $\langle \rangle$         |                            |       |

- Note 1: When operations are disabled by setting UARTCR1<TXE and RXE> bits to "0", the setting becomes valid when data transmit or receive complete. When the transmit data is stored in the transmit data buffer, the data are not transmitted. Even if data transmit is enabled, until new data are written to the transmit data buffer, the current data are not transmitted.
- Note 2: The transmit clock and the parity are common to transmit and receive.
- Note 3: UARTCR1<RXE> and UARTCR1<TXE> should be set to "0" before UARTCR1<BRG> is changed.
- Note 4: In case fc = 20MHz, the timer counter 4 (TC4) is available as a baud rate generator.

| UART1 Cor           | ntrol Regi | ster2                                         | $\searrow$               |                    |            |                                                                                                                                 |               |
|---------------------|------------|-----------------------------------------------|--------------------------|--------------------|------------|---------------------------------------------------------------------------------------------------------------------------------|---------------|
| UARTCR2<br>(01F92H) |            |                                               | 2<br>RXDNC               | 1<br>S             | 0<br>FOPBR | (Initial value: **** *000)                                                                                                      |               |
|                     | RXDNC      | Selection of RXD input noise<br>rejectio time | 00:<br>01:<br>10:<br>11: | Rejects<br>Rejects | pulses s   | on (Hysteresis input)<br>shorter than 31/fc [s] as noise<br>shorter than 63/fc [s] as noise<br>shorter than 127/fc [s] as noise | Write<br>only |
|                     | STOPBR     | Receive stop bit length                       | 0:<br>1:                 | 1 bit<br>2 bits    |            |                                                                                                                                 |               |

Note 1: Settings of RXDNC are limited depending on the transfer clock specified by BRG. The combination "O" is available but please do not select the combination "-". The transfer clock is calculated by the following equation : Transfer clock [Hz] =INTTC4 sourcec clock [Hz] ÷ TC4DR set value

|                                                                 |                        |                            | RXDNC setting                                           |                                                         |                                                          |  |  |  |  |  |  |
|-----------------------------------------------------------------|------------------------|----------------------------|---------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|--|--|--|--|--|--|
| BRG setting                                                     | Transfer clock<br>[Hz] | 00<br>(No noise rejection) | 01<br>(Reject pulses shorter<br>than 31/fc[s] as noise) | 10<br>(Reject pulses shorter<br>than 63/fc[s] as noise) | 11<br>(Reject pulses shorter<br>than 127/fc[s] as noise) |  |  |  |  |  |  |
| 000                                                             | fc/13                  | 0                          | 0                                                       | Q                                                       | -                                                        |  |  |  |  |  |  |
| 110                                                             | fc/8                   | 0                          | -                                                       | -                                                       | -                                                        |  |  |  |  |  |  |
| (When the transfer clock gen-<br>erated by timer/counter inter- | fc/16                  | 0                          | 0                                                       |                                                         | -                                                        |  |  |  |  |  |  |
| rupt is the same as the right<br>side column)                   | fc/32                  | 0                          | 0                                                       |                                                         | -                                                        |  |  |  |  |  |  |
| The setting except the above                                    |                        | 0                          | 0                                                       | $\langle \rangle $                                      | 0                                                        |  |  |  |  |  |  |

#### **UART1 Status Register**

| UARTSR   | 7    | 6    | 5    | 4    | 3    | 2    | 1 | 0                          | $\langle \rangle$   |
|----------|------|------|------|------|------|------|---|----------------------------|---------------------|
| (01F91H) | PERR | FERR | OERR | RBFL | TEND | TBEP |   | (Initial value: 0000 11**) | $\langle \ \rangle$ |
|          |      |      |      |      |      |      |   | $(\nabla )$                | $\sum$              |

| ne                              | le setting except the above |                      |               |                                                                  |      |                                   |                               |      |
|---------------------------------|-----------------------------|----------------------|---------------|------------------------------------------------------------------|------|-----------------------------------|-------------------------------|------|
| Sta                             | itus Re                     | nister               |               |                                                                  |      |                                   |                               |      |
| 510                             |                             | giotoi               |               |                                                                  |      |                                   |                               |      |
|                                 | 7                           | 6                    | 5             | 4                                                                | 3    | 2                                 | 1 0                           |      |
| ,                               | PERR                        | FERR                 | OERR          | RBFL                                                             | TEND | TBEP                              | (Initial value: 0000 11**)    |      |
|                                 |                             |                      |               |                                                                  |      |                                   |                               |      |
|                                 |                             |                      |               |                                                                  |      |                                   |                               |      |
|                                 | PERR                        | Pari                 | ity error fla | g                                                                |      |                                   | 0: No parity error            |      |
|                                 |                             |                      | ,             | 0                                                                |      |                                   | 1. Parity error               |      |
|                                 | FERR                        | R Framing error flag |               |                                                                  |      |                                   | 0: No framing error           |      |
|                                 |                             | _                    |               |                                                                  |      | (                                 | 1: Framing error              | -    |
|                                 | OERF                        | e Ove                | errun error   | flag                                                             |      |                                   | 0: No'overrun error           |      |
|                                 |                             |                      |               |                                                                  |      | $\langle \langle \langle \rangle$ | 1: Overrun error              | Read |
|                                 | RBFL                        | Rec                  | eive data     | buffer full                                                      | flag |                                   | 0: Receive data buffer empty  | only |
|                                 |                             |                      |               |                                                                  | (    |                                   | 1: Receive data buffer full   | -    |
|                                 | TEND                        | Tra                  | nsmit end     | flag                                                             |      | $\bigcirc$                        | 0: On transmitting            |      |
|                                 |                             |                      | -             | (                                                                | 2    |                                   | 1: Transmit end               | -    |
| TBEP Transmit data buffer empty |                             | noty flad            |               | 0: Transmit data buffer full (Transmit data writing is finished) |      |                                   |                               |      |
|                                 |                             |                      |               |                                                                  |      |                                   | 1: Transmit data buffer empty |      |
|                                 |                             |                      |               | $1 \cap I$                                                       |      |                                   |                               |      |

|       |            |                | $\frown$         |                   |                          |
|-------|------------|----------------|------------------|-------------------|--------------------------|
|       |            |                | $\overline{0/1}$ |                   |                          |
| Note: | When an IN | ITTXD is gener | ated, 786        | EP flag is se     | et to "1" automatically. |
|       |            |                |                  | $\langle \rangle$ |                          |

|                   |                       | $\sim$     |       |               |          |   | $\searrow$ |   |                            |
|-------------------|-----------------------|------------|-------|---------------|----------|---|------------|---|----------------------------|
| UART1 Re          | ceive D               | )ata Bu    | uffer | >             |          |   | $\geq$     |   |                            |
| RDBUF             | 7 <                   | <u>⁄</u> 6 | 5     | 4             | 3        | 2 | , 1        | 0 | Read only                  |
| (01F93H)          | 4                     | $\leq$     | 力     |               | $\wedge$ |   |            |   | (Initial value: 0000 0000) |
| $\langle$         |                       | )          | ~     | Ć             |          | > |            |   |                            |
| UART1 Tr          | ansmit                | Data B     | uffer | $\sim (($     | ))       |   |            |   |                            |
| TOPUS             | 7                     | 6          | 5     |               | 3        | 2 | 1          | 0 | Write only                 |
| TDBUF<br>(01F93H) | $\overline{\bigcirc}$ | 0          | 0 🗸   | $\rightarrow$ | 0        |   | •          |   | (Initial value: 0000 0000) |
| , , ,             | Ÿ                     |            |       |               |          |   |            |   |                            |

#### UART Pin Select Register

|                     | 7      | 6     |         | 4          | 3 | 2 | 1                | 0   |                            |     |
|---------------------|--------|-------|---------|------------|---|---|------------------|-----|----------------------------|-----|
| UARTSEL<br>(01F90H) |        |       |         |            |   |   | TXD              | RXD | (Initial value: **** **00) |     |
| · · /               |        |       |         |            |   |   | SEL              | SEL |                            |     |
|                     |        |       |         |            |   |   |                  |     |                            |     |
|                     | RXDSEL | RXD c | connect | pin select |   |   | 0: RXE<br>1: RXE |     |                            | DAA |
|                     | TXDSEL | TXD c | onnect  | pin select |   |   | 0: TXC<br>1: TXC |     |                            | R/W |

Note 1: Do not change UARTSEL register during UART operation.

Note 2: Set UARTSEL register before performing the setting terminal of a I/O port when changing a terminal.

# 15.3 Transfer Data Format

In UART1, an one-bit start bit (Low level), stop bit (Bit length selectable at high level, by UARTCR1<STBT>), and parity (Select parity in UARTCR1<PE>; even- or odd-numbered parity by UARTCR1<EVEN>) are added to the transfer data. The transfer data formats are shown as follows.



Transfer Rate

15.4

154

**Transfer Rate** 

The baud rate of UART1 is set of UARTCR1<BRG>. The example of the baud rate are shown as follows.

| BRG | Sourc        | e Clock      |
|-----|--------------|--------------|
| BRG | 16 MHz       | 8 MHz        |
| 000 | 76800 [baud] | 38400 [baud] |
| 001 | 38400        | _19200       |
| 010 | 19200        | 9600         |
| 011 | 9600         | 4800         |
| 100 | 4800         | 2400         |
| 101 | 2400         | 1200         |
|     |              |              |

| Table 15-1 | Transfer Rate | (Example) |
|------------|---------------|-----------|
|------------|---------------|-----------|

When INTTC4 is used as the UART1 transfer rate (when UARTOR1 ABRG>= "110"), the transfer clock and transfer rate are determined as follows:

Transfer clock [Hz] = TC4 source clock [Hz] / TC4DR setting value

Transfer Rate [baud] = Transfer clock [Hz] / 16

#### 15.5 Data Sampling Method

The UART1 receiver keeps sampling input using the clock selected by UAR/TCR1<BRG> until a start bit is detected in RXD pin input. RT clock starts detecting "L" level of the RXD pin. Once a start bit is detected, the start bit, data bits, stop bit(s), and parity bit are sampled at three times of RT7, RT8, and RT9 during one receiver clock interval (RT clock). (RT0 is the position where the bit supposedly starts.) Bit is determined according to majority rule (The data are the same twice or more out of three samplings).



(b) With noise rejection circuit

Figure 15-4 Data Sampling Method

# 15.6 STOP Bit Length

Select a transmit stop bit length (1 bit or 2 bits) by UARTCR1<STBT>.

# 15.7 Parity

Set parity / no parity by UARTCR1<PE> and set parity type (Odd- or Even-numbered) by UARTCR1<EVEN>.

### 15.8 Transmit/Receive Operation

### 15.8.1 Data Transmit Operation

Set UARTCR1<TXE> to "1". Read UARTSR to check UARTSR<TBEP> = "1", then write data in TDBUF (Transmit data buffer). Writing data in TDBUF zero-clears UARTSR<TBEP>, transfers the data to the transmit shift register and the data are sequentially output from the TXD pin. The data output include a one-bit start bit, stop bits whose number is specified in UARTCR1<STBT> and a parity bit if parity addition is specified. Select the data transfer baud rate using UARTCR1<BRG> When data transmit starts, transmit buffer empty flag UARTSR<TBEP> is set to "1" and an INTTXD interrupt is generated.

While UARTCR1<TXE> = "0" and from when "1" is written to UARTCR1<TXE> to when send data are written to TDBUF, the TXD pin is fixed at high level. When transmitting data, first read UARTSR, then write data in TDBUF. Otherwise, UARTSR<TBEP is not zero-cleared and transmit does not start.

### 15.8.2 Data Receive Operation

Set UARTCR1<RXE> to "1". When data are received via the RXD pin, the receive data are transferred to RDBUF (Receive data buffer) At this time, the data transmitted includes a start bit and stop bit(s) and a parity bit if parity addition is specified. When stop bit(s) are received, data only are extracted and transferred to RDBUF (Receive data buffer). Then the receive buffer full flag UARTSR<RBFL> is set and an INTRXD interrupt is generated. Select the data transfer baud rate using UARTCR1<BRG>.

If an overrun error (ØERR) occurs when data are received, the data are not transferred to RDBUF (Receive data buffer) but discarded, data in the RDBUF are not affected.

Note: When a receive operation is disabled by setting UARTCR1<RXE> bit to "0", the setting becomes valid when data receive is completed. However, if a framing error occurs in data receive, the receive-disabling setting may not become valid. If a framing error occurs, be sure to perform a re-receive operation.

Page 185

# 15.9 Status Flag

### 15.9.1 Parity Error

When parity determined using the receive data bits differs from the received parity bit, the parity error flag UARTSR<PERR> is set to "1". The UARTSR<PERR> is cleared to "0" when the RDBUF is read after reading the UARTSR.



When all bits in the next data are received while unread data are still in RDBUF, overrun error flag UARTSR<OERR> is set to "1". In this case, the receive data is discarded; data in RDBUF are not affected. The UARTSR<OERR> is cleared to "0" when the RDBUF is read after reading the UARTSR.



Note: Receive operations are disabled until the overrun error flag UARTSR<OERR> is cleared.

### 15.9.4 Receive Data Buffer Full

Loading the received data in RDBUF sets receive data buffer full flag UARTSR<RBFL> to "1". The UARTSR<RBFL> is cleared to "0" when the RDBUF is read after reading the UARTSR.

|                      | 20                  |                |                                                 |
|----------------------|---------------------|----------------|-------------------------------------------------|
| RXD pin              | Final Dit           | Stop           |                                                 |
| Shift register       | xxx0**              | xxxx0*         | X 1xxxx0                                        |
| RDBUF                | yyyy S              |                | X XXXX                                          |
| UARTSR <rbfl></rbfl> |                     |                | After reading UARTSR then<br>RDBUF clears RBFL. |
| INTRXD interrupt     |                     |                | Γ                                               |
| Figu                 | ire 15-8 Generation | of Receive Dat | a Buffer Full                                   |
|                      |                     |                |                                                 |

Note: If the overrun error flag UARTSR<OERR> is set during the period between reading the UARTSR and reading the RDBUF, it cannot be cleared by only reading the RDBUF. Therefore, after reading the RDBUF, read the UARTSR again to check whether or not the overrun error flag which should have been cleared still remains set.

# 15.9.5 Transmit Data Buffer Empty

When no data is in the transmit buffer TDBUF, that is, when data in TDBUF are transferred to the transmit shift register and data transmit starts, transmit data buffer empty flag UARTSR<TBEP> is set to "1". The UARTSR<TBEP> is cleared to "0" when the TDBUF is written after reading the UARTSR.

15.9

Status Flag





### 15.9.6 Transmit End Flag

When data are transmitted and no data is in TDBUF (UARTSR<TBEP = 'J"), transmit end flag UARTSR<TEND> is set to "1". The UARTSR<TEND> is cleared to "0" when the data transmit is stated after writing the TDBUF.

|                      |                           | シ<br>         |     |
|----------------------|---------------------------|---------------|-----|
| Shift register       | ***1xx X ****1x *****1    | X 1yyyy0 X*1y | ууу |
| TXD pin              | Stop Data write for TDBUE | Start Bit     | : 0 |
| UARTSR <tbep></tbep> |                           |               |     |
| UARTSR <tend></tend> |                           | -<br>         |     |
| INTTXD interrupt     |                           | 'n            |     |
|                      |                           |               |     |

Figure 15-10 Generation of Transmit End Flag and Transmit Data Buffer Empty



# 16. Asynchronous Serial interface (UART2)

The TMP88FW45AFG has a asynchronous serial interface (UART). It can connect the peripheral circuits through TXD and RXD pin. TXD and RXD pin are also used as the general port. For TXD pin, the corresponding general port should be set output mode (Set its output control register to "1" after its output port latch to "1"). For RXD pin, should be set input mode.

RXD3 and TXD3 are correspond to P81 and P80 pins as the connection pins with the peripheral circuits in the asynchronous serial interface (UART2).

# 16.1 Configuration



# 16.2 Control

UART2 is controlled by the UART2 Control Registers (UARTCR21, UARTCR22). The operating status can be monitored using the UART status register (UARTSR2).



- Note 1: When operations are disabled by setting UARTCR21<TXE and RXE> bits to "0", the setting becomes valid when data transmit or receive complete. When the transmit data is stored in the transmit data buffer, the data are not transmitted. Even if data transmit is enabled, until new data are written to the transmit data buffer, the current data are not transmitted.
- Note 2: The transmit clock and the parity are common to transmit and receive.
- Note 3: UARTCR21<RXE> and UARTCR21<TXE> should be set to "0" before UARTCR21<BRG> is changed.
- Note 4: In case fc  $\neq$  20MHz, the timer counter 4 (TC4) is available as a baud rate generator.

| UART2 Control          | Regi | ster2                                         |                          | >                                                                                                                                                 |                                  |       |
|------------------------|------|-----------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------|
| UARTCR22 7<br>(01F71H) |      | 6 5 4 3                                       | 2<br>RXDNC               | 0<br>STOPBR (Initial value: ***                                                                                                                   | ** *000)                         |       |
| RXI                    | DNC  | Selection of RXD input noise<br>rejectio time | 00:<br>01:<br>10:<br>11: | No noise rejection (Hysteresis inp<br>Rejects pulses shorter than 31/fc<br>Rejects pulses shorter than 63/fc<br>Rejects pulses shorter than 127/f | : [s] as noise<br>: [s] as noise | Write |
| STO                    | PBR  | Receive stop bit length                       | 0:<br>1:                 | 1 bit<br>2 bits                                                                                                                                   |                                  |       |

Note 1: Settings of RXDNC are limited depending on the transfer clock specified by BRG. The combination "O" is available but please do not select the combination "-". The transfer clock is calculated by the following equation : Transfer clock [Hz] =INTTC4 sourcec clock [Hz] + TC4DR set value

|                                                                 |                        | RXDNC setting              |                                                         |                                                         |                                                          |  |  |  |  |
|-----------------------------------------------------------------|------------------------|----------------------------|---------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|--|--|--|--|
| BRG setting                                                     | Transfer clock<br>[Hz] | 00<br>(No noise rejection) | 01<br>(Reject pulses shorter<br>than 31/fc[s] as noise) | 10<br>(Reject pulses shorter<br>than 63/fc[s] as noise) | 11<br>(Reject pulses shorter<br>than 127/fc[s] as noise) |  |  |  |  |
| 000                                                             | fc/13                  | 0                          | 0                                                       | Q                                                       | -                                                        |  |  |  |  |
| 110                                                             | fc/8                   | 0                          | -                                                       | -                                                       | -                                                        |  |  |  |  |
| (When the transfer clock gen-<br>erated by timer/counter inter- | fc/16                  | 0                          | 0                                                       |                                                         | - \                                                      |  |  |  |  |
| rupt is the same as the right<br>side column)                   | fc/32                  | 0                          | 0                                                       |                                                         | -                                                        |  |  |  |  |
| The setting except the above                                    |                        | 0                          | 0                                                       |                                                         | 0                                                        |  |  |  |  |

#### **UART2 Status Register**

| UART2 Sta | atus Re | gister |                |      |      |      |                    |
|-----------|---------|--------|----------------|------|------|------|--------------------|
| UARTSR2   | 7       | 6      | 5              | 4    | 3    | 2    | 1 0                |
| (01F70H)  | PERR    | FERR   | OERR           | RBFL | TEND | TBEP |                    |
|           |         |        |                |      |      | _    |                    |
|           | PERF    | R Pa   | rity error fla | ag   |      |      | 0: No parity error |

| PERR | Parity error flag               | 0: No parity error<br>1: Parity error                                                                                       |      |
|------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|
| FERR | Framing error flag              | 0: No framing error<br>1: Framing error                                                                                     |      |
| OERR | Overrun error flag              | 0: No overrun error<br>1: Overrun error                                                                                     | Read |
| RBFL | Receive data buffer full flag   | 0: Receive data buffer empty<br>1: Receive data buffer full                                                                 | only |
| TEND | Transmit end flag               | 0: On transmitting<br>1: Transmit end                                                                                       |      |
| TBEP | Transmit data buffer empty flag | <ol> <li>0: Transmit data buffer full (Transmit data writing is finished)</li> <li>1: Transmit data buffer empty</li> </ol> |      |
|      |                                 | 1: Transmit end     0: Transmit data buffer full (Transmit data writing is finished)                                        |      |

|       |            |          | $\frown$   |           | /                 |               |                     |
|-------|------------|----------|------------|-----------|-------------------|---------------|---------------------|
|       |            |          | (7/        | $\sim$    |                   | 4             | $\overline{\gamma}$ |
| Note: | When an IN | ITTXD is | generated, | J∕B∕EP fi | ag is se          | t to/"1" auto | matically.          |
|       |            |          |            |           | $\langle \rangle$ |               |                     |

|           |            | $\sim$            |       |               |          |        | $\searrow$ |   |                            |  |
|-----------|------------|-------------------|-------|---------------|----------|--------|------------|---|----------------------------|--|
| UART2 Re  | ceive D    | )ata Bu           | uffer | >             |          |        |            |   |                            |  |
| RDBUF2    | 7 <        | <u>⁄</u> 6        | 5     | 4             | 3        | 2      | , 1        | 0 | Read only                  |  |
| (01F72H)  | 4          | $\langle \rangle$ | 力     |               | $\land$  | $\sim$ |            |   | (Initial value: 0000 0000) |  |
|           |            |                   |       |               |          |        |            |   |                            |  |
| UART2 Tra | ansmit     | Data B            | uffer | $\sim (($     |          |        |            |   |                            |  |
| TDBUF2    | 7          | 6                 | 5     |               | 3        | 2      | 1          | 0 | Write only                 |  |
| (01F72H)  | $\searrow$ | Ū                 | 0 🗸   | $\rightarrow$ | <u> </u> | _      | •          |   | (Initial value: 0000 0000) |  |

# 16.3 Transfer Data Format

In UART2, an one-bit start bit (Low level), stop bit (Bit length selectable at high level, by UARTCR21<STBT>), and parity (Select parity in UARTCR21<PE>; even- or odd-numbered parity by UARTCR21<EVEN>) are added to the transfer data. The transfer data formats are shown as follows.



#### 16.4 Transfer Rate

The baud rate of UART2 is set of UARTCR21<BRG>. The example of the baud rate are shown as follows.

| Sourc        | ce Clock                                                 |
|--------------|----------------------------------------------------------|
| 16 MHz       | 8 MHz                                                    |
| 76800 [baud] | 38400 [baud]                                             |
| 38400        | 19200                                                    |
| 19200        | 9600                                                     |
| 9600         | 4800                                                     |
| 4800         | 2400                                                     |
| 2400         | 1200                                                     |
|              | 16 MHz<br>76800 [baud]<br>38400<br>19200<br>9600<br>4800 |

| Table 16-1 | Transfer | Rate | (Example) |
|------------|----------|------|-----------|
|------------|----------|------|-----------|

110"), the transfer clock and When INTTC4 is used as the UART2 transfer rate (when UARTCR21 < BRG > =transfer rate are determined as follows:

Transfer clock [Hz] = TC4 source clock [Hz] / TC4DR setting value

Transfer Rate [baud] = Transfer clock [Hz] / 16

#### 16.5 Data Sampling Method

The UART2 receiver keeps sampling input using the clock selected by UARTCR21<BRG> until a start bit is detected in RXD pin input. RT clock starts detecting "L" level of the RXD pin. Once a start bit is detected, the start bit, data bits, stop bit(s), and parity bit are sampled at three times of RT7, RT8, and RT9 during one receiver clock interval (RT clock). (RT0 is the position where the bit supposedly starts.) Bit is determined according to majority rule (The data are the same twice or more out of three samplings).



(b) With noise rejection circuit

Figure 16-4 Data Sampling Method

### 16.6 STOP Bit Length

Select a transmit stop bit length (1 bit or 2 bits) by UARTCR21<STBT>.

### 16.7 Parity

Set parity / no parity by UARTCR21<PE> and set parity type (Odd- or Even-numbered) by UARTCR21<EVEN>.

### 16.8 Transmit/Receive Operation

#### 16.8.1 Data Transmit Operation

Set UARTCR21<TXE> to "1". Read UARTSR2 to check UARTSR2<TBEP> = "1", then write data in TDBUF2 (Transmit data buffer). Writing data in TDBUF2 zero-clears UARTSR2<TBEP>, transfers the data to the transmit shift register and the data are sequentially output from the TXD pin. The data output include a onebit start bit, stop bits whose number is specified in UARTCR21<STBT> and a parity bit if parity addition is specified. Select the data transfer baud rate using UARTCR21<BRG>. When data transmit starts, transmit buffer empty flag UARTSR2<TBEP> is set to "1" and an INTTXD interrupt is generated.

While UARTCR21<TXE> = "0" and from when "1" is written to UARTCR21<TXE> to when send data are written to TDBUF2, the TXD pin is fixed at high level. When transmitting data, first read UARTSR2, then write data in TDBUF2. Otherwise, UARTSR2<TBEP> is not zero-cleared and transmit does not start.

#### 16.8.2 Data Receive Operation

Set UARTCR21<RXE> to "1". When data are received via the RXD pin, the receive data are transferred to RDBUF2 (Receive data buffer). At this time, the data transmitted includes a start bit and stop bit(s) and a parity bit if parity addition is specified. When stop bit(s) are received, data only are extracted and transferred to RDBUF2 (Receive data buffer). Then the receive buffer full flag UARTSR2<RBFL> is set and an INTRXD interrupt is generated. Select the data transfer baud rate using UARTCR21<BRG>.

If an overrun error (OERR) occurs when data are received, the data are not transferred to RDBUF2 (Receive data buffer) but discarded, data in the RDBUF2 are not affected.

Note: When a receive operation is disabled by setting UARTCR21<RXE> bit to "0", the setting becomes valid when data receive is completed. However, if a framing error occurs in data receive, the receive-disabling setting may not become valid. If a framing error occurs, be sure to perform a re-receive operation.

# 16.9 Status Flag

### 16.9.1 Parity Error

When parity determined using the receive data bits differs from the received parity bit, the parity error flag UARTSR2<PERR> is set to "1". The UARTSR2<PERR> is cleared to "0" when the RDBUF2 is read after reading the UARTSR2.



When all bits in the next data are received while unread data are still in RDBUF2, overrun error flag UARTSR2<OERR> is set to "1". In this case, the receive data is discarded; data in RDBUF2 are not affected. The UARTSR2<OERR> is cleared to "0" when the RDBUF2 is read after reading the UARTSR2.

| UARTSR2 <rbfl></rbfl> |                                                   |
|-----------------------|---------------------------------------------------|
| RXD pin               | Final bit Stop                                    |
| Shift register        | xxx0**                                            |
| RDBUF2                | УУУУУ                                             |
| UARTSR2 <oerr></oerr> | After reading UARTSR2 then<br>RDBUF2 clears OERR. |
| INTRXD interrupt      |                                                   |
|                       | Figure 16-7 Generation of Overrun Error           |

Note: Receive operations are disabled until the overrun error flag UARTSR2<OERR> is cleared.

### 16.9.4 Receive Data Buffer Full

Loading the received data in RDBUF2 sets receive data buffer full flag\_UARTSR2<RBFL> to "1". The UARTSR2<RBFL> is cleared to "0" when the RDBUF2 is read after reading the UARTSR2.

|                       | 20                  | $\searrow$      | $(\vee \langle \rangle)$                          |
|-----------------------|---------------------|-----------------|---------------------------------------------------|
| RXD pin               | Final bit           | Stop            |                                                   |
| Shift register        | xxx0**              | xxxx0*          | 1xxxx0                                            |
| RDBUF2                | xyxy                |                 | ×<br>×<br>××××                                    |
| UARTSR2 <rbfl></rbfl> |                     |                 | After reading UARTSR2 then<br>RDBUF2 clears RBFL. |
| INTRXD interrupt      |                     |                 | 1                                                 |
|                       |                     | 2               |                                                   |
| Figu                  | ure 16-8 Generation | of Receive Data | a Buffer Full                                     |
| $\frown$              |                     |                 |                                                   |

Note: If the overrun error flag UARTSR2<OERR> is set during the period between reading the UARTSR2 and reading the RDBUF2, it cannot be cleared by only reading the RDBUF2. Therefore, after reading the RDBUF2, read the UARTSR2 again to check whether or not the overrun error flag which should have been cleared still remains set.

# 16.9.5 Transmit Data Buffer Empty

When no data is in the transmit buffer TDBUF2, that is, when data in TDBUF2 are transferred to the transmit shift register and data transmit starts, transmit data buffer empty flag UARTSR2<TBEP> is set to "1". The UARTSR2<TBEP> is cleared to "0" when the TDBUF2 is written after reading the UARTSR2.



Figure 16-9 Generation of Transmit Data Buffer Empty

## 16.9.6 Transmit End Flag

When data are transmitted and no data is in TDBUF2 (UARTSR2<TBEP = "t"), transmit end flag UARTSR2<TEND> is set to "1". The UARTSR2<TEND> is cleared to "0" when the data transmit is stated after writing the TDBUF2.

|                       |                            | ク<br>    |        | 1       |
|-----------------------|----------------------------|----------|--------|---------|
| Shift register        | ***1xx X ****1x X ****1    | X        | 1уууу0 | Х*1уууу |
| TXD pin               | Stop Data write for TDBUF2 |          | Start  | Bit 0   |
| UARTSR2 <tbep></tbep> |                            | /        |        |         |
| UARTSR2 <tend></tend> |                            | <u>`</u> |        |         |
| INTTXD interrupt      |                            | Л_       |        |         |
|                       |                            |          |        |         |

Figure 16-10 Generation of Transmit End Flag and Transmit Data Buffer Empty



# 17. Synchronous Serial Interface (SIO)

The TMP88FW45AFG has a clocked-synchronous 8-bit serial interface. Serial interface has an 8-byte transmit and receive data buffer that can automatically and continuously transfer up to 64 bits of data.

Serial interface is connected to outside peripheral devices via SO, SI, SCK port.

# 17.1 Configuration



# 17.2 Control

The serial interface is controlled by SIO control registers (SIOCR1/SIOCR2). The serial interface status can be determined by reading SIO status register (SIOSR).

The transmit and receive data buffer is controlled by the SIOCR2<BUF>. The data buffer is assigned to address 01F98H to 01F9FH for SIO in the DBR area, and can continuously transfer up to 8 words (bytes or nibbles) at one time. When the specified number of words has been transferred, a buffer empty (in the transmit mode) or a buffer full (in the receive mode or transmit/receive mode) interrupt (INTSIO) is generated.

When the internal clock is used as the serial clock in the 8-bit receive mode and the 8-bit transmit/receive mode, a fixed interval wait can be applied to the serial clock for each word transferred. Four different wait times can be selected with SIOCR2<WAIT>.

| SIO Con           | tro | l Reg                     | ister 1                   |                  |          |                                                                                                                                                  |                                                  | $\mathcal{Y}$ | $\frown$                   |       |  |
|-------------------|-----|---------------------------|---------------------------|------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------|----------------------------|-------|--|
| SIOCR1            |     | 7                         | 6                         | 5                | 4        | 3                                                                                                                                                | 2                                                | 0             |                            |       |  |
| (1F96H)           | ſ   | SIOS                      | SIOINH                    |                  | SIO      | М                                                                                                                                                | SCK                                              |               | (Initial value: 0000 0000) |       |  |
| -                 |     |                           |                           | ·                |          |                                                                                                                                                  |                                                  | $\diamond$    |                            |       |  |
|                   | S   | sios                      | Indicate trans            | sfer start / sto | р        | 0: Stop<br>1: Start                                                                                                                              |                                                  | (C            |                            |       |  |
|                   | SI  | OINH                      | Continue / abort transfer |                  |          | $\langle \cap \rangle$                                                                                                                           | nuously transfer<br>transfer (Automatically clea | red afte      | r abort)                   |       |  |
|                   | S   | SIOM Transfer mode select |                           |                  |          | 000: 8-bit transmit mode<br>010: 4-bit transmit mode<br>100: 8-bit transmit / receive mode<br>101: 8-bit receive mode<br>110: 4-bit receive mode |                                                  |               |                            |       |  |
| -                 |     |                           |                           |                  | $\sum$   |                                                                                                                                                  | Except the above: Reserve                        |               | LE mode                    |       |  |
|                   |     |                           | $\frown$                  | ( /              | )        | 2                                                                                                                                                | DV1CK = 0                                        | 17 (2, 12     | DV1CK = 0                  | -     |  |
|                   |     |                           |                           |                  | /        | 000                                                                                                                                              | fc/2 <sup>13</sup>                               |               | fc/214                     | 1     |  |
|                   |     |                           |                           |                  |          | 001                                                                                                                                              | fc/2 <sup>8</sup>                                |               | fc/2 <sup>9</sup>          |       |  |
|                   |     | ск                        | Serial clock s            | alaat            |          | 010                                                                                                                                              | fc/27                                            |               | fc/2 <sup>8</sup>          | Write |  |
|                   | 0   |                           | Sellal CIOCK S            |                  | 1        | 011                                                                                                                                              | fc/2 <sup>6</sup>                                |               | fc/27                      | only  |  |
|                   |     | $\langle \rangle$         | >                         |                  |          | 100                                                                                                                                              | fc/2 <sup>5</sup>                                |               | fc/2 <sup>6</sup>          |       |  |
|                   |     | $\langle \rangle$         | $\searrow$                |                  | $\wedge$ | 101                                                                                                                                              | fc/2 <sup>4</sup>                                |               | fc/2 <sup>5</sup>          |       |  |
|                   | (   | $\bigcirc$                | $\backslash$              | $\langle$        | 1(       | 110                                                                                                                                              |                                                  | Reserv        | ed                         |       |  |
| $\langle \rangle$ |     | $\Box$                    | ))                        |                  | $\geq$   | 111                                                                                                                                              | External clo                                     | ck (Inpu      | t from SCK pin)            |       |  |

Note 1: fc; High-frequency clock [Hz]

Note 2: Set SIOCR1<SIOS to "0" and SIOCR1<SIOINH> to "1" when setting the transfer mode or serial clock.

Note 3: SIOCR1 is write-only register, which cannot access any of in read-modify-write instruction such as bit operate, etc.



#### SIO Control Register 2

Note 1: The lower 4 bits of each buffer are used during 4-bit transfers. Zeros (0) are stored to the upper 4bits when receiving.

- Note 2: Transmitting starts at the lowest address. Received data are also stored starting from the lowest address to the highest address. (The first buffer address transmitted is 01F98H).
- Note 3: The value to be loaded to BUF is held after transfer is completed.
- Note 4: SIOCR2 must be set when the serial interface is stopped (SIQF = 0).
- Note 5: \*: Don't care
- Note 6: SIOCR2 is write-only register, which cannot access any of in read-modify-write instruction such as bit operate, etc.
- Note 7: T<sub>f</sub>; Frame time, T<sub>D</sub>; Data transfer time



Figure 17-2 Frame time  $(T_f)$  and Data transfer time  $(T_D)$ 

SIQ Status Register

| SIOSR   | 7    | 6   | 5 | 4 | 3 | 2 1 | 0 |                            |
|---------|------|-----|---|---|---|-----|---|----------------------------|
| (1F97H) | SIOF | SEF | ~ |   |   |     |   | (Initial value: 00** ****) |

| SIOF | Serial transfer operating status monitor |          | Transfer terminated<br>Transfer in process               | Read |
|------|------------------------------------------|----------|----------------------------------------------------------|------|
| SEF  | Shift operating status monitor           | 0:<br>1: | Shift operation terminated<br>Shift operation in process | only |

Note 1: After SIOCR1<SIOS> is cleared to "0", SIOSR<SIOF> is cleared to "0" at the termination of transfer or the setting of SIOCR1<SIOINH> to "1".

# 17.3 Serial clock

#### 17.3.1 Clock source

Internal clock or external clock for the source clock is selected by SIOCR KSCK>.

#### 17.3.1.1 Internal clock

Any of six frequencies can be selected. The serial clock is output to the outside on the  $\overline{SCK}$  pin. The  $\overline{SCK}$  pin goes high when transfer starts.

When data writing (in the transmit mode) or reading (in the receive mode or the transmit/receive mode) cannot keep up with the serial clock rate, there is a wait function that automatically stops the serial clock and holds the next shift operation until the read/write processing is completed.



An external clock connected to the  $\overline{SCK}$  pin is used as the serial clock. In this case, the  $\overline{SCK}$  (P43) port should be set to input mode. To ensure shifting, a pulse width of more than  $2^4$ /fc is required. This pulse is needed for the shift operation to execute certainly. Actually, there is necessary processing time for interrupting, writing, and reading. The minimum pulse is determined by setting the mode and the program.

SCK pin (Input)



 $t_{SCKL}, t_{SCKH} > 2^4/fc$ 

### Figure 17-4 External clock pulse width

#### 17.3.2 Shift edge

The leading edge is used to transmit, and the trailing edge is used to receive

#### 17.3.2.1 Leading edge

Transmitted data are shifted on the leading edge of the serial clock (falling edge of the SCK pin input/ output).

#### 17.3.2.2 Trailing edge

Received data are shifted on the trailing edge of the serial clock (rising edge of the SCK pin input/output).



# 17.4

Either 4-bit or 8-bit serial transfer can be selected. When 4-bit serial transfer is selected, only the lower 4 bits of the transmit/receive data buffer register are used. The upper 4 bits are cleared to "0" when receiving.

The data is transferred in sequence starting at the least significant bit (LSB).

#### 17.5 Number of words to transfer

Up to 8 words consisting of 4 bits of data (4-bit serial transfer) or 8 bits (8-bit serial transfer) of data can be transferred continuously. The number of words to be transferred can be selected by SIOCR2<BUF>.

An INTSIO interrupt is generated when the specified number of words has been transferred. If the number of words is to be changed during transfer, the serial interface must be stopped before making the change. The number of words can be changed during automatic-wait operation of an internal clock. In this case, the serial interface is not required to be stopped.



Figure 17-6 Number of words to transfer (Example: 1word = 4bit)

## 17.6 Transfer Møde

SIOCR1<SIOM> is used to select the transmit, receive, or transmit/receive mode.

## 17.6.1 4-bit and 8-bit transfer modes

In these modes, firstly set the SIO control register to the transmit mode, and then write first transmit data (number of transfer words to be transferred) to the data buffer registers (DBR).

After the data are written, the transmission is started by setting SIOCR1<SIOS> to "1". The data are then output sequentially to the SO pin in synchronous with the serial clock, starting with the least significant bit (LSB). As soon as the LSB has been output, the data are transferred from the data buffer register to the shift register. When the final data bit has been transferred and the data buffer register is empty, an INTSIO (Buffer empty) interrupt is generated to request the next transmitted data.

When the internal clock is used, the serial clock will stop and an automatic-wait will be initiated if the next transmitted data are not loaded to the data buffer register by the time the number of data words specified with the SIOCR2<BUF> has been transmitted. Writing even one word of data cancels the automatic-wait; therefore, when transmitting two or more words, always write the next word before transmission of the previous word is completed.

Note: Automatic waits are also canceled by writing to a DBR not being used as a transmit data buffer register; therefore, during SIO do not use such DBR for other applications. For example, when 3 words are transmitted, do not use the DBR of the remained 5 words. When an external clock is used, the data must be written to the data buffer register before shifting next data. Thus, the transfer speed is determined by the maximum delay time from the generation of the interrupt request to writing of the data to the data buffer register by the interrupt service program.

The transmission is ended by clearing SIOCR1<SIOS> to "0" or setting SIOCR1<SIOINH> to "1" in buffer empty interrupt service program.

SIOCR1<SIOS> is cleared, the operation will end after all bits of words are transmitted.

That the transmission has ended can be determined from the status of SIOSR SIOF because SIOSR SIOF is cleared to "0" when a transfer is completed.

When SIOCR1<SIOINH> is set, the transmission is immediately ended and SIØSR<SIOF> is cleared to "0".

When an external clock is used, it is also necessary to clear SIOCR1<SIOS> to "0" before shifting the next data; If SIOCR1<SIOS> is not cleared before shift out, dummy data will be transmitted and the operation will end.

If it is necessary to change the number of words, SIOCR1<SIOS> should be cleared to "0", then SIOCR2<BUF> must be rewritten after confirming that SIOSR<SIOF> has been cleared to "0".

|                      | Clear SIOS                                                                                                                                                         |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SIOCR1 <sios></sios> |                                                                                                                                                                    |
|                      |                                                                                                                                                                    |
| SIOSR <siof></siof>  |                                                                                                                                                                    |
| SIOSR <sef></sef>    |                                                                                                                                                                    |
|                      |                                                                                                                                                                    |
| SCK pin<br>(Output)  |                                                                                                                                                                    |
| SO pin               | $ \begin{array}{c} \hline \\ a_0 \\ a_1 \\ a_2 \\ a_3 \\ a_4 \\ a_5 \\ a_6 \\ a_7 \\ b_0 \\ b_1 \\ b_2 \\ b_3 \\ b_4 \\ b_5 \\ b_6 \\ b_7 \\ \end{array} \right) $ |
| INTSIO interrupt     |                                                                                                                                                                    |
| DBR                  |                                                                                                                                                                    |
|                      | Write Write<br>(a) (b)                                                                                                                                             |
| $\langle$            |                                                                                                                                                                    |
| Figure               | 17-7 Transfer Mode (Example: 8bit, 1word transfer, Internal clock)                                                                                                 |
|                      |                                                                                                                                                                    |
|                      |                                                                                                                                                                    |



### 17.6.2 4-bit and 8-bit receive modes

After setting the control registers to the receive mode, set SIOCR1<SIOS> to "1" to enable receiving. The data are then transferred to the shift register via the SI pin in synchronous with the serial clock. When one word of data has been received, it is transferred from the shift register to the data buffer register (DBR). When the number of words specified with the SIOCR2<BUF> has been received, an INTSIO (Buffer full) interrupt is generated to request that these data be read out. The data are then read from the data buffer registers by the interrupt service program.

When the internal clock is used, and the previous data are not read from the data buffer register before the next data are received, the serial clock will stop and an automatic-wait will be initiated until the data are read. A wait will not be initiated if even one data word has been read.

Note:Waits are also canceled by reading a DBR not being used as a received data buffer register is read; therefore, during SIO do not use such DBR for other applications.

When an external clock is used, the shift operation is synchronized with the external clock; therefore, the previous data are read before the next data are transferred to the data buffer register. If the previous data have not been read, the next data will not be transferred to the data buffer register and the receiving of any more data will be canceled. When an external clock is used, the maximum transfer speed is determined by the delay between the time when the interrupt request is generated and when the data received have been read.

The receiving is ended by clearing SIOCR1<SIOS> to "0" or setting SIOCR1<SIOINH> to "1" in buffer full interrupt service program.

When SIOCR1<SIOS> is cleared, the current data are transferred to the buffer. After SIOCR1<SIOS> cleared, the receiving is ended at the time that the final bit of the data has been received. That the receiving has ended can be determined from the status of SIOSR<SIOF>. SIOSR<SIOF> is cleared to "0" when the receiving is ended. After confirmed the receiving termination, the final receiving data is read. When SIOCR1<SIOINH> is set, the receiving is immediately ended and SIOSR<SIOF> is cleared to "0". (The received data is ignored, and it is not required to be read out.)

If it is necessary to change the number of words in external clock operation, SIOCR1<SIOS> should be cleared to "0" then SIOCR2<BUF> must be rewritten after confirming that SIOSR<SIOF> has been cleared to "0". If it is necessary to change the number of words in internal clock, during automatic-wait operation which occurs after completion of data receiving, SIOCR2<BUF> must be rewritten before the received data is read out.



Figure 17-10 Receive Mode (Example: 8bit, 1word transfer, Internal clock)

### 17.6.3 8-bit transfer / receive mode

After setting the SIO control register to the 8-bit transmit/receive mode, write the data to be transmitted first to the data buffer registers (DBR). After that, enable the transmit/receive by setting SIOCR1<SIOS> to "1". When transmitting, the data are output from the SO pin at leading edges of the serial clock. When receiving, the data are input to the SI pin at the trailing edges of the serial clock. When the all receive is enabled, 8-bit data are transferred from the shift register to the data buffer register. An INTSIO interrupt is generated when the number of data words specified with the SIOCR2<BUF> has been transferred. Usually, read the receive data from the buffer register in the interrupt service. The data buffer register is used for both transmitting and receiving; therefore, always write the data to be transmitted after reading the all received data.

When the internal clock is used, a wait is initiated until the received data are read and the next transfer data are written. A wait will not be initiated if even one transfer data word has been written.

When an external clock is used, the shift operation is synchronized with the external clock; therefore, it is necessary to read the received data and write the data to be transmitted next before starting the next shift operation. When an external clock is used, the transfer speed is determined by the maximum delay between generation of an interrupt request and the received data are read and the data to be transmitted next are written.

The transmit/receive operation is ended by clearing SIOCR1<SIOS> to "0" or setting SIOCR1<SIOINH> to "1" in INTSIO interrupt service program.

When SIOCR1<SIOS> is cleared, the current data are transferred to the buffer. After SIOCR1<SIOS> cleared, the transmitting/receiving is ended at the time that the final bit of the data has been transmitted.

That the transmitting/receiving has ended can be determined from the status of SIOSR<SIOF>. SIOSR<SIOF> is cleared to "0" when the transmitting/receiving is ended.

When SIOCR1<SIOINH> is set, the transmit/receive operation is immediately ended and SIOSR<SIOF> is cleared to "0".

If it is necessary to change the number of words in external clock operation, SHOCR1<SIOS> should be cleared to "0", then SIOCR2<BUF> must be rewritten after confirming that SIOSR<SIOF> has been cleared to "0".

If it is necessary to change the number of words in internal clock, during automatic-wait operation which occurs after completion of transmit/receive operation, SIOCR2<BUF must be rewritten before reading and writing of the receive/transmit data.

Note: The buffer contents are lost when the transfer mode is (switched.) If it should become necessary to switch

|                      | the transfer mode.                                                                                                                                                           |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      |                                                                                                                                                                              |
|                      | Clear Slos                                                                                                                                                                   |
|                      |                                                                                                                                                                              |
| SIOCR1 <sios></sios> |                                                                                                                                                                              |
| SIOSR <siof></siof>  |                                                                                                                                                                              |
|                      |                                                                                                                                                                              |
| SIOSR <sef></sef>    |                                                                                                                                                                              |
|                      |                                                                                                                                                                              |
| SCK pin<br>(output)  |                                                                                                                                                                              |
| SO pin               | $ \begin{array}{c} \hline \\ \\ \hline \\ \\ \hline \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$ |
| SI pin               | $\begin{array}{c} \hline \\ \hline $                                                         |
| ·                    |                                                                                                                                                                              |
| INTSIO interrupt     |                                                                                                                                                                              |
|                      |                                                                                                                                                                              |
| DBR                  | X a X c X b X d                                                                                                                                                              |
| /                    | Write (a) Read out (c) Write (b) Read out (d)                                                                                                                                |
|                      |                                                                                                                                                                              |

Figure 17-11 Transfer / Receive Mode (Example: 8bit, 1word transfer, Internal clock)



## 18. 10-bit AD Converter (ADC)

The TMP88FW45AFG have a 10-bit successive approximation type AD converter.

## 18.1 Configuration

The circuit configuration of the 10-bit AD converter is shown in Figure 18-1.

It consists of control register ADCCRA and ADCCRB, converted value register ADCDRH and ADCDRL, a DA converter, a sample-hold circuit, a comparator, and a successive comparison circuit.



## 18.2 Register configuration

The AD converter consists of the following four registers:

1. AD converter control register 1 (ADCCRA)

This register selects the analog channels and operation mode (Software start or repeat) in which to perform AD conversion and controls the AD converter as it starts operating.

2. AD converter control register 2 (ADCCRB)

This register selects the AD conversion time and controls the connection of the DA converter (Ladder resistor network).

3. AD converted value register 1 (ADCDRH)

This register used to store the digital value after being converted by the AD converter.

4. AD converted value register 2 (ADCDRL)

This register monitors the operating status of the AD converter.

#### AD Converter Control Register 1



| ADRS  | AD conversion start         | 0: (                                                                                                              | -<br>AD conversion start                                                                                                                                            |     |
|-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| AMD   | AD operating mode           | 00:<br>01:                                                                                                        | AD operation disable<br>Software start mode                                                                                                                         |     |
|       |                             | 10:                                                                                                               | Reserved<br>Repeat mode                                                                                                                                             |     |
| AINDS | Analog input control        | 0:<br>)1:                                                                                                         | Analog input enable<br>Analog input disable                                                                                                                         |     |
| SAIN  | Analog input channel select | 0001:<br>0010:<br>0011:<br>0100:<br>0101:<br>0111:<br>1000:<br>1001:<br>1010:<br>1011:<br>1100:<br>1101:<br>1110: | AIN0<br>AIN1<br>AIN1<br>AIN2<br>AIN3<br>AIN4<br>AIN5<br>AIN6<br>AIN7<br>AIN6<br>AIN7<br>AIN8<br>AIN9<br>AIN10<br>AIN10<br>AIN11<br>AIN12<br>AIN13<br>AIN14<br>AIN15 | R/W |

- Note 1: Select analog input channel during AD converter stops (ADCDRL<ADBF> = "0").
- Note 2: When the analog input channel is all use disabling, the ADCCRA<AINDS> should be set to "1".
- Note 3: During conversion, Do not perform port output instruction to maintain a precision for all of the pins because analog input port use as general input port. And for port near to analog input, Do not input intense signaling of change.
- Note 4: The ADCCRA<ADRS> is automatically cleared to "0" after starting conversion.
- Note 5: Do not set ADCCRA<ADRS> newly again during AD conversion. Before setting ADCCRA<ADRS> newly again, check ADCDRL<EOCF> to see that the conversion is completed or wait until the interrupt signal (INTADC) is generated (e.g., interrupt handling routine).
- Note 6: After STOP mode is started, AD converter control register1 (ADCCRA) is all initialized and no data can be written in this register. Therefore, to use AD converter again, set the ADCCRA newly after returning to NORMAL mode.
- Note 7: After RESET, ADCCRA<SAIN> is initialized Reserved setting. Therefore, set the appropriate analog input channel to ADCCRA<SAIN> when use AD converter.

## TOSHIBA

Note 8: After ADCCRA is set to 00H, AD conversion can not be started for four cycles. Thus, four NOPs must be inserted before setting the ADCCRA<ADRS>.



#### AD Converter Control Register 2

Note 1: Always set bit0 in ADCCRB to "0" and set bit4 in ADECRB to "1".

- Note 2: When a read instruction for ADCCRB, bit6 to 7 in ADCCRB read in as undefined data.
- Note 3: After STOP mode is started, AD converter control register2 (ADCCRB) is all initialized and no data can be written in this register. Therefore, to use AD converter again, set the ADCCRB newly after returning to NORMAL mode.

|                  |                    | -       |          | _ / /    |
|------------------|--------------------|---------|----------|----------|
| Condition<br>ACK | Conversion<br>time | 20 MHz  | 16 MHz   | 8 MHz    |
| 000              | 39/fc              | - (.    | <u> </u> | -        |
| 001              |                    | Rese    | ved      |          |
| 010              | 78/fc              |         | <u>↓</u> | -        |
| 011              | 156/fc             | (7 - 1) | -        | 19.5 µs  |
| 100              | 312/fc             | 15.6 µs | 19.5 µs  | 39.0 µs  |
| 101              | 624/fc             | 31.2 µs | 39.0 µs  | 78.0 µs  |
| 110              | 1248/fc            | 62.4 µs | 78.0 µs  | 156.0 µs |
| 111              |                    | Rese    | rved     |          |
|                  | $\wedge$           |         |          |          |

#### Table 18-1 ACK setting and Conversion time (at CGCR<DV1CK>="0")



| Condition | Conversion<br>time | 20 MHz  | 16 MHz  | 8 MHz    |
|-----------|--------------------|---------|---------|----------|
| 000       | 39/fc              | -       | -       | -        |
| 001       |                    | Reser   | rved    |          |
| 010       | 78/fc              | -       | -       | -        |
| 011       | 156/fc             | -       | -       | 19.5 µs  |
| 100       | 312/fc             | 15.6 µs | 19.5 µs | 39.0 µs  |
| 101       | 624/fc             | 31.2 µs | 39.0 µs | 78.0 µs  |
| 110       | 1248/fc            | 62.4 µs | 78.0 µs | 156.0 µs |
| 111       |                    | Resei   | rved    |          |

Note 1: Setting for "-" in the above table are inhibited. fc: High Frequency oscillation clock [Hz]

Note 2: Set conversion time setting should be kept more than the following time by Analog reference voltage (VAREF).

- VAREF = 4.5 to 5.5 V 15.6 µs and more AD Converted value Register 1 3 2 7 6 5 4 1 0 ADCDRH (0029H) AD09 AD08 AD07 AD06 AD05 AD04 AD03 AD02 (Initial value: 0000 0000) AD Converted value Register 2 ADCDRL 7 6 5 4 3 2 (0028H) AD01 AD00 EOCF ADBF (Initial value: 0000 \*\*\*\*) Before or during conversion 0: EOCF AD conversion end flag Conversion completed 1: Read only 0: During stop of AD conversion ADBF AD conversion BUSY flag ٦. During AD conversion Note 1: The ADCDRL<EOCF> is cleared to "0" when reading the ADCDRH. Therefore, the AD conversion result should be read to ADCDRL more first than ADCDRH. Note 2: The ADCDRL<ADBF> is set to "1" when AD conversion starts, and cleared to "0" when AD conversion finished. It also is cleared upon entering STOP mode. Note 3: If a read instruction is executed for ADCDRL, read data of bit3 to bit0 are unstable.

## 18.3 Function

### 18.3.1 Software Start Mode

After setting ADCCRA<AMD> to "01" (software start mode), set ADCCRA<ADRS> to "1". AD conversion of the voltage at the analog input pin specified by ADCCRA<SAIN> is thereby started.

After completion of the AD conversion, the conversion result is stored in AD converted value registers (ADCDRH, ADCDRL) and at the same time ADCDRL<EOCF> is set to 1, the AD conversion finished interrupt (INTADC) is generated.

ADRS is automatically cleared after AD conversion has started. Do not set ADCCRA<ADRS> newly again (Restart) during AD conversion. Before setting ADCCRA<ADRS> newly again, check ADCDRL<EOCF> to see that the conversion is completed or wait until the interrupt signal (INTADC) is generated (e.g., interrupt handling routine).



### 18.3.2 Repeat Mode

AD conversion of the voltage at the analog input pin specified by ADCCRA<SAIN> is performed repeatedly. In this mode, AD conversion is started by setting ADCCRA<ADRS> to "1" after setting ADCCRA<AMD> to "H" (Repeat mode).

After completion of the AD conversion, the conversion result is stored in AD converted value registers (ADCDRH, ADCDRL) and at the same time ADCDRL<EOCF> is set to 1, the AD conversion finished interrupt (INTADC) is generated.

In repeat mode, each time one AD conversion is completed, the next AD conversion is started. To stop AD conversion, set ADCCRA<AMD> to "00" (Disable mode) by writing 0s. The AD convert operation is stopped immediately. The converted value at this time is not stored in the AD converted value register.



- Set the AD conversion time using AD conversion time (ACK). For details on how to set the conversion time, refer to Figure 18-1, Figure 18-2 and AD converter control register 2.
   Choose IREFON for DA converter control.
- 3. After setting up (1) and (2) above, set AD conversion start (ADRS) of AD converter control register (ADCCRA) to "1". If software start mode has been selected, AD conversion starts immediately.
- After an elapse of the specified AD conversion time, the AD converted value is stored in AD converted value register 1 (ADCDRH) and the AD conversion finished flag (EOCF) of AD converted value register 2 (ADCDRL) is set to "1", upon which time AD conversion interrupt INTADC is generated.

EOCF is cleared to "0" by a read of the conversion result. However, if reconverted before a register read, although EOCF is cleared the previous conversion result is retained until the next conversion is completed.

Example :After selecting the conversion time 15.6 µs at 20 MHz and the analog input channel AIN4 pin, perform AD conversion once. After checking EOCF, read the converted value, store the lower 2 bits in address 0009EH and store the upper 8 bits in address 0009FH in RAM. The operation mode is software start mode.



## 18.4 STOP mode during AD Conversion

When standby mode (STOP mode) is entered forcibly during AD conversion, the AD convert operation is suspended and the AD converter is initialized (ADCCRA and ADCCRB are initialized to initial value). Also, the conversion result is indeterminate. (Conversion results up to the previous operation are cleared, so be sure to read the conversion results before entering standby mode (STOP mode).) When restored from standby mode (STOP mode), AD conversion is not automatically restarted, so it is necessary to restart AD conversion. Note that since the analog reference voltage is automatically disconnected, there is no possibility of current flowing into the analog reference voltage.

## 18.5 Analog Input Voltage and AD Conversion Result

The analog input voltage is corresponded to the 10-bit digital value converted by the AD as shown in Figure 18-4.



## TOSHIBA

## 18.6 Precautions about AD Converter

### 18.6.1 Analog input pin voltage range

Make sure the analog input pins (AIN0 to AIN15) are used at voltages within VAREF to AVSS. If any voltage outside this range is applied to one of the analog input pins, the converted value on that pin becomes uncertain. The other analog input pins also are affected by that.

### 18.6.2 Analog input shared pins

The analog input pins (AIN0 to AIN15) are shared with input/output ports. When using any of the analog inputs to execute AD conversion, do not execute input/output instructions for all other ports. This is necessary to prevent the accuracy of AD conversion from degrading. Not only these analog input shared pins, some other pins may also be affected by noise arising from input/output to and from adjacent pins.

### 18.6.3 Noise Countermeasure

The internal equivalent circuit of the analog input pins is shown in Figure 18-5. The higher the output impedance of the analog input source, more easily they are susceptible to noise. Therefore, make sure the output impedance of the signal source in your design is 5 k $\Omega$  or less. Toshiba also recommends attaching a capacitor external to the chip.



# 19. 8-Bit High-speed PWM (HPWM0 and HPWM1)

The TMP88FW45AFG contains two-channels of high-speed PWM. The high-speed PWM works in such a way that when data are written to the data registers for the respective channels, waveforms differing from each other can be output.

The high-speed PWM is shared with ports, P02 (HPWM0) and P03 (HPWM1). When using these pins for high-speed PWM, set the port output latches for P02 and P03 to 1.

## 19.1 Configuration



## 19.2 Control

Control Deviator

| Control Re    | egister                |         |                           |       |         |                                                       |                     |                       |                                |     |
|---------------|------------------------|---------|---------------------------|-------|---------|-------------------------------------------------------|---------------------|-----------------------|--------------------------------|-----|
| HPWMCR        | 7                      | 6       | 5                         | 4     | 3       | 2                                                     | 1                   | 0                     |                                |     |
| (000CH)       | HPE1                   | HPE0    |                           |       | PWMST   |                                                       | PWM                 | IMOD                  | R/W (Initial value: 00** 0*00) |     |
|               |                        |         |                           |       |         |                                                       |                     |                       |                                |     |
|               | PWMMOD Select PWM mode |         |                           |       | 01: Moo | de 0 (8 bits<br>de 1 (7 bits<br>de 2 (6 bits<br>erved | )                   |                       |                                |     |
|               | PWMS                   | F Run/s | Run/stop 8-bit up counter |       |         | Ρ                                                     | 2                   | $\overline{\bigcirc}$ |                                | R/W |
|               | HPE0                   | Conti   | Control HPWM0 output      |       |         | ole<br>Ile                                            | $\overline{\Omega}$ | $\langle \rangle$     |                                |     |
|               | HPE1                   | Conti   |                           |       |         | ole<br>ole                                            |                     | ))                    |                                |     |
| Data Register |                        |         |                           |       |         |                                                       |                     |                       |                                |     |
| HPWMDR0       | 7                      | 6       | 5                         | 4     | 3       | 2                                                     | > 1                 | 0                     | 77                             |     |
| (000DH)       | DATA7                  | DATA6   | DATA5                     | DATA4 | DATA3   | DATA2                                                 | DATA1               | DATAO                 | R/W (Initial value: **** ****) |     |
| HPWMDR1       | 7                      | 6       | 5                         | 4     | <3      | >2                                                    | /1                  | 0                     |                                |     |
| (000EH)       | DATA7                  | DATA6   | DATA5                     | DATA4 | DATA3   | DATA2                                                 | DATA1               | DATAO                 | R/W (Initial value: **** ****) |     |
|               |                        |         |                           | ( (   |         |                                                       |                     | $\bigtriangledown$    |                                |     |

Note 1: The PWM output pulse width varies with the clock duty cycle.

Note 2: For the data registers, set data 10H to F0H.

Note 3: When HPWMCR<PWMST> = 0, the internal counter is cleared and data "1" is output to the port.

Note 4: Before selecting PWM mode, make sure HPWMCR < PWMST > = 0.

Note 5: Before entering STOP mode, set HPWMCR<PWMST, HPE0, and HPE1> all to 0.

Note 6: If HPWMCR<HPE0 or HPE1> is altered in the middle of PWM period, the waveform may be distorted. To avoid waveform distortion, make sure HPWMCR<PWMST> = 0 when enabling HPWM output.

## 19.3 Functional Description

The high-speed PWM is controlled using the Control Register (HPWMCR) and Data Registers (HPWMDR0, 1). Before writing to these registers, set the HPWMCR<PWMST> = 1 to make them ready for setup. When the HPWMCR<PWMST> is set to 0, each control register is reset, so that the high-speed PWM can be reset in software.

## 19.3.1 Operation modes

The high-speed PWM has the following three modes of operation:

- 8-bit mode: (T =  $2^8 \times \text{clock period}$ , f  $\approx$  78 kHz)
- 7-bit mode: (T =  $2^7 \times$  clock period, f  $\approx$  156 kHz)
- 6-bit mode: (T =  $2^6 \times \text{clock period}$ , f  $\approx 313 \text{ kHz}$ )

Note: These values apply to the case where the source clock (X1) is 20 MHz.

Use the HPWMCR<PWMMOD> to select operation mode. Note that operation mode is common to both channels, and cannot be set separately for each channel.

#### 19.3.1.1 8-bit mode

In 8-bit mode, it is possible to generate a pulse with 12.8  $\mu$ s period and approximately 78 kHz frequency (when X1 = 20 MHz).



The minimum width of the pulse is 0.8 µs (data "10"), and the maximum width of the pulse is 12.0 µs (data "F0").

Pulse width = 8-bit data  $\times$  50 ns

Figure 19-2 shows a typical waveform in 8-bit mode. The values are for X1 = 20 MHz.



In 7-bit mode, it is possible to generate a pulse with 6.4  $\mu$ s period and approximately 156 kHz frequency (when X1 = 20 MHz).



In 7-bit mode, the period is comprised of 7 bits (period =  $2^7 \times 50$  ns) and one other bit provides a 25 ns resolution (half period of the source clock (X1)). Therefore, when the one low-order bit = 1, a plus-25 ns pulse is output.

The minimum width of the pulse is 0.4  $\mu$ s (data "10"), and the maximum width of the pulse is 6.0  $\mu$ s (data "F0": "78" + "0").



Pulse width = (7 high-order Bits of data  $\times$  50 ns) + (1 low-order Bit of data  $\times$  25 ns) Figure 19-3 shows a typical waveform in 7-bit mode. (The values are for X1 = 20 MHz.)



Note: The resolution of the LSB 1 bit (25 nsec) is a typical value and its precision is not guaranteed.

#### 19.3.1.3 6-bit mode

In 6-bit mode, it is possible to generate a pulse with 3.2  $\mu$ s period and approximately 313 kHz frequency (when X1 = 20 MHz).



In 6-bit mode, the period is comprised of 6 bits (period  $= 2^6 \times 50$  ns) and two other bits provide a 12.5 ns resolution. However, because the actually obtained resolution is 25 ns, said resolution is accomplished artificially. To obtain a 12.5 ns resolution, the first, second, and third pulses are output by adding 25 ns, 0 ns, and 25 ns, respectively. In this way, a 12.5 ns resolution is realized as being "equivalent to."

The minimum equivalent width of the pulse is 0.2  $\mu$ s (data "10"), and the maximum equivalent width of the pulse is 3.0  $\mu$ s (data "F0": "3B"  $\neq$  "0").



Pulse width = (6 high-order bits of data  $\times$  50 ns) + (2 low-order bits of data \*)

\* The equivalent plus times in 2 low-order bits of data are shown below.

|            | ) /                  |
|------------|----------------------|
| 2-bit data | Equivalent plus time |
| 0 0        | 0 ns                 |
| 0 1        | 12.5 ns              |
| 10         | 25 ns                |
| 11         | 37.5 ns              |

Figure 19-4 Shows a typical waveform in 6-bit mode. (The values are for X1 = 20 MHz.)



Figure 19-4 6-Bit Mode

Note: The resolution of the LSB 2 bit (12.5 nsec) is a typical value and its precision is not guaranteed.

### 19.3.2 Setting output data

To set output data, write it to the Data Registers (HPW) DR0 and 1).

Example: To output a 5.75  $\mu$ s waveform in 7-bit mode using  $\overline{\text{HPWM0}}$  when the source clock (X1) = 20 MHz



Because the resolution in 7-bit mode is 50 ns, to output a 5.75 µs pulse

5.75 
$$\mu$$
s ÷ 50 ns = 115 = 73H

Because 73H is placed in the 7 high-order bits, the value is shifted one bit to become E6H. Therefore, set E6H in the Data Register (HPWMDR0).





## 20. Flash Memory

TMP88FW45AFG has 122880 bytes flash memory (address: 04000H to 21EFFH and FFF00H to FFFFH). The write and erase operations to the flash memory are controlled in the following three types of mode.

- MCU mode

The flash memory is accessed by the CPU control in the MCU mode. This mode is used for software bug correction and firmware change after shipment of the device since the write operation to the flash memory is available by retaining the application behavior.

- Serial PROM mode

The flash memory is accessed by the CPU control in the serial PROM mode. Use of the serial interface (UART) enables the flash memory to be controlled by the small number of pins. TMP88FW45AFG in the serial PROM mode supports on-board programming which enables users to program flash memory after the microcontroller is mounted on a user board.

- Parallel PROM mode

The parallel PROM mode allows the flash memory to be accessed as a stand-alone flash memory by the program writer provided by the third party. High-speed access to the flash memory is available by controlling address and data signals directly. For the support of the program writer, please ask Toshiba sales representative.

In the MCU and serial PROM modes, the flash memory control register (FLSCR) is used for flash memory control. This chapter describes how to access the flash memory using the flash memory control register (FLSCR) in the MCU and serial PROM modes.

## 20.1 Flash Memory Control

The flash memory is controlled via the flash memory control register (FLSCR) and flash memory stanby control resister (FLSSTB).



Note 1: The command sequence of the flash memory can be executed only when FLSCR<FLSMD>="0011B". In other cases, any attempts to execute the command sequence are ineffective.

Note 2: FLSCR<FLSMD> must be set to either "1100B" or "0011B".

Note 3: Bits 3 to 0 in FLSCR register are always read as don't care.

## 20.1.1 Flash Memory Command Sequence Execution Control (FLSCR<FLSMD>)

The flash memory can be protected from inadvertent write due to program error or microcontroller misoperation. This write protection feature is realized by disabling flash memory command sequence execution via the flash memory control register (write protect). To enable command sequence execution, set FLSCR<FLSMD> to "0011B". To disable command sequence execution, set FLSCR<FLSMD> to "1100B". After reset, FLSCR<FLSMD> is initialized to "1100B" to disable command sequence execution. Normally, FLSCR<FLSMD> should be set to "(100B") except when the flash memory needs to be written or erased.

## 20.2 Command Sequence

The command sequence in the MCU and the serial PROM modes consists of six commands (JEDEC compatible), as shown in Table 20-1.

| Table 20-1 Command Sequence |
|-----------------------------|
|-----------------------------|

|   |                                 |                 |      |               |      |                 |      |                |                  | $\rightarrow$ |             |                 |      |
|---|---------------------------------|-----------------|------|---------------|------|-----------------|------|----------------|------------------|---------------|-------------|-----------------|------|
|   | Command Sequence                | 1st Bus V<br>cl |      | 2nd Bus<br>cl |      | 3rd Bus \<br>cl | ,    |                | Write Cy-<br>le  | 5th Bus C     | Write Cy-   | 6th Bus V<br>cl | -    |
|   |                                 | Address         | Data | Address       | Data | Address         | Data | Address        | Data             | Address       | Data        | Address         | Data |
| 1 | 1 Byte program                  | 04555H          | AAH  | 04AAA<br>H    | 55H  | 04555H          | A0H  | BA<br>(Note 1) | Data<br>(Note 1) | <u>)</u>      | -           | -               | -    |
| 2 | Sector Erase<br>(4-kbyte Erase) | 04555H          | AAH  | 04AAA<br>H    | 55H  | 04555H          | 80H  | 04555H         | AAH              | )04AAA<br>H   | 55H         | SA<br>(Note 2)  | 30H  |
| 3 | Chip Erase<br>(All Erase)       | 04555H          | AAH  | 04AAA<br>H    | 55H  | 04555H          | 80H  | 04555H         | ААН              | 04AAA<br>H    | 55H         | 04555H          | 10H  |
| 4 | Product ID Entry                | 04555H          | AAH  | 04AAA<br>H    | 55H  | 04555H          | 90H  |                | ~ - <            | - ((          |             | > -             | -    |
|   | Product ID Exit                 | ххн             | F0H  | -             | -    | -               |      |                | - \              |               | $\sqrt{-1}$ | ) -             | -    |
| 5 | Product ID Exit                 | 04555H          | AAH  | 04AAA<br>H    | 55H  | 04555H          | F0H  | > -            | - (              | 2-            | <u> </u>    | -               | -    |
| 6 | Security Program                | 04555H          | AAH  | 04AAA<br>H    | 55H  | 04555H          | A5H  | 04F7FH         | 00H              | $\bigcirc$    | -           | -               | -    |

Note 1: Set the address and data to be written.

Note 2: Set the address which is the specified sector. (The area to be erased is specified with the upper 8 bits of the address.) (Example) In case " Sector 1 ", SA is " 0x05yyy ".

### 20.2.1 Byte Program

This command writes the flash memory for each byte unit. The addresses and data to be written are specified in the 4th bus write cycle. Each byte can be programmed in a maximum of 40  $\mu$ s. The next command sequence cannot be executed until the write operation is completed. To check the completion of the write operation, perform read operations repeatedly until the same data is read twice from the same address in the flash memory. During the write operation, any consecutive attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1).

Note To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data.

## 20.2.2 Sector Erase (4-kbyte Erase)

This command erases the tlash memory in units of 4 kbytes. The flash memory area to be erased is specified by the upper 4 bits of the 6th bus write cycle address. For example, to erase 4 kbytes from F000H to FFFFH, specify one of the addresses in F000H-FFFFH as the 6th bus write cycle. The sector erase command is effective only in the MCU and serial PROM modes, and it cannot be used in the parallel PROM mode.

A maximum of 30 ms is required to erase 4 kbytes. The next command sequence cannot be executed until the erase operation is completed. To check the completion of the erase operation, perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. During the erase operation, any consecutive attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1).

### 20.2.3 Chip Erase (All Erase)

This command erases the entire flash memory in approximately 30 ms. The next command sequence cannot be executed until the erase operation is completed. To check the completion of the erase operation, perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. During the erase operation, any consecutive attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1). After the chip is erased, all bytes contain FFH.

## 20.2.4 Product ID Entry

This command activates the Product ID mode. In the Product ID mode, the vendor ID, the flash ID, and the security program status can be read from the flash memory.

| Cell | Address | Meaning                 | Read Value                                                                                                                                                                                       |
|------|---------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | 04000H  | Vendor ID               | 98H                                                                                                                                                                                              |
|      | 04001H  | Flash macro ID          | 41H                                                                                                                                                                                              |
| 1    | 04002H  | Flash size              | 1DH:     120 kbytes       0EH:     60 kbytes       0BH:     48 kbytes       07H:     32 kbytes       05H:     24 kbytes       03H:     16 kbytes       01H:     8 kbytes       00H:     4 kbytes |
|      | 04F7FH  | Security program status | FFH: Security program disabled<br>Other than FFH: Security program enabled                                                                                                                       |

Table 20-2 Values To Be Read in the Product ID Mode

Note: The value at address 04002H (flash size) depends on the size of flash memory incorporated in each product. For example, if the product has 16 kbyte flash memory, "03H" is read from address 04002H.

### 20.2.5 Product ID Exit

This command is used to exit the Product ID mode.

## 20.2.6 Security Program

This command enables the read write protection setting in the flash memory. When the security program is enabled, the flash memory cannot be read and cannot be written in the parallel PROM mode. In the serial PROM mode, the flash write and RAM loader commands cannot be executed.

To disable the security program setting, it is necessary to execute the chip erase command sequence. Whether or not the security program is enabled can be checked by reading 04F7FH in the Product ID mode. For details, see Table 20-2.

It takes a maximum of 40  $\mu$ s to set security program in the flash memory. The next command sequence cannot be executed until this operation is completed. To check the completion of the sequrity program operation, perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. During the security program operation, any attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1).

## 20.3 Toggle Bit (D6)

After the byte program, chip erase, and security program command sequence is executed, any consecutive attempts to read from the same address is reversed bit 6 (D6) of the data (toggling between 0 and 1) until the operation is completed. Therefore, this toggle bit provides a software mechanism to check the completion of each operation. Usually perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. After the byte program, chip erase, or security program command sequence is executed, the initial read of the toggle bit always produces a "1".

## 20.4 Access to the Flash Memory Area

When the write, erase and security program are set in the flash memory, read and fetch operations cannot be performed in the entire flash memory area. Therefore, to perform these operations in the entire flash memory area, access to the flash memory area by the control program in the BOOTROM or RAM area. (The flash memory program cannot write to the flash memory.) The serial PROM or MCU mode is used to run the control program in the BOOTROM or RAM area.

- Note 1: The flash memory can be written or read for each byte unit. Erase operations can be performed either in the entire area or in units of 4 kbytes, whereas read operations can be performed by an one transfer instruction. However, the command sequence method is adopted for write and erase operations, requiring several byte transfer instructions for each operation.
- Note 2: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data.

## 20.4.1 Flash Memory Control in the Serial PROM Mode

The serial PROM mode is used to access to the flash memory by the control program provided in the BOOT-ROM area. Since almost of all operations relating to access to the flash memory can be controlled simply by the communication data of the serial interface (UART), these functions are transparent to the user. For the details of the serial PROM mode, see "Serial PROM Mode."

To access to the flash memory by using peripheral functions in the serial PROM mode, run the RAM loader command to execute the control program in the RAM area. The procedures to execute the control program in the RAM area is shown in "20.4, 1.1 How to write to the flash memory by executing the control program in the RAM area (in the RAM loader mode within the serial PROM mode)".

20.4.1.1 How to write to the flash memory by executing the control program in the RAM area (in the RAM loader mode within the serial PROM mode)

(Steps 1 and 2 are controlled by the BOOTROM, and steps 3 to 9 are controlled by the control program executed in the RAM area.)

- //Transfer the write control program to the RAM area in the RAM loader mode.
- 2. Jump to the RAM area.
- 3. Disable (DI) the interrupt master enable flag (IMF $\leftarrow$ "0").
- 4. Set FLSCR<FDSMD> to "0011B" (to enable command sequence execution).
- 5. Execute the erase command sequence.
- 6. Read the same flash memory address twice.

(Repeat step 6 until the same data is read by two consecutive reads operations.)

- 7. Execute the write command sequence.
- 8. Read the same flash memory address twice.

(Repeat step 8 until the same data is read by two consecutive reads operations.)

- 9. Set FLSCR<FLSMD> to "1100B" (to disable command sequence execution).
- Note 1: Before writing to the flash memory in the RAM area, disable interrupts by setting the interrupt master enable flag (IMF) to "0". Usually disable interrupts by executing the DI instruction at the head of the write control program in the RAM area.

 $\langle \rangle$ 

Note 2: Since the watchdog timer is disabled by the BOOTROM in the RAM loader mode, it is not required to disable the watchdog timer by the RAM loader program.

Example :After chip erasure, the program in the RAM area writes data 3FH to address F000H.

|                                                   | DI                 |                           | : Disable interrupts (IMF← "0")                                   |
|---------------------------------------------------|--------------------|---------------------------|-------------------------------------------------------------------|
|                                                   | LD                 | (FLSCR),0011_1000B        | : Enable command sequence execution.                              |
|                                                   | LD                 | IX,04555H                 |                                                                   |
|                                                   | LD                 | IY,04AAAH                 | $\sim$ (7/ $\diamond$                                             |
|                                                   | LD                 | HL,0F000H                 |                                                                   |
| ; #### Flash Me                                   | mory Chip erase    | Process ####              |                                                                   |
|                                                   | LD                 | (IX),0AAH                 | : 1st bus write cycle                                             |
|                                                   | LD                 | (IY),55H                  | : 2nd bus write cycle                                             |
|                                                   | LD                 | (IX),80H                  | : 3rd bus write cycle                                             |
|                                                   | LD                 | (IX),0AAH                 | : 4th bus write cycle                                             |
|                                                   | LD                 | (IY),55H                  | : 5th bus write cycle                                             |
|                                                   | LD                 | (IX),10H                  | : 6th bus write cycle                                             |
| sLOOP1:                                           | LD                 | A,(IX)                    |                                                                   |
|                                                   | CMP                | A,(IX)                    | $\langle \langle \rangle \rangle \langle \langle \rangle \rangle$ |
|                                                   | JR                 | NZ,sLOOP1                 | : Loop until the same value is read.                              |
| ; #### Flash Me                                   | mory Write Proce   | ess ####                  | $\rightarrow$ (V)                                                 |
|                                                   | LD                 | (IX),0AAH                 | :1st bus write cycle                                              |
|                                                   | LD                 | (IY),55H                  | : 2nd bus write cycle                                             |
|                                                   | LD                 | (IX),0АОН (               | : 3rd bus write cycle                                             |
|                                                   | LD                 | (HL),3FH                  | : 4th bus write cycle, (F000H) = 3FH                              |
| sLOOP2:                                           | LD                 | A,(HL)                    |                                                                   |
|                                                   | CMP                | A,(HL)                    |                                                                   |
|                                                   | JR                 | NZ,sLØOP2                 | : Loop until the same value is read.                              |
|                                                   | LD                 | (FLSCR),1100_1000B        | Disable command sequence execution.                               |
| sLOOP3:                                           | JP /-              | sLOOP3                    | $\langle \mathcal{O} \rangle$                                     |
|                                                   |                    |                           |                                                                   |
|                                                   |                    |                           |                                                                   |
| $\sim$                                            | 2                  |                           |                                                                   |
| 2~                                                | $\bigtriangledown$ | $\wedge$                  |                                                                   |
|                                                   | $\overline{)}$     | $\langle \langle \langle$ |                                                                   |
| $\langle \langle \langle \langle \rangle \rangle$ | ))                 |                           |                                                                   |
|                                                   | $\sim$             | (())                      |                                                                   |
|                                                   | $\sim$             | $\sim$                    |                                                                   |
|                                                   | $\langle \rangle$  |                           |                                                                   |
| $\sim$                                            |                    | $\checkmark$              |                                                                   |

### 20.4.2 Flash Memory Control in the MCU mode

In the MCU mode, write operations are performed by executing the control program in the RAM area. Before execution of the control program, copy the control program into the RAM area or obtain it from the external using the communication pin. The procedures to execute the control program in the RAM area in the MCU mode are described below.

# 20.4.2.1 How to write to the flash memory by executing a user write control program in the RAM area (in the MCU mode)

(Steps 1 and 2 are controlled by the program in the flash memory, and steps 3 through 11 are controlled by the control program in the RAM area.)

- 1. Transfer the write control program to the RAM area.
- 2. Jump to the RAM area.
- 3. Disable (DI) the interrupt master enable flag ( $IMF \leftarrow "0"$ )
- 4. Disable the watchdog timer, if it is used.
- 5. Set FLSCR<FLSMD> to "0011B" (to enable command sequence execution),
- 6. Execute the erase command sequence.
- 7. Read the same flash memory address twice.

(Repeat step 7 until the same data is read by two consecutive read operations.)

- 8. Execute the write command sequence.
- 9. Read the same flash memory address twice.

(Repeat step 9 until the same data is read by two consecutive read operations.)

- 10. Set FLSCR<FLSMD>to"[100B" (to disable command sequence execution).
- 11. Jump to the flash memory area.
- Note 1: Before writing to the flash memory in the RAM area, disable interrupts by setting the interrupt master enable flag (IMF) to "0". Usually disable interrupts by executing the DI instruction at the head of the write control program in the RAM area.
- Note 2: When writing to the flash memory, do not intentionally use non-maskable interrupts (the watchdog timer must be disabled if it is used). If a non-maskable interrupt occurs while the flash memory is being written, unexpected data is read from the flash memory (interrupt vector), resulting in malfunction of the micro-controller.

Example : After sector erasure (E000H-EFFFH), the program in the RAM area writes data 3FH to address E000H.

|                | DI                     |                     | : Disable interrupts (IMF←"0")        |
|----------------|------------------------|---------------------|---------------------------------------|
|                | LD                     | (WDTCR2),4EH        | : Clear the WDT binary counter.       |
|                | LDW                    | (WDTCR1),0B101H     | : Disable the WDT.                    |
|                | LD                     | (FLSCR),0011_1000B  | : Enable command sequence execútion.  |
|                | LD                     | IX,04555H           |                                       |
|                | LD                     | IY,04AAAH           |                                       |
|                | LD                     | HL,0E000H           |                                       |
| ; #### Flash M | emory Sector Era       | se Process ####     | $\langle (// 5)$                      |
|                | LD                     | (IX),0AAH           | : 1st bus write cycle                 |
|                | LD                     | (IY),55H            | : 2nd bus write cycle                 |
|                | LD                     | (IX),80H            | : 3rd bus write cycle                 |
|                | LD                     | (IX),0AAH           | : 4th bus write cycle                 |
|                | LD                     | (IY),55H            | : 5th bus write cycle                 |
|                | LD                     | (HL),30H            | : 6th bus write cycle                 |
| sLOOP1:        | LD                     | A,(IX)              |                                       |
|                | CMP                    | A,(IX)              |                                       |
|                | JR                     | NZ,sLOOP1           | : Loop until the same value is read.  |
| ; #### Flash M | emory Write Proc       | ess ####            |                                       |
|                | LD                     | (IX),0AAH           | 1st bus write cycle                   |
|                | LD                     | (IY),55H            | : 2nd bus write cycle                 |
|                | LD                     | (IX),0A0H           | 3rd bus write cycle                   |
|                | LD                     | (HL),3FH            | ⇒ ∶ 4th bus write cycle, (E000H)=3FH  |
| sLOOP2:        | LD                     | A,(HL)              |                                       |
|                | CMP                    | A,(HL)              | $\sim$                                |
|                | JR                     |                     | : Loop until the same value is read.  |
|                | LD                     | (FLSCR), 1100_1000B | : Disable command sequence execution. |
|                | JP                     | ( (XXXXH)           | : Jump to the flash memory area.      |
|                | $\left  \right\rangle$ |                     | (7/5)                                 |
|                | < \ /~                 |                     |                                       |

Example : This write control program reads data from address F000H and stores it to 98H in the RAM area.



Read data from address F000H.

: Store data to address 98H.

# 21. Serial PROM Mode

## 21.1 Outline

The TMP88FW45AFG has a 4096 byte BOOTROM (Mask ROM) for programming to flash memory. The BOOT-ROM is available in the serial PROM mode, and controlled by TEST, BOOT, RESET and some pins. Communication is performed via UART. The serial PROM mode has seven types of operating mode. Flash memory writing, RAM loader, Flash memory SUM output, Product ID code output, Flash memory status output, Flash memory erasing and Flash memory security program setting. Memory address mapping in the serial PROM mode differs from that in the MCU mode. Figure 21-1 shows memory address mapping in the serial PROM mode.

Table 21-1 Operating Range in the Serial PROM Mode

| Parameter             | Min | Max | Unit                       |
|-----------------------|-----|-----|----------------------------|
| Power supply          | 4.5 | 5.5 | $\mathcal{A}(\mathcal{A})$ |
| High frequency (Note) | 8   | 20  | MHz                        |

Note 1: Though included in above operating range, some of high frequencies are not supported in the serial PROM mode. For details, refer to "Table 21-5".

## 21.2 Memory Mapping

The Figure 21-1 shows memory mapping in the Serial PROM mode and MCU mode.

In the serial PROM mode, the BOOTROM (Mask ROM) is mapped in addresses from 3000H to 3FFFH.



Figure 21-1 Memory Address Maps

Note 2: In Serial PROM mode, accessing to registers of oscillation frequency detection is disabled. Therefore oscillation frequency detection is not available in the Serial PROM mode.

## 21.3 Serial PROM Mode Setting

### 21.3.1 Serial PROM Mode Control Pins

To execute on-board programming, activate the serial PROM mode. Table 21-2 shows pin setting to activate the serial PROM mode.

| Table 21-2 Serial PRC | DM Mode Setting |
|-----------------------|-----------------|
| Pin                   | Setting         |
| P10, P11              | Low             |
| TEST pin              | High            |
| BOOT/RXD1 pin         | High            |
| RESET pin             |                 |
|                       |                 |

Note: The BOOT pin is shared with the UART communication pin (RXD1 pin) in the serial PROM mode. This pin is used as UART communication pin after activating serial PROM mode

### 21.3.2 Pin Function

In the serial PROM mode, TXD1 (P45) and RXD1 (P44) are used as a serial interface pin.

 $\land$ 

| Table 21-3 Pin Function | n in tł | he Seria | al PRO     | OM Mode  |
|-------------------------|---------|----------|------------|----------|
|                         |         | /        | $( \frown$ | $\wedge$ |

| Pin Name<br>(Serial PROM Mode) | Input/<br>Output | Function                                                                                                                                                                                                                                                                                                      |          | Pin Name<br>(MCU Mode) |  |
|--------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------|--|
| TXD1                           | Output           | Serial data output (Note 3)                                                                                                                                                                                                                                                                                   |          | P45                    |  |
| BOOT/RXD1                      | Input/Input      | Serial PROM mode control/Serial data input                                                                                                                                                                                                                                                                    | (Note 1) | P44                    |  |
| RESET                          | Input            | Serial PROM mode control                                                                                                                                                                                                                                                                                      |          | RESET                  |  |
| TEST                           | Input            | Fixed to high                                                                                                                                                                                                                                                                                                 |          | TEST                   |  |
| VDD, AVDD                      | Power<br>supply  | 4.5 to 5.5 V                                                                                                                                                                                                                                                                                                  |          |                        |  |
| VSS, AVSS                      | Power<br>supply  | 0 V                                                                                                                                                                                                                                                                                                           |          |                        |  |
| VAREF                          | Power<br>supply  | Leave open or apply input reference voltage.                                                                                                                                                                                                                                                                  |          |                        |  |
| P10, P11                       | Inîput (         | Fixed to low                                                                                                                                                                                                                                                                                                  |          |                        |  |
| I/O põrts except<br>P45, P44   |                  | These ports are in the high-impedance state in the serial PROM mode. The input level is fixed to the port inputs with a hardware feature to prevent overlap current. (The port inputs are invalid.) To make the port inputs valid, set the pin of the SPCR register to "1" by the RAM loader control program. |          |                        |  |
| XIN XOUT                       | Input<br>Output  | Self-oscillate with an oscillator.                                                                                                                                                                                                                                                                            | (Note 2) |                        |  |

Note 1: During on-board programming with other parts mounted on a user board, be careful no to affect these communication control pins.

Note 2: Operating range of high frequency in serial PROM mode is 8 MHz to 20 MHz.

Note 3: TXD port is set a open-drain port in seriarl PROM mode and it needs pull-up resistor.



### Figure 21-3 Example Connection for On-Board Writing

- Note 1: When other parts on the application board effect the UART communication in the serial PROM mode, isolate these pins by a jumper or switch.
- Note 2: When the reset control circuit on the application board effects activation of the serial PROM mode, isolate the pin by a jumper or switch.
- Note 3: For connection of other pins, refer to "Table 21-3 Pin Function in the Serial PROM Mode".

## 21.3.4 Activating the Serial PROM Mode

The following is a procedure to activate the serial PROM mode. "Figure 21-4 Serial PROM Mode Timing" shows a serial PROM mode timing.

- 1. Supply power to the VDD pin.
- 2. Set the  $\overline{\text{RESET}}$  pin to low.
- 3. Set the TEST pin and BOOT/RXD1 pins to high.And set P10,P11 pins to low.
- 4. Wait until the power supply and clock oscillation stabilize.
- 5. Set the  $\overline{\text{RESET}}$  pin to high.
- 6. Input the matching data (5AH) to the BOOT/RXD1 pin after setup sequence. For details of the setup timing, refer to "21.16 UART Timing".



## 21.4 Interface Specifications for UART

The following shows the UART communication format used in the serial PROM mode.

To perform on-board programming, the communication format of the write controller must also be set in the same manner.

The default baud rate is 9600 bps regardless of operating frequency of the microcontroller. The baud rate can be modified by transmitting the baud rate modification data shown in Table 21-4 to TMP88FW45AFG. The Table 21-5 shows an operating frequency and baud rate. The frequencies which are not described in Table 21-5 can not be used.

- Baud rate (Default): 9600 bps
- Data length: 8 bits
- Parity addition: None
- Stop bit: 1 bit

#### Table 21-4 Baud Rate Modification Data

| Baud rate modification data | 04H   | 05H   | 06H 07H     | 0AH 18H 28H      |
|-----------------------------|-------|-------|-------------|------------------|
| Baud rate (bps)             | 76800 | 62500 | 57600 38400 | 31250 19200 9600 |
|                             |       |       |             |                  |

### Table 21-5 Operating Frequency and Baud Rate in the Serial PROM Mode

|          |                              |                        |                       |          |          |               |       |                   |       | 1     |       |       |       |       |       |       |
|----------|------------------------------|------------------------|-----------------------|----------|----------|---------------|-------|-------------------|-------|-------|-------|-------|-------|-------|-------|-------|
|          | Reference I                  | Baud Rate (bps)        | 768                   | 300      | 625      | 500           | 576   | 500 <             | 384   | 400   | 312   | 250   | 192   | 200   | 96    | 600   |
| (Note 3) | Baud Rate                    | Modification Da-<br>ta | 04                    | ΙH       | 05       | 5H            | 06    | ЭH                | 07    | 7H    | 0A    | АH    | 18    | 3H    | 28    | ЗH    |
|          | Ref. Fre-<br>quency<br>(MHz) | Rating<br>(MHz)        | Baud<br>rate<br>(bps) | (%)      | (bps)    | (%)           | (bps) | (%)               | (bps) | (%)   | (bps) | (%)   | (bps) | (%)   | (bps) | (%)   |
| 1        | 8                            | 7.64 to 8.39           | -                     | ()       | 62500    | 0.00          | - 4   | -/                | 38462 | +0.16 | 31250 | 0.00  | 19231 | +0.16 | 9615  | +0.16 |
| 2        | 9.8304                       | 9.40 to 10.32          | 76800                 | 0.00     | ( )-)    | -             | -     | 1/-               | 38400 | 0.00  | -     | -     | 19200 | 0.00  | 9600  | 0.00  |
| 2        | 10                           | 9.40 to 10.32          | 78125                 | +1.73    | <u> </u> | $\leq$        | - (/  | $\langle \rangle$ | 39063 | +1.73 | -     | -     | 19531 | +1.73 | 9766  | +1.73 |
|          | 12                           | 11.75 to 12.90         | -//                   |          | 7 -      | -             | 57692 | +0.16             | -     | -     | 31250 | 0.00  | 18750 | -2.34 | 9375  | -2.34 |
| 3        | 12.288                       | 11.75 to 12.90         | /                     | -        | - <      | -             | 59077 | +2.56             | -     | -     | 32000 | +2.40 | 19200 | 0.00  | 9600  | 0.00  |
|          | 12.5                         | 11.75 to 12.90         | -                     | >        | 60096    | -3.85         | 60096 | +4.33             | -     | -     | 30048 | -3.85 | 19531 | +1.73 | 9766  | +1.73 |
| 4        | 14.7456                      | 14.10 to 15.48         | -                     | -        | -        | -             | 57600 | 0.00              | 38400 | 0.00  | -     | -     | 19200 | 0.00  | 9600  | 0.00  |
| 5        | 16                           | 15.27 to 16.77         | 76923                 | +0.16    | 62500    | 0.00          | -     | -                 | 38462 | +0.16 | 31250 | 0.00  | 19231 | +0.16 | 9615  | +0.16 |
| 6        | 18                           | 17.62 to 19.35         | -                     | -        | 4        | -             | -     | -                 | -     | -     | -     | -     | 20089 | +4.63 | 9975  | +2.34 |
| 0        | 19.668                       | 18.80 to 20.64         | 76800                 | 0.00     |          | $\rightarrow$ | -     | -                 | 38400 | 0.00  | 30720 | -1.70 | 19200 | 0.00  | 9600  | 0.00  |
| 7        | 20                           | 18.80 to 20.64         | 76923                 | >+1.78 ( | - ))     | -             | -     | -                 | 39063 | +0.16 | 31250 | 0.00  | 19531 | +1.73 | 9766  | +1.73 |

Note 1: "Ref. Frequency" and "Rating" show frequencies available in the serial PROM mode. Though the frequency is supported in the serial PROM mode, the serial PROM mode may not be activated correctly due to the frequency difference in the external controller (such as personal computer) and oscillator, and load capacitance of communication pins.

Note 2: It is recommended that the total frequency difference is within ±3% so that auto detection is performed correctly by the reference frequency.

Note 3: The external controller must transmit the matching data (5AH) repeatedly till the auto detection of baud rate is performed. This number indicates the number of times the matching data is transmitted for each frequency. **Operation Command** 

215

# 21.5 Operation Command

The eight commands shown in Table 21-6 are used in the serial PROM mode. After reset release, the TMP88FW45AFG waits for the matching data (5AH).

| Command Data | Operating Mode                        | Description                                                                                                                                                 |
|--------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5AH          | Setup                                 | Matching data. Execute this command after releasing the reset.                                                                                              |
| F0H          | Flash memory erasing                  | Erases the flash memory area (address 4000H to 21EFFH, and FFF00 to FFFFFH).                                                                                |
| 30H          | Flash memory writing                  | Writes to the flash memory area (address-4000H to 21EFFH, and FFF00 to FFFFFH).                                                                             |
| 60H          | RAM loader                            | Writes to the specified RAM area (address 0040H to 10BFH).                                                                                                  |
| 90H          | Flash memory SUM output               | Outputs the 2-byte checksum upper byte and lower byte in this order for the entire area of the flash memory (address 4000H to 21EFFH, and FFF00 to FFFFFH). |
| СОН          | Product ID code output                | Outputs the product /D code (13-byte data).                                                                                                                 |
| СЗН          | Flash memory status output            | Outputs the status code (7-byte data) such as the security program condition                                                                                |
| FAH          | Flash memory security program setting | Enables the security program.                                                                                                                               |

## 21.6 Operation Mode

The serial PROM mode has seven types of modes, that are (1) Flash memory erasing, (2) Flash memory writing, (3) RAM loader, (4) Flash memory SUM output, (5) Product ID code output, (6) Flash memory status output and (7) Flash memory security program setting modes. Description of each mode is shown below.

1. Flash memory erasing mode

The flash memory is erased by the chip erase (erasing an entire flash area) or sector erase (erasing sectors in 4-kbyte units). The erased area is filled with FFH. When the security program is enabled, the sector erase in the flash erasing mode can not be performed. To disable the security program, perform the chip erase. Before erasing the flash memory, TMP88FW45AFG checks the passwords except a blank product. If the password is not matched, the flash memory erasing mode is not activated.

2. Flash memory writing mode

Data is written to the specified flash memory address for each byte unit. The external controller must transmit the write data in the Intel Hex format (Binary). If no error is encountered till the end record, TMP88FW45AFG calculates the checksum for the entire flash memory area (4000H to 21EFFH, and FFF00H to FFFFFH), and returns the obtained result to the external controller. When the security program is enabled, the flash memory writing mode is not activated. In this case, perform the chip erase command beforehand in the flash memory erasing mode. Before activating the flash memory writing mode, TMP88FW45AFG checks the password except a blank product. If the password is not matched, flash memory writing mode is not activated.

RAM loader mode

The RAM loader transfers the data in Intel Hex format sent from the external controller to the internal RAM. When the transfer is completed normally, the RAM loader calculates the checksum. After transmitting the results, the RAM loader jumps to the RAM address specified with the first data record in order to execute the user program. When the security program is enabled, the RAM loader mode is not activated. In this case, perform the chip erase beforehand in the flash memory erasing mode. Before activating the RAM loader mode, TMP88FW45AFG checks the password except a blank product. If the password is not matched, flash RAM loader mode is not activated.

4. Flash memory SUM output mode

The checksum is calculated for the entire flash memory area (4000H to 21EFFH, and FFF00H to FFFFFH), and the result is returned to the external controller. Since the BOOTROM does not support the operation command to read the flash memory, use this checksum to identify programs when managing revisions of application programs.

5. Product ID code output mode

The code used to identify the product is output. The code to be output consists of 21-byte data, which includes the information indicating the area of the ROM incorporated in the product. The external controller reads this code, and recognizes the product to write.

(In the case of TMP88FW45AFG, the addresses from 4000H to 21EFFH, and FFF00H to FFFFFH become the ROM area.)

6. Flash memory status output mode

The status of the area from FFFE0H to FFFFFH, and the security program condition are output as 7-byte code. The external controller reads this code to recognize the flash memory status.

7. Flash memory security program setting mode

This mode disables reading and writing the flash memory data in parallel PROM mode. In the serial PROM mode, the flash memory writing and RAM loader modes are disabled. To disable the flash memory security program, perform the chip erase in the flash memory erasing mode.

### 21.6.1 Flash Memory Erasing Mode (Operating command: F0H)

Table 21-7 shows the flash memory erasing mode.

| Table | 21-7 | Flash   | Memory   | Erasing | Mode |
|-------|------|---------|----------|---------|------|
| rubic | 211  | i iuoii | wichiory | Liuonig | mouc |

|      | 1                     | Tropofor Data from the Future of                              | Transfer Data from TMP88EW45AEG to |                                                                  |  |  |
|------|-----------------------|---------------------------------------------------------------|------------------------------------|------------------------------------------------------------------|--|--|
|      | Transfer Byte         | Transfer Data from the External<br>Controller to TMP88FW45AFG | Baud Rate                          | Transfer Data from TMP88FW45AFG to the<br>External Controller    |  |  |
|      | 1st byte              | Matching data (5AH)                                           | 9600 bps                           | - (Automatic baud rate adjustment)                               |  |  |
|      | 2nd byte              | -                                                             | 9600 bps                           | OK: Echo back data (5AH)                                         |  |  |
|      |                       |                                                               |                                    | Érfor: No data transmitted                                       |  |  |
|      | 3rd byte<br>4th byte  | Baud rate change data (Table 21-4)                            | 9600 bps<br>9600 bps               | QK: Echo back data                                               |  |  |
|      | 401 Dyte              | -                                                             |                                    | Error: A1H × 3, A3H × 3, 62H × 3 (Note 1)                        |  |  |
|      | 5th byte              | Operation command data (F0H)                                  | Modified baud rate                 | -                                                                |  |  |
|      | 6th byte              | -                                                             | Modified baud rate                 | OK: Echo back data (F0H)                                         |  |  |
|      |                       |                                                               |                                    | Error: A1H × 3, A3H × 3, 63H × 3 (Note 1)                        |  |  |
|      | 7th byte              | Password count storage address bit 23                         | Modified baud rate                 | $\sim$                                                           |  |  |
|      | 8th byte              | to 16 (Note 4, 5)                                             | Modified baud rate                 | OK: Nothing transmitted<br>Error: Nothing transmitted            |  |  |
|      |                       |                                                               | Modified baud rate                 |                                                                  |  |  |
|      | 9th byte<br>10th byte | Password count storage address bit 15<br>to 08 (Note 4, 5)    | Modified baud rate                 | OK: Nothing transmitted                                          |  |  |
|      |                       |                                                               |                                    | Error: Nothing transmitted                                       |  |  |
|      | 11th byte             | Password count storage address bit 07<br>to 00 (Note 4, 5)    | Modified baud rate                 |                                                                  |  |  |
|      | 12th byte             |                                                               | Modified baud rate                 | OK: Nothing transmitted                                          |  |  |
|      |                       |                                                               |                                    | Error: Nothing transmitted                                       |  |  |
| BOOT | 13th byte             | Password comparison start address bit<br>23 to 16 (Note 4, 5) | Modified baud rate                 | -                                                                |  |  |
| ROM  | 14th byte             |                                                               | Modified baud rate                 | OK: Nothing transmitted<br>Error: Nothing transmitted            |  |  |
|      | 15th byte             | Password comparison start address bit                         | Modified baud rate                 | -                                                                |  |  |
|      | 16th byte             | 15 to 08 (Note 4, 5)                                          | Modified baud rate                 | OK: Nothing transmitted                                          |  |  |
|      |                       |                                                               |                                    | Error: Nothing transmitted                                       |  |  |
|      | 17th byte             | Password comparison start address bit                         | Modified baud rate                 | -                                                                |  |  |
|      | 18th byte             | 07 to 00 (Note 4, 5)                                          | Modified baud rate                 | OK: Nothing transmitted                                          |  |  |
|      |                       |                                                               |                                    | Error: Nothing transmitted                                       |  |  |
|      | 19th byte             | Password string (Note 4, 5)                                   | Modified baud rate                 | -                                                                |  |  |
|      | m'th byte             |                                                               | Modified baud rate                 | OK: Nothing transmitted                                          |  |  |
|      | ~ ^                   |                                                               |                                    | Error: Nothing transmitted                                       |  |  |
|      | n'th - 2 byte         | Erase area specification (Note 2)                             | Modified baud rate                 | -                                                                |  |  |
|      | n'th - 1 byte         | 2                                                             | Modified baud rate                 | OK: Checksum (Upper byte) (Note 3)                               |  |  |
|      | $\sim$ ( $\bigcirc$ ) |                                                               |                                    | Error: Nothing transmitted                                       |  |  |
| 4    | n'th byte             | -                                                             | Modified baud rate                 | OK: Checksum (Lower byte) (Note 3)<br>Error: Nothing transmitted |  |  |
|      |                       | (Wait for the next operation command                          |                                    |                                                                  |  |  |
|      | n'th + 1 byte         | data)                                                         | Modified baud rate                 | -                                                                |  |  |

Note 1. "xxH × 3" indicates that the device enters the halt condition after transmitting 3 bytes of xxh.

Note 2: Refer to "21.13 Specifying the Erasure Area".

Note 3: Refer to "21.8 Checksum (SUM)".

Note 4: Refer to "21.10 Passwords".

Note 5: Do not transmit the password string for a blank product.

Note 6: When a password error occurs, TMP88FW45AFG stops UART communication and enters the halt mode. Therefore, when a password error occurs, initialize TMP88FW45AFG by the RESET pin and reactivate the serial PROM mode.

Note 7: If an error occurs during transfer of a password address or a password string, TMP88FW45AFG stops UART communication and enters the halt condition. Therefore, when a password error occurs, initialize TMP88FW45AFG by the RESET pin and reactivate the serial PROM mode. Description of the flash memory erasing mode

- 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the flash memory writing mode.
- 2. The 5th byte of the received data contains the command data in the flash memory erasing mode (F0H).
- 3. When the 5th byte of the received data contains the operation command data shown in Table 21-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, F0H). If the 5th byte of the received data does not contain the operation command data, the device enters the halt condition after sending 3 bytes of the operation command error code (63H).
- 4. The 7th thorough m'th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. In the case of a blank product, do not transmit a password string. (Do not transmit a dummy password string.)
- 5. The n'th 2 byte contains the erasure area specification data. The upper 4 bits and lower 4 bits specify the start address and end address of the erasure area, respectively. For the detailed description, see "21.13 Specifying the Erasure Area".
- 6. The n'th 1 byte and n'th byte contain the upper and lower bytes of the checksum, respectively. For how to calculate the checksum, refer to "21.8 Checksum (SUM)". Checksum is calculated unless a receiving error or Intel Hex format error occurs. After sending the end record, the external controller judges whether the transmission is completed correctly by receiving the checksum sent by the device.
- 7. After sending the checksum, the device waits for the next operation command data.

Page 243

## 21.6.2 Flash Memory Writing Mode (Operation command: 30H)

Table 21-8 shows flash memory writing mode process.

Table 21-8 Flash Memory Writing Mode Process

|             |                             | writing wode Process                                       |                                          |                                                                                              |
|-------------|-----------------------------|------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------|
|             | Transfer Byte               | Transfer Data from External Controller<br>to TMP88FW45AFG  | Baud Rate                                | Transfer Data from TMP88FW45AFG to<br>External Controller                                    |
|             | 1st byte<br>2nd byte        | Matching data (5Ah)<br>-                                   | 9600 bps<br>9600 bps                     | - (Automatic baud rate adjustment)<br>QK: Echo back data (5AH)<br>Error: Nothing transmitted |
|             | 3rd byte<br>4th byte        | Baud rate modification data<br>(See Table 21-4)<br>-       | 9600 bps<br>9600 bps                     | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1)                              |
|             | 5th byte<br>6th byte        | Operation command data (30H)<br>-                          | Modified baud-rate<br>Modified baud rate | -<br>OK: Echo back data (30H)<br>Error: A1H × 3, A3H × 3, 63H × 3 (Note 1)                   |
|             | 7th byte<br>8th byte        | Password count storage address bit 23 to 16 (Note 4)       | Modified baud rate                       | -<br>OK? Nothing transmitted<br>Error: Nothing transmitted                                   |
|             | 9th byte<br>10th byte       | Password count storage address bit 15.<br>to 08 (Note 4)   | Modified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                   |
|             | 11th byte<br>12th byte      | Password count storage address bit 07<br>to 00 (Note 4)    | Modified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                   |
| BOOT<br>ROM | 13th byte<br>14th byte      | Password comparison start address bit<br>23 to 16 (Note 4) | Modified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                   |
|             | 15th byte<br>16th byte      | Password comparison start address bit<br>15 to 08 (Note 4) | Modified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                   |
|             | 17th byte<br>18th byte      | Password comparison start address bit<br>07 to 00 (Note 4) | Mødified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                   |
|             | 19th byte<br>:<br>m'th byte | Password string (Note 5)                                   | -Modified baud rate                      | -<br>OK: Nothing transmitted                                                                 |
|             | m'th + 1/byte               | Intel Hex format (binary)                                  | Modified baud rate                       | Error: Nothing transmitted                                                                   |
| 4           | n'th - 2 byte               | (Note 2)                                                   |                                          | -                                                                                            |
|             | n'th - 1 byte               | - (                                                        | Modified baud rate                       | OK: SUM (Upper byte) (Note 3)<br>Error: Nothing transmitted                                  |
|             | n'th byte                   | -                                                          | Modified baud rate                       | OK: SUM (Lower byte) (Note 3)<br>Error: Nothing transmitted                                  |
|             | n'th + 1 byte               | (Wait state for the next operation com-<br>mand data)      | Modified baud rate                       | -                                                                                            |

Note 1: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to "21.7 Error Code".

Note 2: Refer to "21.9 Intel Hex Format (Binary)".

Note 3: Refer to "21.8 Checksum (SUM)".

Note 4: Refer to "21.10 Passwords".

Note 5: If addresses from FFFE0H to FFFFFH are filled with "FFH", the passwords are not compared because the device is considered as a blank product. Transmitting a password string is not required. Even in the case of a blank product, it is required to specify the password count storage address and the password comparison start address. Transmit these data

from the external controller. If a password error occurs due to incorrect password count storage address or password comparison start address, TMP88FW45AFG stops UART communication and enters the halt condition. Therefore, when a password error occurs, initialize TMP88FW45AFG by the RESET pin and reactivate the serial ROM mode.

- Note 6: If the security program is enabled or a password error occurs, TMP88FW45AFG stops UART communication and enters the halt confition. In this case, initialize TMP88FW45AFG by the RESET pin and reactivate the serial ROM mode.
- Note 7: If an error occurs during the reception of a password address or a password string, TMP88FW45AFG stops UART communication and enters the halt condition. In this case, initialize TMP88FW45AFG by the RESET pin and reactivate the serial PROM mode.
- Note 8: Do not write only the address from FFFE0H to FFFFFH when all flash memory data is the same. If only these area are written, the subsequent operation can not be executed due to password error.
- Note 9: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data.

Description of the flash memory writing mode

- 1. The 1st byte of the received data contains the matching data. When the serial PROM mode is activated, TMP88FW45AFG (hereafter called device), waits to receive the matching data (5AH). Upon reception of the matching data, the device automatically adjusts the UART's initial band rate to 9600 bps.
- 2. When receiving the matching data (5AH), the device transmits an echo back data (5AH) as the second byte data to the external controller. If the device can not recognize the matching data, it does not transmit the echo back data and waits for the matching data again with automatic baud rate adjustment. Therefore, the external controller should transmit the matching data repeatedly till the device transmits an echo back data. The transmission repetition count varies depending on the frequency of device. For details, refer to Table 21-5.
- 3. The 3rd byte of the received data contains the baud rate modification data. The five types of baud rate modification data shown in Table 21-4 are available. Even if baud rate is not modified, the external controller should transmit the initial baud rate data (28H: 9600 bps).
- 4. Only when the 3rd byte of the received data contains the baud rate modification data corresponding to the device's operating frequency, the device echoes back data the value which is the same data in the 4th byte position of the received data. After the echo back data is transmitted, baud rate modification becomes effective. If the 3rd byte of the received data does not contain the baud rate modification data, the device enters the halts condition after sending 3 bytes of baud rate modification error code (62H).
- 5. The 5th byte of the received data contains the command data (30H) to write the flash memory.
- 6. When the 5th byte of the received data contains the operation command data shown in Table 21-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, 30H). If the 5th byte of the received data does not contain the operation command data, the device enters the halt condition after sending 3 bytes of the operation command error code (63H).
- 7. The 7th byte contains the data for 23 to 16 bits of the password count storage address. When the data received with the 7th byte has no receiving error, the device does not send any data. If a receiving error password error occurs, the device does not send any data and enters the halt condition.

The 9th byte contains the data for 15 to 8 bits of the password count storage address. When the data received with the 9th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition.

- 2. The 11th byte contains the data for 7 to 0 bits of the password count storage address. When the data received with the 11th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition.
- 10. The 13th byte contains the data for 23 to 16 bits of the password comparison start address. When the data received with the 13th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition.
- 11. The 15th byte contains the data for 15 to 8 bits of the password comparison start address. When the data received with the 15th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition.
- 12. The 17th byte contains the data for 7 to 0 bits of the password comparison start address. When the data received with the 17th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition.
- 13. The 19th through m'th bytes contain the password data. The number of passwords becomes the data (N) stored in the password count storage address. The external password data is compared with N-byte

data from the address specified by the password comparison start address. The external controller should send N-byte password data to the device. If the passwords do not match, the device enters the halt condition without returning an error code to the external controller. If the addresses from FFFE0H to FFFFFH are filled with "FFH", the passwords are not conpared because the device is considered as a blank product.

- 14. The m'th + 1 through n'th 2 bytes of the received data contain the binary data in the Intel Hex format. No received data is echoed back to the external controller. After receiving the start mark (3AH for ":") in the Intel Hex format, the device starts data record reception. Therefore, the received data except 3AH is ignored until the start mark is received. After receiving the start mark, the device receives the data record, that consists of data length, address, record type, write data and checksum. Since the device starts checksum calculation after receiving an end record, the external controller should wait for the checksum after sending the end record. If a receiving error or Intel Hex format error occurs, the device enters the halts condition without returning an error code to the external controller.
- 15. The n'th 1 and n'th bytes contain the checksum upper and lower bytes. For details on how to calculate the SUM, refer to "21.8 Checksum (SUM)". The checksum is calculated only when the end record is detected and no receiving error or Intel Hex format error occurs. After sending the end record, the external controller judges whether the transmission is completed correctly by receiving the checksum sent by the device.
- 16. After transmitting the checksum, the device waits for the next operation command data.

## 21.6.3 RAM Loader Mode (Operation Command: 60H)

Table 21-9 shows RAM loader mode process.

|             | -9 RAM Loader N                     |                                                            |                                          |                                                                                            |
|-------------|-------------------------------------|------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------|
|             | Transfer Bytes                      | Transfer Data from External Controller<br>to TMP88FW45AFG  | Baud Rate                                | Transfer Data from TMP88FW45AFG to<br>External Controller                                  |
|             | 1st byte<br>2nd byte                | Matching data (5AH)<br>-                                   | 9600 bps<br>9600 bps                     | (Automatic baud rate adjustment)<br>OK: Echo back data (5AH)<br>Error: Nothing transmitted |
|             | 3rd byte<br>4th byte                | Baud rate modification data<br>(See Table 21-4)<br>-       | 9600 bps<br>9600 bps                     | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1)                            |
|             | 5th byte<br>6th byte                | Operation command data (60H)<br>-                          | Modified paud/rate<br>Modified paud/rate | -<br>QK: Echo baek data (60H)<br>Error: A1H × 3, A3H × 3, 63H × 3 (Note 1)                 |
|             | 7th byte<br>8th byte                | Password count storage address bit 23<br>to 16 (Note 4)    | Modified baud rate                       | OK: Nothing transmitted<br>Error; Nothing transmitted                                      |
|             | 9th byte<br>10th byte               | Password count storage address bit 15<br>to 08 (Note 4)    | Modified baud rate                       | OK: Nothing transmitted<br>Error: Nothing transmitted                                      |
| 5007        | 11th byte<br>12th byte              | Password count storage address bit 07<br>to 00 (Note 4)    | Modified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                 |
| BOOT<br>ROM | 13th byte<br>14th byte              | Password comparison start address bit<br>23 to 16 (Note 4) | Modified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                 |
|             | 15th byte<br>16th byte              | Password comparison start address bit<br>15 to 08 (Note 4) | Modified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                 |
|             | 17th byte<br>18th byte              | Password comparison start address bit<br>07 to 00 (Note 4) | Modified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                 |
|             | 19th byte<br>:<br>m'th byte         | Password string (Note 5)                                   | Modified baud rate                       | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted                                 |
|             | m'th + 1 byte<br>:<br>n'th - 2 byte | Intel Hex format (Binary)<br>(Note-2)                      | Modified baud rate                       | -                                                                                          |
| V           | n'th - 1 byte                       |                                                            | Modified baud rate                       | OK: SUM (Upper byte) (Note 3)<br>Error: Nothing transmitted                                |
|             | n'th byte                           | •                                                          | Modified baud rate                       | OK: SUM (Lower byte) (Note 3)<br>Error: Nothing transmitted                                |
| RAM         | -                                   | The program jumps to the start address                     | of RAM in which the first transfe        | rred data is written.                                                                      |

- Note 1: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to "21.7 Error Code".
- Note 2: Refer to "21.9 Intel Hex Format (Binary)".
- Note 3: Refer to "21.8 Checksum (SUM)".
- Note 4: Refer to "21.10 Passwords".
- Note 5: If addresses from FFFE0H to FFFFFH are filled with "FFH", the passwords are not compared because the device is considered as a blank product. Transmitting a password string is not required. Even in the case of a blank product, it is required to specify the password count storage address and the password comparison start address. Transmit these data

from the external controller. If a password error occurs due to incorrect password count storage address or password comparison start address, TMP88FW45AFG stops UART communication and enters the halt condition. Therefore, when a password error occurs, initialize TMP88FW45AFG by the RESET pin and reactivate the serial ROM mode.

- Note 6: After transmitting a password string, the external controller must not transmit only an end record. If receiving an end record after a password string, the device may not operate correctly.
- Note 7: If the security program is enabled or a password error occurs, TMP88FW45AFG stops UART communication and enters the halt condition. In this case, initialize TMP88FW45AFG by the RESET pin and reactivate the serial PROM mode.
- Note 8: If an error occurs during the reception of a password address or a password string, TMP88FW45AFG stops UART communication and enters the halt condition. In this case, initialize TMP88FW45AFG by the RESET pin and reactivate the serial PROM mode.
- Note 9: To re-write data for the address of flash memory which has already written data (include "ÉF"), make sure to erase the data first by the sector erase or chip erase, and then write new data to the flash memory.

Description of RAM loader mode

- 1. The 1st through 4th bytes of the transmitted and received data contains the same data as in the flash memory writing mode.
- 2. In the 5th byte of the received data contains the RAM loader command data (60H).
- 3. When th 5th byte of the received data contains the operation command data shown in Table 21-6, the device echoes back the value which is the same data in the 6th byte position (in this case, 60H). If the 5th byte does not contain the operation command data, the device enters the halt condition after sending 3 bytes of operation command error code (63H).
- 4. The 7th through m'th bytes of the transmitted and received data contain the same data as in the flash memory writing mode.
- 5. The m'th + 1 through n'th 2 bytes of the received data contain the binary data in the Intel Hex format. No received data is echoed back to the external controller. After receiving the start mark (3AH for ":") in the Intel Hex format, the device starts data record reception. Therefore, the received data except 3AH is ignored until the start mark is received. After receiving the start mark, the device receives the data record, that consists of data length, address, record type, write data and checksum. The writing data of the data record is written into RAM specified by address. Since the device starts checksum calculation after receiving an end record, the external controller should wait for the checksum after sending the end record. If a receiving error or Intel Hex format error occurs, the device enters the halts condition without returning an error code to the external controller.
- 6. The n'th-I and n'th bytes contain the checksum upper and lower bytes. For details on how to calculate the SUM, refer to "21.8 Checksum (SUM)". The checksum is calculated only when the end record is detected and no receiving error or Intel Hex format error occurs. After sending the end record, the external controller judges whether the transmission is completed correctly by receiving the checksum sent by the device.
- 7. After transmitting the checksum to the external controller, the boot program jumps to the RAM address that is specified by the first received data record.

Note 1. To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data.

### 21.6.4 Flash Memory SUM Output Mode (Operation Command: 90H)

Table 21-10 shows flash memory SUM output mode process.

| Table 21-10 Flash | Memory SUM | Output Process   |
|-------------------|------------|------------------|
|                   |            | Output 1 1000033 |

|             | Transfer Bytes       | Transfer Data from External Control-<br>ler to TMP88FW45AFG | Baud Rate            | Transfer Data from TMP88FW45AFG to<br>External Controller                                    |
|-------------|----------------------|-------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------|
|             | 1st byte<br>2nd byte | Matching data (5AH)<br>-                                    | 9600 bps<br>9600 bps | - (Automatic baud rate adjustment)<br>OK: Echo back data (5AH)<br>Error: Nothing transmitted |
|             | 3rd byte             | Baud rate modification data<br>(See Table 21-4)             | 9600 bps             |                                                                                              |
|             | 4th byte             | -                                                           | 9600 bps             | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1)                              |
| BOOT<br>ROM | 5th byte<br>6th byte | Operation command data (90H)<br>-                           | Modified baud rate   | -<br>OK: Echo back data (90H)<br>Error: A1H × 3, A3H × 3, 63H × 3 (Note 1)                   |
|             | 7th byte             | -                                                           | Modified baud rate   | OK: SUM (Upper byte) (Note 2)<br>Error: Nothing transmitted                                  |
|             | 8th byte             | -                                                           | Modified baud rate   | OK: SUM (Lower byte) (Note 2)<br>Error: Nothing transmitted                                  |
|             | 9th byte             | (Wait for the next operation command data)                  | Modified baud rate   |                                                                                              |

Note 1: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to "21.7 Error Code".

Note 2: Refer to "21.8 Checksum (SUM)".

Description of the flash memory SUM output mode

- 1. The 1st through 4th bytes of the transmitted and received data contains the same data as in the flash memory writing mode.
- 2. The 5th byte of the received data contains the command data in the flash memory SUM output mode (90H).
- 3. When the 5th byte of the received data contains the operation command data shown in Table 21-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, 90H). If the 5th byte of the received data does not contain the operation command data, the device enters the halt condition after transmitting 3 bytes of operation command error code (63H).
- 4. The 7th and the 8th bytes contain the upper and lower bits of the checksum, respectively. For how to calculate the checksum, refer to "21.8 Checksum (SUM)".

After sending the checksum, the device waits for the next operation command data.

## 21.6.5 Product ID Code Output Mode (Operation Command: C0H)

Table 21-11 shows product ID code output mode process.

Table 21-11 Product ID Code Output Process

| able 2 I                  |                      | Code Output Process                                       |                                          |                |                                                                       |  |  |
|---------------------------|----------------------|-----------------------------------------------------------|------------------------------------------|----------------|-----------------------------------------------------------------------|--|--|
|                           | Transfer Bytes       | Transfer Data from External Controller to<br>TMP88FW45AFG | Baud Rate                                | Transfe        | Data from TMP88FW45AFG to<br>External Controller                      |  |  |
|                           | 1st byte<br>2nd byte | Matching data (5AH)<br>-                                  | 9600 bps<br>9600 bps                     | OK: Ech        | atic baud rate adjustment)<br>b back data (5AH)<br>othing transmitted |  |  |
|                           | 3rd byte<br>4th byte | Baud rate modification data (Table 21-4)<br>-             | 9600 bps<br>9600 bps                     | -)<br>OK: Echo | o back data<br>H × 3, A3H× 3, 62H× 3 (Note 1                          |  |  |
|                           | 5th byte<br>6th byte | Operation command data (C0H)<br>-                         | Modified baud rate<br>Modified baud rate |                | o back data (C0H)<br>H × 3, A3H × 3, 63H × 3 (Note 1                  |  |  |
|                           | 7th byte             | (7                                                        | Modified baud rate                       | зан 🤇          | Start mark                                                            |  |  |
|                           | 8th byte             |                                                           | Modified baud rate                       | 12H            | The number of transfer data<br>(from 9th to 26th bytes)               |  |  |
|                           | 9th byte             |                                                           | Modified baud rate                       | -03H (         | Length of address (3 bytes)                                           |  |  |
|                           | 10th byte            |                                                           | Modified baud rate                       | зрн            | Reserved data                                                         |  |  |
|                           | 11th byte            |                                                           | Modified baud rate                       | оон            | Reserved data                                                         |  |  |
|                           | 12th byte            |                                                           | Modified baud rate                       | 00H            | Reserved data                                                         |  |  |
|                           | 13th byte            |                                                           | Modified baud rate                       | 00H            | Reserved data                                                         |  |  |
|                           | 14th byte            |                                                           | Modified baud rate                       | 02H            | ROM block count (2 block)                                             |  |  |
|                           | 15th byte            |                                                           | Modified baud rate                       | 00H            | First address of ROM block 1<br>(Upper byte)                          |  |  |
| BOOT                      | 16th byte            |                                                           | Modified baud rate                       | 40H            | First address of ROM block 1<br>(Middle byte)                         |  |  |
| ROM                       | 17th byte            |                                                           | Modified baud rate                       | 00H            | First address of ROM block 1<br>(Lower byte)                          |  |  |
|                           | 18th byte            |                                                           | Modified baud rate                       | 02H            | End address of ROM block 1<br>(Upper byte)                            |  |  |
|                           | 19th byte            |                                                           | Modified baud rate                       | 1EH            | End address of ROM block 1<br>(Middle byte)                           |  |  |
|                           | 20th byte            |                                                           | Modified baud rate                       | FFH            | End address of ROM block 1<br>(Lower byte)                            |  |  |
| $\langle$                 | 21st byte            |                                                           | Modified baud rate                       | 0FH            | First address of ROM block 2 (Upper byte)                             |  |  |
| $\langle \langle \rangle$ | 22nd byte            | $(\mathbf{x} \bigcirc$                                    | Modified baud rate                       | FFH            | First address of ROM block 2<br>(Middle byte)                         |  |  |
|                           | 23rd byte            |                                                           | Modified baud rate                       | 00H            | First address of ROM block 2<br>(Lower byte)                          |  |  |
|                           | 24th byte            |                                                           | Modified baud rate                       | 0FH            | End address of ROM block 2<br>(Upper byte)                            |  |  |
|                           | 25th byte            |                                                           | Modified baud rate                       | FFH            | End address of ROM block 2<br>(Middle byte)                           |  |  |
|                           | 26th byte            |                                                           | Modified baud rate                       | FFH            | End address of ROM block 2<br>(Lower byte)                            |  |  |
|                           | 27th byte            |                                                           | Modified baud rate                       | 44H            | Checksum of transferred data (9th through 26th byte)                  |  |  |
|                           | 28th byte            | (Wait for the next operation command data)                | Modified baud rate                       | -              |                                                                       |  |  |

Note: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to "21.7 Error Code".

Description of Product ID code output mode

- 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the flash memory writing mode.
- 2. The 5th byte of the received data contains the product ID code output mode command data (C0H).
- 3. When the 5th byte contains the operation command data shown in Table 21-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, C0H). If the 5th byte data does not contain the operation command data, the device enters the halt condition after sending 3 bytes of operation command error code (63H).
- 4. The 9th through 26th bytes contain the product ID code. For details, refer to "21-H Product ID Code".
- 5. After sending the checksum, the device waits for the next operation command data.

## 21.6.6 Flash Memory Status Output Mode (Operation Command: C3H)

Table 21-12 shows Flash memory status output mode process.

Table 21-12 Flash Memory Status Output Mode Process

|      | Transfer Bytes | Transfer Data from External Con-<br>troller to TMP88FW45AFG | Baud Rate                    | Transfer Data from TMP88FW45AFG to Ex-<br>ternal Controller     |  |  |
|------|----------------|-------------------------------------------------------------|------------------------------|-----------------------------------------------------------------|--|--|
|      | 1st byte       | Matching data (5AH)                                         | 9600 bps                     | - (Automatic baud rate adjustment)                              |  |  |
|      | 2nd byte       | -                                                           | 9600 bps                     | OK: Echo back data (5AH)                                        |  |  |
|      |                |                                                             | (                            | Error: Nothing transmitted                                      |  |  |
|      | 3rd byte       | Baud rate modification data (See Table 21-4)                | 9600 bps                     |                                                                 |  |  |
|      | 4th byte       | -                                                           | 9600 bps                     | QK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) |  |  |
|      | 5th byte       | Operation command data (C3H)                                | Modified baug rate           | - 6 >                                                           |  |  |
|      | 6th byte       | -                                                           | Modified baud rate           | OK: Echo back data (C3H)                                        |  |  |
|      |                |                                                             |                              | Error: A1H × 3, A3H × 3, 63H × 3 (Note 1)                       |  |  |
|      | 7th byte       |                                                             | Modified baud rate           | 3AH Start mark                                                  |  |  |
|      | 8th byte       |                                                             | Modified baud rate           | 04H Byte count                                                  |  |  |
|      |                |                                                             |                              | (from 9th to 12th byte)                                         |  |  |
| BOOT | 9th byte       |                                                             | Modified baud rate           | 00H Status code 1                                               |  |  |
| ROM  |                |                                                             | $\searrow$                   | to<br>Q3H                                                       |  |  |
|      | 10th byte      |                                                             | Modified baud rate           | 00H Reserved data                                               |  |  |
|      | 11th byte      |                                                             | Modified baud rate           | 00H Reserved data                                               |  |  |
|      | 12th byte      |                                                             | Modified baud rate           | 00H Reserved data                                               |  |  |
|      | 13th byte      |                                                             | Modified baud rate           | Checksum 2's complement for the sum of 9th through 12th bytes   |  |  |
|      |                | $(\overline{\Omega})$                                       |                              | 9th byte Checksum                                               |  |  |
|      |                | $( \langle \vee \rangle ) \rangle$                          |                              | 00H: 00H                                                        |  |  |
|      |                |                                                             | $\left( \frac{7}{5} \right)$ | 01H: FFH                                                        |  |  |
|      |                |                                                             |                              | 02H: FEH<br>03H: FDH                                            |  |  |
|      | 14th byte      | (Wait for the next operation com-<br>mand data)             | Modified baud rate           | -                                                               |  |  |

Note 1: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to "21.7 Error Code".

Note 2: For the details on status code 1, refer to "21.12 Flash Memory Status Code".

Description of Flash memory status output mode

- 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the Flash memory writing mode.
- 2. The 5th byte of the received data contains the flash memory status output mode command data (C3H).
- 3. When the 5th byte contains the operation command data shown in Table 21-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, C3H). If the 5th byte does not contain the operation command data, the device enters the halt condition after sending 3 bytes of operation command error code (63H).
- 4. The 9th through 13th bytes contain the status code. For details on the status code, refer to "21.12 Flash Memory Status Code".
- 5. After sending the status code, the device waits for the next operation command data.

## 21.6.7 Flash Memory Security Program Setting Mode (Operation Command: FAH)

Table 21-13 shows Flash memory security program setting mode process.

Table 21-13 Flash Memory Security Program Setting Mode Process

|           |                  |                                                             | ř                  |                                                                 |
|-----------|------------------|-------------------------------------------------------------|--------------------|-----------------------------------------------------------------|
|           | Transfer Bytes   | Transfer Data from External Control-<br>ler to TMP88FW45AFG | Baud Rate          | Transfer Data from TMP88FW45AFG to Ex-<br>ternal Controller     |
|           | 1st byte         | Matching data (5AH)                                         | 9600 bps           | - (Automatic baud rate adjustment)                              |
|           | 2nd byte         | -                                                           | 9600 bps           | OK: Echo back data (5AH)                                        |
|           |                  |                                                             | (                  | Error: Nothing transmitted                                      |
|           | 3rd byte         | Baud rate modification data<br>(See Table 21-4)             | 9600 bps           |                                                                 |
|           | 4th byte         | -                                                           | 9600 bps           | QK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) |
|           | 5th byte         | Operation command data (FAH)                                | Modified baud rate | -                                                               |
|           | 6th byte         | -                                                           | Modified baud rate | OK: Echo back data (FAH)                                        |
|           |                  |                                                             |                    | Error: A1H × 3, A3H × 3, 63H × 3 (Note 1)                       |
|           | 7th byte         | Password count storage address 23                           | Modified baud rate | - 6                                                             |
|           | 8th byte         | to 16 (Note 2)                                              | Modified baud rate | OK: Nothing transmitted                                         |
|           |                  |                                                             |                    | Error: Nothing transmitted                                      |
|           | 9th byte         | Password count storage address 15                           | Modified baud rate | $(- (7 / \land))$                                               |
|           | 10th byte        | to 08 (Note 2)                                              | Modified baud rate | OK: Nothing transmitted                                         |
|           |                  | $\langle \langle \rangle$                                   |                    | Error: Nothing transmitted                                      |
|           | 11th byte        | Password count storage address 07                           | Modified baud rate |                                                                 |
| воот      | 12th byte        | to 00 (Note 2)                                              | Modified baud rate | OK: Nothing transmitted                                         |
| ROM       | -                |                                                             |                    | Error: Nothing transmitted                                      |
|           | 13th byte        | Password comparison start address                           | Modified baud rate | -                                                               |
|           | 14th byte        | 23 to 16 (Note 2)                                           | Modified baud rate | OK: Nothing transmitted                                         |
|           |                  |                                                             |                    | Error: Nothing transmitted                                      |
|           | 15th byte        | Password comparison start address                           | Modified baud rate | <b>3 1 1 1</b>                                                  |
|           | 16th byte        | 15 to 08 (Note 2)                                           | Modified baud rate | -<br>OK: Nothing transmitted                                    |
|           | Tour byte        |                                                             |                    | Error: Nothing transmitted                                      |
|           |                  |                                                             |                    |                                                                 |
|           | 17th byte        | Password comparison start address                           | Modified baud rate | -                                                               |
|           | 18th byte        | 07 to 00 (Note 2)                                           | Modified baud rate | OK: Nothing transmitted                                         |
|           |                  |                                                             |                    | Error: Nothing transmitted                                      |
|           | 19th bŷte        | Password string (Note 2)                                    | Modified baud rate | -                                                               |
|           | m'th byte        | $\mathcal{D}$ $\mathcal{D}$                                 | Modified baud rate | OK: Nothing transmitted                                         |
|           | III UI Dyte      | 7                                                           |                    | Error: Nothing transmitted                                      |
| $\wedge$  | -(())            |                                                             |                    |                                                                 |
|           | n'th byte        |                                                             | Modified baud rate | OK: FBH (Note 3)                                                |
|           | $\underline{\ }$ |                                                             |                    | Error: Nothing transmitted                                      |
| $\square$ | n'+1th byte      | (Wait for the next operation com-<br>mand data)             | Modified baud rate | -                                                               |
|           | <u> </u>         | · ///                                                       |                    |                                                                 |

Note 1: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to "21.7 Error Code".

Note 2: Refer to "21.10 Passwords".

Note 3: If the security program is enabled for a blank product or a password error occurs for a non-blank product, TMP88FW45AFG stops UART communication and enters the halt mode. In this case, initialize TMP88FW45AFG by the RESET pin and reactivate the serial PROM mode.

Note 4: If an error occurs during reception of a password address or a password string, TMP88FW45AFG stops UART communication and enters the halt mode. In this case, initialize TMP88FW45AFG by the RESET pin and reactivate the serial PROM mode. Description of the Flash memory security program setting mode

- 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the Flash memory writing mode.
- 2. The 5th byte of the received data contains the command data in the flash memory status output mode (FAH).
- 3. When the 5th byte of the received data contains the operation command data shown in Table 21-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, FAH). If the 5th byte does not contain the operation command data, the device enters the halt condition after transmitting 3 bytes of operation command error code (63H).
- 4. The 7th through m'th bytes of the transmitted and received data contain the same data as in the flash memory writing mode.
- 5. The n'th byte contains the status to be transmitted to the external controller in the case of the successful security program.

## 21.7 Error Code

When detecting an error, the device transmits the error code to the external controller, as shown in Table 21-14.

| Table 2 | 1-14 Error | Code |
|---------|------------|------|
|---------|------------|------|

| Transmit Data | Meaning of Error Data               |
|---------------|-------------------------------------|
| 62H, 62H, 62H | Baud rate modification error.       |
| 63H, 63H, 63H | Operation command error.            |
| A1H, A1H, A1H | Framing error in the received data  |
| АЗН, АЗН, АЗН | Overrun error in the received data. |

Note: If a password error occurs, TMP88FW45AFG does not transmit an error code.

## 21.8 Checksum (SUM)

### 21.8.1 Calculation Method

The checksum (SUM) is calculated with the sum of all bytes, and the obtained result is returned as a word. The data is read for each byte unit and the calculated result is returned as a word.

Example:



The checksum which is transmitted by executing the flash memory write command, RAM loader command, or flash memory SUM output command is calculated in the manner, as shown above.

## 21.8.2 Calculation data

The data used to calculate the checksum is listed in Table 21-15.

### Table 21-15 Checksum Calculation Data

| Operating Mode                  | Calculation Data                                                                              | Description                                                                                                                                                           |  |
|---------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Flash memory writing mode       |                                                                                               | Even when a part of the flash memory is written, the checksum                                                                                                         |  |
|                                 | Data in the entire area of the flash memory                                                   | of the entire flash memory area (04000H to 21EFFH, and FFF00H to FFFFFH) is calculated.                                                                               |  |
| Flash memory SUM output mode    |                                                                                               | The data length, address, record type and checksum in Intel Hex format are not included in the checksum.                                                              |  |
| RAM loader mode                 | RAM data written in the first received RAM ad-<br>dress through the last received RAM address | The length of data, address, record type and checksum in Intel Hex format are not included in the checksum.                                                           |  |
| Product ID Code Output mode     | 9th through 18th bytes of the transferred data                                                | For defails, refer to "21.11 Product ID Code".                                                                                                                        |  |
| Flash Memory Status Output mode | 9th through 12th bytes of the transferred data                                                | For details, refer to "21.12 Flash Memory Status Code"                                                                                                                |  |
| Flash Memory Erasing mode       | All data in the erased area of the flash memory (the whole or part of the flash memory)       | When the sector erase is executed, only the erased area is used to calculate the checksum. In the case of the chip erase, an entire area of the flash memory is used. |  |

## 21.9 Intel Hex Format (Binary)

- 1. After receiving the checksum of a data record, the device waits for the start mark (3AH ":") of the next data record. After receiving the checksum of a data record, the device ignores the data except 3AH transmitted by the external controller.
- 2. After transmitting the checksum of end record, the external controller must transmit nothing, and wait for the 2-byte receive data (upper and lower bytes of the checksum).
- 3. If a receiving error or Intel Hex format error occurs, the device enters the halt condition without returning an error code to the external controller. The Intel Hex format error occurs in the following case:

When the record type is not 00H, 01H, or 02H

When a checksum error occurs

When the data length of an extended record (record type = 02H) is not 02H

When the device receives the data record after receiving an extended record (record type = 02H) with

extended address of 1000H or larger.

When the data length of the end record (record type  $\neq 0.1$  k) is not 00H

## 21.10 Passwords

The consecutive eight or more-byte data in the flash memory area can be specified to the password. TMP88FW45AFG compares the data string specified to the password with the password string transmitted from the external controller. The area in which passwords can be specified is located at addresses 04000H to 21EFFH, and FFF00H to FFFFFH. The area from FFA0H to FFFFH can not be specified as the passwords area.

If addresses from FFFE0H through FFFFFH are tilled with "FFH", the passwords are not compared because the product is considered as a blank product. Even in this case, the password count storage addresses and password comparison start address must be specified. Table 21-16 shows the password setting in the blank product and non-blank product.

| Table 21 16 Decoward | Satting in the Dlank | Product and Non-Blank Product  |
|----------------------|----------------------|--------------------------------|
| Table 21-10 Password | Setting hy the blank | Product and Mon-Diarik Product |
|                      |                      |                                |

| Password                                    | Blank Product (Note 1) | Non-Blank Product          |
|---------------------------------------------|------------------------|----------------------------|
| PNSA<br>(Password count storage address)    | 04000H ≤ PNSA ≤ 21EFFH | 04000H ≤ PNSA ≤ 21EFFH     |
| PCSA<br>(Password comparison start address) | 04000H ≤ PCSA ≤ 21EFFH | 04000H ≤ PCSA ≤ 21F00H - N |
| (Password count)                            | *                      | 8 ≤ N                      |
| Password string setting                     | Not required (Note 5)  | Required (Note 2)          |

Note 1: When addresses from FFFE0H through FFFFFH are filled with "FFH", the product is recognized as a blank product. Note 2: The data including the same consecutive data (three or more bytes) can not be used as a password. (This causes a password error data. TMP88FW45AFG transmits no data and enters the halt condition.)

Note 3: \*: Don't care.

Note 4: When the above condition is not met, a password error occurs. If a password error occurs, the device enters the halt condition without returning the error code.

Note 5: In the flash memory writing mode or RAM loader mode, the blank product receives the Intel Hex format data immediately after receiving PCSA without receiving password strings. In this case, the subsequent processing is performed correctly because the blank product ignores the data except the start mark (3AH ":") as the Intel Hex format data, even if the external controller transmits the dummy password string. However, if the dummy password string contains "3AH", it is detected as the start mark erroneously. The microcontroller enters the halt mode. If this causes the problem, do not transmit the dummy password strings.

Note 6: In the flash memory erasing mode, the external controller must not transmit the password string for the blank product.



### 21.10.1 Password String

The password string transmitted from the external controller is compared with the specified data in the flash memory. When the password string is not matched to the data in the flash memory, the device enters the halt condition due to the password error.

## 21.10.2 Handling of Password Error

If a password error occurs, the device enters the halt condition. In this case, reset the device to reactivate the serial PROM mode.

## 21.10.3 Password Management during Program Development

If a program is modified many times in the development stage, confusion may arise as to the password. Therefore, it is recommended to use a fixed password in the program development stage.

Example :Specify PNSA to F000H, and the password string to 8 bytes from address F001H (PCSA becomes F001H.)

Password Section code abs = 0F000H

| DB | 08H        | : PNSA definition            |
|----|------------|------------------------------|
| DB | "CODE1234" | : Password string definition |

#### 21.11 Product ID Code

The product ID code is the 21-byte data containing the start address and the end address of ROM. Table 21-17 shows the product ID code format.

| able 21 | -17 Product ID Code Format                                                                 |                             |
|---------|--------------------------------------------------------------------------------------------|-----------------------------|
| Data    | Description                                                                                | In the Case of TMP88FW45AFG |
| 1st     | Start Mark (3AH)                                                                           | ЗАН                         |
| 2nd     | The number of transfer data (18 bytes from 3rd to 20th byte)                               |                             |
| 3rd     | Address length (3 bytes)                                                                   | 03H                         |
| 4th     | Reserved data                                                                              | ЗДН                         |
| 5th     | Reserved data                                                                              | ООН                         |
| 6th     | Reserved data                                                                              | ООН                         |
| 7th     | Reserved data                                                                              | оон СС                      |
| 8th     | ROM block count                                                                            | 02H                         |
| 9th     | The first address of ROM block 1 (Upper byte)                                              |                             |
| 10th    | The first address of ROM block 1 (Middle byte)                                             | 40H                         |
| 11th    | The first address of ROM block 1 (Lower byte)                                              | бон                         |
| 12th    | The end address of ROM block 1 (Upper byte)                                                | 02H)                        |
| 13th    | The end address of ROM block 1 (Middle byte)                                               | 1EH                         |
| 14th    | The end address of ROM block 1 (Lower byte)                                                | СССССЕРЕН                   |
| 15th    | The first address of ROM block 2 (Upper byte)                                              | OFH                         |
| 16th    | The first address of ROM-block 2 (Middle byte)                                             | FFH                         |
| 17th    | The first address of ROM block 2 (Lower byte)                                              | оон                         |
| 18th    | The end address of ROM block 2 (Upper byte)                                                | OFH                         |
| 19th    | The end address of ROM block 2 (Middle byte)                                               | FFH                         |
| 20th    | The end address of ROM block 2 (Lower byte)                                                | FFH                         |
| 21th    | Checksum of the transferred data (2's compliment for the sum of<br>3rd through 20th bytes) | 44H                         |

#### Table 21-17 Product ID Code Format

#### 21.12 Flash Memory Status Code

The flash memory status code is the 7-byte data including the security program status and the status of the data from FFFE0H to FFFFFH. Table 21-18 shows the flash memory status code.



Status

|        | Data  | Description In the Case of<br>TMP88FW45AFG                                                                                                                                                     |   |  |  |
|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|
|        | 1st   | Start mark 3AH                                                                                                                                                                                 |   |  |  |
|        | 2nd   | Transferred data count (3rd through 6th byte) 04H                                                                                                                                              |   |  |  |
|        | 3rd   | Status code 00H to 03H (See figure below)                                                                                                                                                      |   |  |  |
|        | 4th   | Reserved data                                                                                                                                                                                  |   |  |  |
|        | 5th   | Reserved data 00H                                                                                                                                                                              |   |  |  |
|        | 6th   | Reserved data 00H                                                                                                                                                                              |   |  |  |
|        | 7th   | Checksum of the transferred data (2's compliment for<br>the sum of 3rd through 6th data)                                                                                                       |   |  |  |
| Code 1 | 6     | 5 4 3 2 1 0                                                                                                                                                                                    |   |  |  |
|        |       | RPENA BLANK (Initial Value: 0000 00**)                                                                                                                                                         |   |  |  |
|        |       |                                                                                                                                                                                                |   |  |  |
|        | RPENA | Flash memory read se-       0:       Security program is disabled.         curity program status       1:       Security program is enabled.                                                   |   |  |  |
|        | BLANK | The status from FFFE0H       0:       All data is FFH in the area from FFFE0H to FFFFFH.         to FFFFFH.       1:       The value except FFH is included in the area from FFFE0H to FFFFFH. | 1 |  |  |
|        |       |                                                                                                                                                                                                | - |  |  |

#### Table 21-18 Flash Memory Status Code

Some operation commands are limited by the flash memory status code 1. If the security program is enabled, flash memory writing mode command and RAM loader mode command can not be executed. Erase all flash memory before executing these command.

| RPENA | BLANK Flash Memory<br>Writing Mode | RAM Loader<br>Mode | Flash memory<br>SUM<br>Output Mode | Product<br>ID Code Output<br>Mode | Flash Memory<br>Status Output<br>Mode | Flash Memory<br>Erasing Mode | Security pro-<br>gram Setting<br>Mode |
|-------|------------------------------------|--------------------|------------------------------------|-----------------------------------|---------------------------------------|------------------------------|---------------------------------------|
| 0     | 0                                  | 0 🔿                | 0                                  | 0                                 | 0                                     | 0                            | ×                                     |
| 0     | 1 Pass                             | Pass               | 0                                  | 0                                 | 0                                     | Pass                         | Pass                                  |
| 1 🔇   | > 0 ( ) ) ×                        | *                  | 0                                  | 0                                 | 0                                     | 0                            | ×                                     |
| 1     | ×                                  | > ((x))            | 0                                  | 0                                 | 0                                     | Pass                         | Pass                                  |

Note: O: The command can be executed.

Pass: The command can be executed with a password.

×: The command can not be executed.

(After echoing the command back to the external controller, TMP88FW45AFG stops UART communication and enters

the halt condition.)

## 21.13 Specifying the Erasure Area

In the flash memory erasing mode, the erasure area of the flash memory is specified by n-2 byte data.

The address of an erasure area is specified by ERAREA.

The sector erase (flash memory erasing every 4K bytes) is performed if the address data from "00H" to "1DH" is specified by ERAREA.

The chip erase (all flash memory erasing) is performed if the address data from "COH" to "FFH" is specified by ERAREA. At the same time, the security program for flash memory is also disabled.

Therefore, make sure to execute the chip erase (not sector erase) to disable the security program for flash memory. Executing the sector erase while the security program is enabled results in an infinite loop.

#### Erasure Area Specification Data (n-2 byte data)



- Note 1: When the sector erase is executed for the area containing no flash cell, TMP88FW45AFG stops the UART communi cation and enters the halt condition.
- Note 2: Executing the sector erase while the security program is enabled results in an infinite loop.



## 21.14 Port Input Control Register

In the serial PROM mode, the input level is fixed to the all ports except P45 and P44 ports with a hardware feature to prevent overlap current to unused ports. (All port inputs and peripheral function inputs shared with the ports become invalid.) Therefore, to access to the flash memory in the RAM loader mode without UART communication, port inputs must be valid. To make port inputs valid, set the pin of the port input control register (SPCR) to "1".

The SPCR register is not operated in the MCU mode. Port Input Control Register 6 5 2 SPCR 7 4 3 (1FFEH) 'RIN (Initial value: \*\*\*\* \*\*\*0) 0 : Invalid port inputs (The input level is fixed with a hardware feature.) PIN Port input control in the serial PROM mode R/W 1 : Valid port inputs Note 1: The SPCR register can be read or written only in the serial PROM mode. When the write instruction is executed to the SPCR register in the MCU mode, the port input control can hot be performed. When the read instruction is executed for

the SPCR register in the MCU mode, read data of bit7 to 1 are unstable.

## 21.15 Flowchart



## 21.16 UART Timing

### Table 21-19 UART Timing-1 (VDD = 4.5 to 5.5 V, fc = 8 to 20 MHz, Topr = -10 to 40°C)

| Description                                                      | Querrahad |                      | Minimum Required Time |                |  |
|------------------------------------------------------------------|-----------|----------------------|-----------------------|----------------|--|
| Parameter                                                        | Symbol    | Clock Frequency (fc) | At fc = 8 MHz         | At fc = 20 MHz |  |
| Time from matching data reception to the echo back               | CMeb1     | Approx. 930          | 116.3µs               | 46.5 µs        |  |
| Time from baud rate modification data reception to the echo back | CMeb2     | Approx. 980          | 122.5 µs              | 49.0 µs        |  |
| Time from operation command reception to the echo back           | CMeb3     | Approx. 800          | 100 µs                | 40 µs          |  |
| Checksum calculation time                                        | CKsm      | Approx. 7864500      | 0.98 s                | 0.39 s         |  |
| Erasure time of an entire flash memory                           | CEall     | -                    | 30 ms                 | 30 ms          |  |
| Erasure time for a sector of a flash memory (in 4-kbyte units)   | CEsec     | - ((                 | ) 🖓 15 ms             | 15 ms          |  |

## Table 21-20 UART Timing-2 (VDD = 4.5 to 5.5 V, fc = 8 to 20 MHz, Topr = -10 to 40°C)

| Parameter                                                                                                            | Symbol | Clock Frequency (fc) | Minimum Re<br>At fc = 8 MHz | equired Time<br>At fc = 20 MHz |
|----------------------------------------------------------------------------------------------------------------------|--------|----------------------|-----------------------------|--------------------------------|
| Time from the reset release to the acceptance of start bit of RXD pin                                                | RXsup  | 2100                 | 262.5 µs                    | 105.0 µs                       |
| Matching data transmission interval                                                                                  | CMtr1  | 28500                | 3.56 ms                     | 1.43 ms                        |
| Time from the echo back of matching data to the acceptance of baud rate modification data                            | CMtr2  | 380                  | 47.5 μs                     | 19.0 µs                        |
| Time from the echo back of baud rate modification data to the acceptance of an operation command                     | CMtr3  | 650                  | 81.25 µs                    | 32.5 µs                        |
| Time from the echo back of operation command to the acceptance of pass-<br>word count storage addresses (Upper byte) | CMtr4  | 800                  | 100 µs                      | 40 µs                          |



# TOSHIBA

# 22. Input/Output Circuitry

## 22.1 Control pins

The input/output circuitries of the TMP88FW45AFG control pins are shown below.



Disable

Pin input ·

Ĭ

| Port     | I/O | Input/output Circuit                                    | Remark                                |
|----------|-----|---------------------------------------------------------|---------------------------------------|
| P6<br>P7 | I/O | Initial "High-Z"<br>Data output<br>Disable<br>Pin input | Tri-state output                      |
| P1       | I/O | Initial "High-Z"<br>Data output<br>Disable<br>Pin input | Tri-state output<br>Hysteresis input  |
| P2       | I/O | Initial "High-Z"                                        | Open-drain output<br>Hysteresis input |
|          |     |                                                         |                                       |

## TOSHIBA

# 23. Electrical Characteristics

## 23.1 Absolute Maximum Ratings

The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

|                              |                     |                                      |                               |             | (V <sub>SS</sub> = 0 V)                           |
|------------------------------|---------------------|--------------------------------------|-------------------------------|-------------|---------------------------------------------------|
| Parameter                    | Symbol              | Pins                                 | Ratings                       | Unit        |                                                   |
| Supply voltage               | V <sub>DD</sub>     |                                      | -0.3 to 6.0                   |             |                                                   |
| Input voltage                | V <sub>IN</sub>     |                                      | -0.3 to V <sub>DD</sub> + 0.3 | <u>&gt;</u> |                                                   |
| Output voltage               | V <sub>OUT1</sub>   |                                      | -0.3 to V <sub>DD</sub> + 0.3 | ∕ v         | $\langle \langle \rangle \rangle$                 |
| Output current (Per 1 pin)   | I <sub>OH</sub>     | P0,P1,P3,P4,P5,P6,<br>P7,P8,P9 ports | -1.8                          | $\langle$   |                                                   |
|                              | I <sub>OL1</sub>    | P0,P1,P2,P6,P7,P8,<br>P9 ports       | 3.2                           |             |                                                   |
|                              | I <sub>OL2</sub>    | P3,P4,P5 ports                       | 30                            | (C          |                                                   |
|                              | Σ I <sub>OUT1</sub> | P0,P1,P2,P6,P7,P8,P9<br>ports        | 60                            | _mA_        | Total current (Normal ports)<br>(Except P3,P4,P5) |
|                              | Σ I <sub>OUT2</sub> | P3 port                              | 60                            | $\square$   | Total current (8 pins)<br>P3 large current port   |
| Output current (Total)       | Σ I <sub>OUT3</sub> | P4 port                              | 60                            | )           | Total current (8 pins)<br>P4 large current port   |
|                              | Σ I <sub>OUT4</sub> | P5 port                              | 60                            | /           | T5tal current (8 pins)<br>P3 large current port   |
| Power dissipation            | P <sub>D</sub> ((   | Topr = 85 °C                         | 350                           | mW          | QFP                                               |
| Soldering temperature (time) | Tsld                |                                      | 260 (10 s)                    |             |                                                   |
| Storage temperature          | Tstg                |                                      | -55 to 125                    | °C          |                                                   |
| Operating temperature        | Торг                |                                      | -40 to 85                     |             |                                                   |

## 23.2 Operating Conditions

The Operating Conditions show the conditions under which the device be used in order for it to operate normally while maintaining its quality. If the device is used outside the range of Operating Conditions (power supply voltage, operating temperature range, or AC/DC rated values), it may operate erratically. Therefore, when designing your application equipment, always make sure its intended working conditions will not exceed the range of Operating Conditions.

|                  | -                |                                                             |                                | (Vs                    | s = 0 V, Topr = -4     | 40 to 85°C) |
|------------------|------------------|-------------------------------------------------------------|--------------------------------|------------------------|------------------------|-------------|
| Parameter        | Symbol           | Pins                                                        | Ratings                        | ( Min                  | Max                    | Unit        |
| Supply voltage   | V <sub>DD</sub>  |                                                             | NORMAL / IDLE / STOP modes     | 4.5                    | 5.5                    |             |
|                  | V <sub>IH1</sub> | Normal input ports<br>(P6,P7,P9)                            |                                | V <sub>DD</sub> × 0.70 |                        |             |
| Input high level | V <sub>IH2</sub> | Hysteresis input ports<br>(P0,P1,P2,P3,P4,P5,<br>P8, RESET) | V <sub>DD</sub> ≥ 4.5 V        | V <sub>DD</sub> × 0.75 | V <sub>BD</sub>        | > v         |
|                  | V <sub>IL1</sub> | Normal input ports<br>(P6,P7,P9)                            |                                | $\diamond$             | V <sub>DD</sub> × 0.30 |             |
| Input low level  | V <sub>IL2</sub> | Hysteresis input ports<br>(P0,P1,P2,P3,P4,P5,<br>P8, RESET) | V <sub>DD</sub> ≥ 4.5 V        | 0                      | V <sub>DD</sub> × 0.25 |             |
| Clock frequency  | fc               | XIN, XOUT                                                   | V <sub>DD</sub> = 4.5 to 5.5 V | 8.0                    | 20.0                   | MHz         |

## 23.2.1 MCU mode (Flash Programming or erasing)

|                   |                         |                                                             |                                | (V <sub>SS</sub>       | <sub>5</sub> = 0 V, Topr = -1 | 10 to 40°C) |
|-------------------|-------------------------|-------------------------------------------------------------|--------------------------------|------------------------|-------------------------------|-------------|
| Parameter         | Symbol                  | Pins                                                        | Ratings                        | Min                    | Max                           | Unit        |
| Supply voltage    | V <sub>DD</sub>         |                                                             | NORMAL / IDLE / STOP modes     | 4.5                    | 5.5                           |             |
| Input high level  | VIHI                    | Normal input ports<br>(P6,P7,P9)                            |                                | V <sub>DD</sub> × 0.70 |                               |             |
|                   | VIH2                    | Hysteresis input ports<br>(P0,P1;P2,P3,P4,P5,<br>P8, RESET) | V <sub>DD</sub> 2,4.5 V        | V <sub>DD</sub> × 0.75 | V <sub>DD</sub>               | V           |
| Input low level   | ∕ <sup>V</sup> IL1      | Nørmal input ports<br>(P6,P7,P9)                            |                                |                        | V <sub>DD</sub> × 0.30        |             |
|                   | V <sub>IL2</sub> (P0,P1 | Hysteresis input ports<br>(P0,P1,P2,P3,P4,P5,<br>P8, RESET) | V <sub>DD</sub> ≥ 4.5 V        | 0                      | V <sub>DD</sub> × 0.25        |             |
| Clock frequency   | ) fc                    | XIN, XOUT                                                   | V <sub>DD</sub> = 4.5 to 5.5 V | 8.0                    | 20.0                          | MHz         |
| $\langle \rangle$ |                         | $\langle \gamma \bigcirc$                                   |                                |                        |                               |             |

#### MCU mode (Except Flash Programming or erasing) 23.2.2

|                                   |                  |                                                             |                                | (V <sub>S</sub>        | <sub>S</sub> = 0 V, Topr = -4 | 0 to 85°C |
|-----------------------------------|------------------|-------------------------------------------------------------|--------------------------------|------------------------|-------------------------------|-----------|
| Parameter                         | Symbol           | Pins                                                        | Ratings                        | Min                    | Max                           | Unit      |
| Supply voltage                    | V <sub>DD</sub>  |                                                             | NORMAL / IDLE / STOP modes     | <b>4</b> .5            | 5.5                           |           |
|                                   | V <sub>IH1</sub> | Normal input ports<br>(P6,P7,P9)                            |                                | V <sub>DD</sub> × 0.70 |                               |           |
| Input high level V <sub>IH2</sub> | V <sub>IH2</sub> | Hysteresis input ports<br>(P0,P1,P2,P3,P4,P5,<br>P8, RESET) | V <sub>DD</sub> ≥ 4.5 V        | V <sub>DD</sub> × 0.75 | VDD                           | V         |
|                                   | V <sub>IL1</sub> | Normal input ports<br>(P6,P7,P9)                            |                                |                        | V <sub>DD</sub> × 0.30        |           |
| Input low level                   | V <sub>IL2</sub> | Hysteresis input ports<br>(P0,P1,P2,P3,P4,P5,<br>P8, RESET) | V <sub>DD</sub> ≥ 4.5 V        |                        | V <sub>DD</sub> × 0.25        |           |
| Clock frequency                   | fc               | XIN, XOUT                                                   | V <sub>DD</sub> = 4.5 to 5.5 V | 8.0                    | 20.0                          | MHz       |

#### Serial PROM mode 23.2.3

|                  |                  |                                                                                                      | (Vs                    | <sub>S</sub> = 0 V, Topr = - | 10 to 40°C) |
|------------------|------------------|------------------------------------------------------------------------------------------------------|------------------------|------------------------------|-------------|
| Parameter        | Symbol           | Pins                                                                                                 | Min                    | Max                          | Unit        |
| Supply voltage   | V <sub>DD</sub>  | NORMAL / IDLE / STOP modes                                                                           | 4.5                    | 5.5                          |             |
|                  | V <sub>IH1</sub> | Normal input ports<br>(P6,P7,P9)                                                                     | V <sub>DD</sub> × 0.70 |                              |             |
| Input high level | V <sub>IH2</sub> | Hysteresis input ports<br>(P0,P1,P2,P3,P4,P5,<br>P8, RESET)<br>↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ | V <sub>DD</sub> × 0.75 | V <sub>DD</sub>              | v           |
|                  | V <sub>IL1</sub> | NormaLinput ports<br>(P6,P7,P9)                                                                      |                        | V <sub>DD</sub> × 0.30       |             |
| Input low level  | V <sub>IL2</sub> | Hysteresis input ports<br>(P0,P1,P2,P3,P4,P5,<br>P8, RESET)                                          | 0                      | V <sub>DD</sub> × 0.25       |             |
| Clock frequency  | fc               | XIN, XOUT VDD = 4:5 to 5.5 V                                                                         | 8.0                    | 20.0                         | MHz         |

## 23.3 DC Characteristics

|                                                         |                   |                                   |                                                                                | (V <sub>SS</sub> | = 0 V, To | pr = -40 t   | o 85 °C) |
|---------------------------------------------------------|-------------------|-----------------------------------|--------------------------------------------------------------------------------|------------------|-----------|--------------|----------|
| Parameter                                               | Symbol            | Pins                              | Condition                                                                      | Min              | Тур.      | Max          | Unit     |
|                                                         | I <sub>IN1</sub>  | TEST                              | 4                                                                              |                  |           |              |          |
| Input current                                           | I <sub>IN2</sub>  | Sink open drain, tri - state port | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V/0 V                           | >-               | -         | ±2           | μA       |
|                                                         | I <sub>IN3</sub>  | RESET, STOP                       | (                                                                              | $\left( \right)$ | 2         |              |          |
| Input resistance                                        | R <sub>IN2</sub>  | RESET                             | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V                               | 90               | 220       | 510          | kΩ       |
| Output leakage current                                  | I <sub>LO1</sub>  | Sink open drain, tri - state port | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V/0 V                          | <u>_</u> -       | -         | ±2           | μA       |
| Output high voltage                                     | V <sub>OH</sub>   | Tri - state port                  | V <sub>DD</sub> = 4.5 V, I <sub>OH</sub> = -0.7 mA                             | 4.1              | -         | -            | V        |
| Output law surrest                                      | I <sub>OL1</sub>  | P0,P1,P2,P6,P7,P8,P9 ports        | V <sub>DD</sub> = 4.5 V, V <sub>OL</sub> = 0.4 V                               | -                | 1.6       | -            |          |
| Output low current                                      | I <sub>OL2</sub>  | P3,P4,P5 ports                    | V <sub>DD</sub> = 4.5 V, V <sub>OL</sub> = 1.0 V                               | -                | 20        | -            | mA       |
| Peak current on inter-<br>mittent operation<br>(Note 4) | I <sub>DD-P</sub> |                                   | V <sub>DD</sub> = 5.5 V                                                        | - <              | 10        | <u>&gt;-</u> |          |
| Supply current in NORMAL mode                           |                   |                                   | V <sub>DD</sub> = 5.5 V<br>V <sub>IN</sub> = 5.3 V/0.2 V                       |                  | 15        | 22           | mA       |
| Supply current in IDLE mode                             | I <sub>DD</sub>   |                                   | fc = 16 MHz<br>V <sub>TEST</sub> = 5.3 V / 0.1 V (Note 6)                      |                  | - Co      | 14.5         |          |
| Supply current in STOP mode                             |                   |                                   | $V_{DD} = 5.5 V$<br>$V_{IN} = 5.3 V/0.2 V$<br>$V_{EST} = 5.3 V/0.1 V (Note 6)$ | <u>D)</u>        | 2         | 100          | μA       |

Note 1: Typical values show those at Topr =  $25 \degree C$  and  $V_{DD}$  = 5 V.

Note 2: Input current (I<sub>IN1</sub>, I<sub>IN3</sub>): The current through pull-up or pull-down resistor is not included.

Note 3:  $I_{DD}$  does not include  $I_{REF}$ .

- Note 4: When a program is executing in the flash memory or when data is being read from the flash memory, the flash memory operates in an intermittent manner, causing peak currents in the operation current, as shown in Figure 23-1. In this case, the supply current I<sub>DD</sub> (in NORMAL mode) is defined as the sum of the average peak current and MCU current.
- Note 5: The circuit of a power supply must be designed such as to enable the supply of a peak current. This peak current causes the supply voltage in the device to fluctuate. Connect a bypass capacitor of about 0.1µF near the power supply of the device to stabilize its operation.
- Note 6: VTEST shows input low voltage to TEST pin.
- Note 7: To execute the Protram, Erase and Security Program commands on the flash memory, the temperature must be kept within Topr = 10 to 40 degree celsius. If this temperature range is not observed , operation cannot be guaranteed.





## 23.4 AD Characteristics

|                                                       |                   |                                                                         | (•,                   |          |            | -            | 1    |
|-------------------------------------------------------|-------------------|-------------------------------------------------------------------------|-----------------------|----------|------------|--------------|------|
| Parameter                                             | Symbol            | Condition                                                               | Min                   | Тур.     | M<br>8 bit | ax<br>10 bit | Unit |
| Analog reference voltage                              | V <sub>AREF</sub> | $AV_{DD} = V_{AREF}$ , $V_{SS} = 0.0 V$                                 | V <sub>DD</sub> - 1.0 | -        | V          | DD           | v    |
| Analog input voltage                                  | V <sub>AIN</sub>  |                                                                         | V <sub>ASS</sub>      | - (      | VA         | REF          | V    |
| Power supply current of analog refer-<br>ence voltage | I <sub>REF</sub>  | $V_{DD} = AV_{DD} = V_{AREF} = 5.5 V$<br>$V_{SS} = AV_{SS} = 0.0 V$     | -                     | 0.5      | 1          | .0           | mA   |
| Non linearity error                                   |                   |                                                                         | -                     |          | ±1         | ±2           |      |
| Zero point error                                      |                   | $V_{DD} = AV_{DD} = 5.0 V,$<br>$V_{SS} = AV_{SS} = 0.0 V$               | - (                   | <u> </u> | ±1         | ±2           |      |
| Full scale error                                      |                   | V <sub>SS</sub> = AV <sub>SS</sub> = 0.0 V<br>V <sub>AREF</sub> = 5.0 V |                       |          | ±1         | ±2           | LSB  |
| Total error                                           |                   | ANER                                                                    |                       |          | ±2         | ±4           |      |

 $(V_{SS} = 0.0 \text{ V}, 4.5 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Topr} = -40 \text{ to } 85 \text{ }^{\circ}\text{C})$ 

Note 1: The total error includes all errors except a quantization error, and is defined as a maximum deviation from the ideal conversion line.

Note 2: Conversion time is different in recommended value by power supply voltage.

Note 3: The voltage to be input on the AIN input pin must not exceed the range between V<sub>AREF</sub> and V<sub>SS</sub>. If a voltage outside this range is input, conversion values will become unstable and conversion values of other channels will also be affected.

Note 4: Analog reference voltage range:  $\Delta V_{AREF} = V_{AREF} - V_{SS}$ 

Note 5: When AD converter is not used, fix the AV<sub>DD</sub> and  $V_{AREF}$  pin on the V<sub>DD</sub> level.

## 23.5 AC Characteristics

 $(V_{SS} = 0 \text{ V}, 4.5 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

| Parameter                    | Symbol | Condition                                               | Min | Тур. | Max | Unit |
|------------------------------|--------|---------------------------------------------------------|-----|------|-----|------|
| Machine cycle time           | t¢y 7  | NORMAL mode                                             | 0.2 | -    | 0.5 | μs   |
| High-level clock pulse width | 11     | For external clock operation (XIN input)<br>fc = 20 MHz | 25  | -    | -   | ns   |

## 23.6 Oscillation Frequency Detection AC Characteristics



## 23.8 Recommended Oscillating Conditions



- Note 1: To ensure stable oscillation, the resonator position, load capacitance, etc. must be appropriate. Because these factors are greatly affected by board patterns, please be sure to evaluate operation on the board on which the device will actually be mounted.
- Note 2: The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change. For up-to-date information, please refer to the following URL: http://www.murata.com

## 23.9 Handling Precaution

- The solderability test conditions for lead-free products (indicated by the suffix G in product name) are shown below.
  - 1. When using the Sn-37Pb solder bath

Solder bath temperature =  $230^{\circ}C$ 

Dipping time = 5 seconds

Number of times = once

R-type flux used

2. When using the Sn-3.0Ag-0.5Cu solder bath

Solder bath temperature =  $245^{\circ}C$ 

Dipping time = 5 seconds

Number of times = once

- R-type flux used
- Note: The pass criterion of the above test is as follows: Solderability rate until forming  $\geq$  95 %
- When using the device (oscillator) in places exposed to high electric fields such as cathode-ray tubes, we recommend electrically shielding the package in order to maintain normal operating condition.



## 24. Package Dimensions

QFP80-P-1420-0.80B Rev 01



This is a technical document that describes the operating functions and electrical specifications of the 8-bit microcontroller series TLCS-870/X (LSI).

Toshiba provides a variety of development tools and basic software to enable efficient software development.

These development tools have specifications that support advances in microcomputer hardware (LSI) and can be used extensively. Both the hardware and software are supported continuously with version updates.

The recent advances in CMOS LSI production technology have been phenomenal and microcomputer systems for LSI design are constantly being improved. The products described in this document may also be revised in the future. Be sure to check the latest specifications before using.

Toshiba is developing highly integrated, high-performance microcomputers using advanced MOS production technology and especially well proven CMOS technology.

We are prepared to meet the requests for custom packaging for a variety of application areas.

We are confident that our products can satisfy your application needs now and in the future.