# Complete Isolated RS485/RS422 µModule Transceiver + Power ### **FEATURES** - Isolated RS485/RS422 Transceiver: 2500V<sub>RMS</sub> - Isolated DC Power: 5V at Up to 200mA - No External Components Required - 20Mbps or Low EMI 250kbps Data Rate - High ESD: ±15kV HBM on Transceiver Interface - High Common Mode Transient Immunity: 30kV/µs - Integrated Selectable $120\Omega$ Termination - 3.3V (LTM2881-3) or 5.0V (LTM2881-5) Operation - 1.62V to 5.5V Logic Supply Pin for Flexible Digital Interface - Common Mode Working Voltage: 560V<sub>PFAK</sub> - High Input Impedance Failsafe RS485 Receiver - Current Limited Drivers and Thermal Shutdown - Compatible with TIA/EIA-485-A Specification - High Impedance Output During Internal Fault Condition - Low Current Shutdown Mode (< 10µA) - General Purpose CMOS Isolated Channel - Small, Low Profile (15mm × 11.25mm × 2.8mm) Surface Mount BGA and LGA Packages ### **APPLICATIONS** - Isolated RS485/RS422 Interface - Industrial Networks - Breaking RS485 Ground Loops ### DESCRIPTION The LTM®2881 is a complete galvanically isolated full-duplex RS485/RS422 $\mu$ Module® transceiver. No external components are required. A single supply powers both sides of the interface through an integrated, isolated, low noise, efficient 5V output DC/DC converter. Coupled inductors and an isolation power transformer provide $2500V_{RMS}$ of isolation between the line transceiver and the logic interface. This device is ideal for systems where the ground loop is broken allowing for large common mode voltage variation. Uninterrupted communication is guaranteed for common mode transients greater than $30kV/\mu s$ . Maximum data rates are 20Mbps or 250kbps in slew limited mode. Transmit data, DI and receive data, RO, are implemented with event driven low jitter processing. The receiver has a one-eighth unit load supporting up to 256 nodes per bus. A logic supply pin allows easy interfacing with different logic levels from 1.62V to 5.5V, independent of the main supply. Enhanced ESD protection allows this part to withstand up to $\pm 15$ kV (human body model) on the transceiver interface pins to isolated supplies and $\pm 10$ kV through the isolation barrier to logic supplies without latch-up or damage. **Δ**, LT, LTC, LTM, Linear Technology, the Linear logo and μModule are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. ## TYPICAL APPLICATION Isolated Half-Duplex RS485 µModule Transceiver #### LTM2881 Operating Through 35kV/µs CM Transients 2881fb # **ABSOLUTE MAXIMUM RATINGS** #### (Note 1) | V <sub>CC</sub> to GND0.3V to 6V | |---------------------------------------------------------------------------| | V <sub>CC2</sub> to GND20.3V to 6V | | V <sub>L</sub> to GND0.3V to 6V | | Interface Voltages | | (A, B, Y, Z) to GND2V <sub>CC2</sub> –15V to 15V | | (A-B) with Terminator Enabled±6V | | Signal Voltages ON, RO, DI, DE, | | $\overline{RE}$ , TE, D <sub>OUT</sub> to GND0.3V to V <sub>L</sub> +0.3V | | Signal Voltages SLO, | | $D_{IN}$ to GND20.3V to $V_{CC2}$ +0.3V | | Operating Temperature Range | | LTM2881C0°C to 70°C | | LTM2881I40°C to 85°C | | LTM2881H–55°C to 105°C | | Maximum Internal Operating Temperature 125°C | | Storage Temperature Range55°C to 125°C | | Peak Reflow Temperature (Soldering, 10 sec) 245°C | | | ### PIN CONFIGURATION # ORDER INFORMATION | LEAD FREE FINISH | TRAY | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |------------------|-----------------|---------------|--------------------------------------|-------------------| | LTM2881CY-3#PBF | LTM2881CY-3#PBF | LTM2881Y-3 | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | 0°C to 70°C | | LTM2881IY-3#PBF | LTM2881IY-3#PBF | LTM2881Y-3 | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | -40°C to 85°C | | LTM2881HY-3#PBF | LTM2881HY-3#PBF | LTM2881Y-3 | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | –55°C to 105°C | | LTM2881CY-5#PBF | LTM2881CY-5#PBF | LTM2881Y-5 | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | 0°C to 70°C | | LTM2881IY-5#PBF | LTM2881IY-5#PBF | LTM2881Y-5 | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | -40°C to 85°C | | LTM2881HY-5#PBF | LTM2881HY-5#PBF | LTM2881Y-5 | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | –55°C to 105°C | | LTM2881CV-3#PBF | LTM2881CV-3#PBF | LTM2881V-3 | 32-Pin (15mm × 11.25mm × 2.8mm) LGA | 0°C to 70°C | | LTM2881IV-3#PBF | LTM2881IV-3#PBF | LTM2881V-3 | 32-Pin (15mm × 11.25mm × 2.8mm) LGA | -40°C to 85°C | | LTM2881HV-3#PBF | LTM2881HV-3#PBF | LTM2881V-3 | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | –55°C to 105°C | | LTM2881CV-5#PBF | LTM2881CV-5#PBF | LTM2881V-5 | 32-Pin (15mm × 11.25mm × 2.8mm) LGA | 0°C to 70°C | | LTM2881IV-5#PBF | LTM2881IV-5#PBF | LTM2881V-5 | 32-Pin (15mm × 11.25mm × 2.8mm) LGA | -40°C to 85°C | | LTM2881HV-5#PBF | LTM2881HV-5#PBF | LTM2881V-5 | 32-Pin (15mm × 11.25mm × 3.42mm) BGA | –55°C to 105°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ This product is only offered in trays. For more information go to: http://www.linear.com/packaging/ **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . LTM2881-3 $V_{CC} = 3.3V$ , LTM2881-5 $V_{CC} = 5.0V$ , $V_L = 3.3V$ , GND = GND2 = 0V, ON = $V_L$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------|------------|----------------------------------------------------------|----------------| | Power Supp | ly | | | | | | | | V <sub>CC</sub> | V <sub>CC</sub> Supply Voltage | LTM2881-3<br>LTM2881-5 | • | 3.0<br>4.5 | 3.3<br>5.0 | 3.6<br>5.5 | V | | VL | V <sub>L</sub> Supply Voltage | | • | 1.62 | | 5.5 | V | | I <sub>CCPOFF</sub> | V <sub>CC</sub> Supply Current in Off Mode | ON = OV | • | | 0 | 10 | μА | | I <sub>CCS</sub> | V <sub>CC</sub> Supply Current in On Mode | LTM2881-3 DE = 0V, $\overline{RE}$ = V <sub>L</sub> , No Load<br>LTM2881-5 DE = 0V, $\overline{RE}$ = V <sub>L</sub> , No Load<br>LTM2881-5, H-Grade | • | | 20<br>15 | 25<br>19<br>20 | mA<br>mA<br>mA | | V <sub>CC2</sub> | Regulated V <sub>CC2</sub> Output Voltage,<br>Loaded | LTM2881-3 DE = 0V, $\overline{RE}$ = V <sub>L</sub> , I <sub>LOAD</sub> = 100mA<br>LTM2881-5 DE = 0V, $\overline{RE}$ = V <sub>L</sub> , I <sub>LOAD</sub> = 150mA<br>LTM2881-3, H-Grade, I <sub>LOAD</sub> = 90mA | • | 4.75<br>4.75<br>4.75 | 5.0<br>5.0 | | V<br>V<br>mA | | V <sub>CC2NOLOAD</sub> | Regulated V <sub>CC2</sub> Output Voltage,<br>No Load | $DE = 0V$ , $\overline{RE} = V_L$ , No Load | | 4.8 | 5.0 | 5.35 | V | | | Efficiency | I <sub>CC2</sub> = 100mA, LTM2881-5 (Note 2) | | | 62 | | % | | I <sub>CC2S</sub> | V <sub>CC2</sub> Short-Circuit Current | $DE = 0V, \overline{RE} = V_L, V_{CC2} = 0V$ | • | | | 250 | mA | | Driver | | | | | | | | | V <sub>OD</sub> | Differential Driver Output Voltage | $R = \infty$ (Figure 1)<br>$R = 27\Omega$ (RS485) (Figure 1)<br>$R = 50\Omega$ (RS422) (Figure 1) | • | 1.5<br>2 | | V <sub>CC2</sub><br>V <sub>CC2</sub><br>V <sub>CC2</sub> | V<br>V<br>V | | $\Delta V_{OD} $ | Difference in Magnitude of Driver<br>Differential Output Voltage for<br>Complementary Output States | R = $27\Omega$ or R = $50\Omega$ (Figure 1)<br>R = $27\Omega$ or R = $50\Omega$ (Figure 1), H-Grade | • | | | 0.2<br>±50 | V | | V <sub>OC</sub> | Driver Common Mode Output<br>Voltage | $R=27\Omega$ or $R=50\Omega$ (Figure 1) | • | | | 3 | V | | Δ V <sub>OC</sub> | Difference in Magnitude of Driver<br>Common Mode Output Voltage<br>for Complementary Output States | R = $27\Omega$ or R = $50\Omega$ (Figure 1)<br>R = $27\Omega$ or R = $50\Omega$ (Figure 1), H-Grade | • | | | 0.2<br>±50 | V | | I <sub>OZD</sub> | Driver Three-State (High<br>Impedance) Output Current on<br>Y and Z | DE = 0V, (Y or Z) = -7V, +12V | • | | | ±10 | μА | | I <sub>OSD</sub> | Maximum Driver Short-Circuit<br>Current | $-7V \le (Y \text{ or } Z) \le 12V \text{ (Figure 2)}$ | • | -250 | | 250 | mA | | Receiver | | | | | | | | | R <sub>IN</sub> | Receiver Input Resistance | $\overline{RE}$ = 0V or V <sub>L</sub> , V <sub>IN</sub> = -7V, -3V, 3V, 7V, 12V (Figure 3)<br>$\overline{RE}$ = 0V or V <sub>L</sub> , V <sub>IN</sub> = -7V, -3V, 3V, 7V, 12V (Figure 3), H-Grade | • | 96<br>48 | 125<br>125 | | kΩ | | R <sub>TE</sub> | Receiver Termination Resistance<br>Enabled | TE = $V_L$ , $V_{AB} = 2V$ , $V_B = -7V$ , 0V, 10V (Figure 8) | • | 108 | 120 | 156 | Ω | | I <sub>IN</sub> | Receiver Input Current (A, B) | $ON = OV V_{CC2} = OV \text{ or } 5V, V_{IN} = 12V \text{ (Figure 3)}$<br>$ON = OV V_{CC2} = OV \text{ or } 5V, V_{IN} = 12V \text{ (Figure 3), H-Grade}$ | • | | | 125<br>250 | μА | | | | $ON = OV V_{CC2} = OV \text{ or } 5V, V_{IN} = -7V \text{ (Figure 3)}$<br>$ON = OV V_{CC2} = OV \text{ or } 5V, V_{IN} = -7V \text{ (Figure 3)}, H-Grade$ | • | -100<br>-145 | | | μA | | V <sub>TH</sub> | Receiver Differential Input<br>Threshold Voltage (A-B) | -7V ≤ B ≤ 12V | • | -0.2 | | 0.2 | V | | $\Delta V_{TH}$ | Receiver Input Failsafe Hysteresis | B = 0V | | | 25 | | mV | | | Receiver Input Failsafe Threshold | B = 0V | | -0.2 | -0.05 | 0 | V | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . LTM2881-3 $V_{CC} = 3.3V$ , LTM2881-5 $V_{CC} = 5.0V$ , $V_L = 3.3V$ , GND = GND2 = 0V, ON = $V_L$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | | | |------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------|-----|-----|--------|--|--| | Logic | | | | | | | | | | | V <sub>IL</sub> | Logic Input Low Voltage | 1.62V ≤ V <sub>L</sub> ≤ 5.5V | • | | | 0.4 | V | | | | V <sub>IH</sub> | Logic Input High Voltage | D <sub>IN</sub> SLO DI, TE, DE, ON, RE: | • | 0.67•V <sub>CC2</sub> | | | V | | | | | | V <sub>L</sub> ≥ 2.35V<br>1.62V ≤ V <sub>L</sub> < 2.35V | • | 0.67•V <sub>L</sub><br>0.75•V <sub>L</sub> | | | V<br>V | | | | I <sub>INL</sub> | Logic Input Current | | • | | 0 | ±1 | μA | | | | $V_{HYS}$ | Logic Input Hysteresis | (Note 2) | | | 150 | | mV | | | | V <sub>OH</sub> | Output High Voltage | Output High, $I_{LOAD} = -4mA$<br>(Sourcing), $5.5V \ge V_L \ge 3V$<br>Output High, $I_{LOAD} = -1mA$<br>(Sourcing), $1.62V \le V_L < 3V$ | • | V <sub>L</sub> -0.4<br>V <sub>L</sub> -0.4 | | | V | | | | V <sub>0L</sub> | Output Low Voltage | Output Low, $I_{LO\ AD} = 4mA$<br>(Sinking), $5.5V \ge V_L \ge 3V$<br>Output High, $I_{LOAD} = 1mA$<br>(Sinking), $1.62V \le V_L < 3V$ | • | | | 0.4 | V | | | | I <sub>OZR</sub> | Three-State (High Impedance)<br>Output Current on RO | $\overline{RE} = V_L,0V \le RO \le V_L$ | • | | | ±1 | μА | | | | I <sub>OSR</sub> | Short-Circuit Current | $0V \le (R0 \text{ or } D_{OUT}) \le V_L$ | • | | | ±85 | mA | | | **SWITCHING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A$ = 25°C. LTM2881-3 $V_{CC}$ = 3.3V, LTM2881-5 $V_{CC}$ = 5.0V, $V_L$ = 3.3V, GND = GND2 = 0V, ON = $V_L$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |----------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------|-----|-----|------|-------|------| | Driver SLO | = V <sub>CC2</sub> | | | | | | | | f <sub>MAX</sub> | Maximum Data Rate | (Note 3) | | 20 | | | Mbps | | t <sub>PLHD</sub><br>t <sub>PHLD</sub> | Driver Input to Output | $R_{DIFF}$ = 54 $\Omega$ , $C_L$ = 100pF (Figure 4) | • | | 60 | 85 | ns | | $\Delta t_{PD}$ | Driver Input to Output Difference<br> t <sub>PLHD</sub> - t <sub>PHLD</sub> | $R_{DIFF}$ = 54 $\Omega$ , $C_L$ = 100pF (Figure 4) | • | | 1 | 8 | ns | | t <sub>SKEWD</sub> | Driver Output Y to Output Z | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ (Figure 4) | • | | 1 | ±8 | ns | | t <sub>RD</sub><br>t <sub>FD</sub> | Driver Rise or Fall Time | $R_{DIFF}$ = 54 $\Omega$ , $C_L$ = 100pF (Figure 4) | • | | 4 | 12.5 | ns | | $t_{ZLD}, t_{ZHD}, t_{LZD}, t_{HZD}$ | Driver Output Enable or Disable<br>Time | $R_L = 500\Omega$ , $C_L = 50pF$ (Figure 5) | • | | | 170 | ns | | Driver SLO | = GND2 | | | | | | | | f <sub>MAX</sub> | Maximum Data Rate | (Note 3) | | 250 | | | kbps | | t <sub>PLHD</sub><br>t <sub>PHLD</sub> | Driver Input to Output | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ (Figure 4) | | | 1 | 1.55 | μs | | $\Delta t_{PD}$ | Driver Input to Output Difference<br> t <sub>PLHD</sub> - t <sub>PHLD</sub> | $R_{DIFF}$ = 54 $\Omega$ , $C_L$ = 100pF (Figure 4) | | | 50 | 500 | ns | | t <sub>SKEWD</sub> | | | | | ±200 | ±500 | ns | LINEAR **SWITCHING CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . LTM2881-3 $V_{CC} = 3.3V$ , LTM2881-5 $V_{CC} = 5.0V$ , $V_L = 3.3V$ , GND = GND2 = 0V, ON = $V_L$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------|---|-----|-----|------|-------| | t <sub>RD</sub> | Driver Rise or Fall Time | $R_{DIFF} = 54\Omega$ , $C_L = 100pF$ (Figure 4) | • | | 0.9 | 1.5 | μs | | $t_{ZLD}, t_{ZHD}, t_{LZD}, t_{HZD}$ | Driver Output Enable or Disable<br>Time | $R_L = 500\Omega$ , $C_L = 50pF$ (Figure 5) | • | | | 400 | ns | | Receiver | | | | | | | | | t <sub>PLHR</sub><br>t <sub>PHLR</sub> | Receiver Input to Output | $C_L = 15pF, V_{CM} = 2.5V, V_{AB} = 1.4V,$<br>$t_R$ and $t_F < 4ns$ , (Figure 6) | • | | 100 | 140 | ns | | t <sub>SKEWR</sub> | Differential Receiver Skew tplhr - tphlr | C <sub>L</sub> = 15pF<br>(Figure 6) | • | | 1 | 8 | ns | | $t_{RR}$ $t_{FR}$ | Receiver Output Rise or Fall Time | C <sub>L</sub> = 15pF<br>(Figure 6) | • | | 3 | 12.5 | ns | | $t_{ZLR},t_{ZHR},t_{LZR},t_{HZR}$ | Receiver Output Enable Time | $R_L = 1k\Omega$ , $C_L = 15pF$<br>(Figure 7) | • | | | 50 | ns | | $t_{RTEN}, t_{RTZ}$ | Termination Enable or Disable<br>Time | $\overline{RE}$ = 0V, DE = 0V, V <sub>AB</sub> = 2V, V <sub>B</sub> = 0V (Figure 8) | • | | | 100 | μs | | Generic Log | ic Input | | | | | | | | t <sub>PLHL1</sub><br>t <sub>PHLL1</sub> | D <sub>IN</sub> to D <sub>OUT</sub> Input to Output | $C_L = 15pF,$<br>$t_R$ and $t_F < 4ns$ | • | | 60 | 100 | ns | | Power Supp | ly Generator | | | | | | | | | V <sub>CC2</sub> -GND2 Supply Start-Up<br>Time<br>(0V to 4.5V) | ON1 V <sub>L</sub> , No Load | • | | 325 | 800 | μs | # **ISOLATION CHARACTERISTICS** $T_A = 25^{\circ}C$ , LTM2881-3 $V_{CC} = 3.3V$ , LTM2881-5 $V_{CC} = 5.0V$ , $V_L = 3.3V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|---------------------------------------------------------------------------|---------------------------------------------------|------------------|------|-----|---------------------------------------| | $V_{ISO}$ | Rated Dielectric Insulation Voltage 1 Minute (Derived from 1 Second Test) | | 2500 | | | V <sub>RMS</sub> | | | | 1 Second | ±4400 | | | V <sub>DC</sub> | | | Common Mode Transient Immunity | Between GND and GND2 (Note 2) | ±30 | | | kV/μs | | V <sub>IORM</sub> | Maximum Working Insulation Voltage | (Note 2) | 560<br>400 | | | V <sub>PEAK</sub><br>V <sub>RMS</sub> | | | Partial Discharge | V <sub>PR</sub> = 1050 V <sub>PEAK</sub> (Note 2) | | | <5 | pC | | | Input to Output Resistance | (Note 2) | >10 <sup>9</sup> | | | Ω | | | Input to Output Capacitance | (Note 2) | | 6 | | pF | | | Creepage Distance | (Note 2) | | 9.48 | | mm | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: Guaranteed by design and not subject to production test. **Note 3:** Maximum Data rate is guaranteed by other measured parameters and is not tested directly. **Note 4:** This µModule transceiver includes over temperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when over temperature protection is active. Continuous operation above specified maximum operating junction temperature may result in device degradation or failure. # **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , LTM2881-3 $V_{CC} = 3.3V$ , LTM2881-5 $V_{CC} = 5.0V$ , $V_L = 3.3V$ unless otherwise noted. 2881fb # TYPICAL PERFORMANCE CHARACTERISTICS $V_{CC} = 5.0 \text{V}, \ V_L = 3.3 \text{V}$ unless otherwise noted. $T_A = 25$ °C, LTM2881-3 $V_{CC} = 3.3V$ , LTM2881-5 ### PIN FUNCTIONS LOGIC SIDE (V<sub>CC</sub>, V<sub>L</sub>, GND) $D_{OUT}$ (Pin A1): General Purpose Logic Output. Logic output connected through isolation path to $D_{IN}$ . Under the condition of an isolation communication failure $D_{OUT}$ is in a high impedance state. **TE (Pin A2):** Terminator Enable. A logic high enables a termination resistor (typically $120\Omega$ ) between pins A and B. **DI (Pin A3):** Driver Input. If the driver outputs are enabled (DE high), then a low on DI forces the driver noninverting output (Y) low and the inverting output (Z) high. A high on DI, with the driver outputs enabled, forces the driver noninverting output (Y) high and inverting output (Z) low. **DE (Pin A4):** Driver Enable. A logic low disables the driver leaving the outputs Y and Z in a high impedance state. A logic high enables the driver. **RE** (**Pin A5**): Receiver Enable. A logic low enables the receiver output. A logic high disables RO to a high impedance state. **RO** (Pin A6): Receiver Output. If the receiver output is enabled ( $\overline{RE}$ low) and if A – B is > 200mV, RO is a logic high, if A – B is < 200mV RO is a logic low. If the receiver inputs are open, shorted, or terminated without a valid signal, RO will be high. Under the condition of an isolation communication failure RO is in a high impedance state. $V_L$ (**Pin A7**): Logic Supply. Interface supply voltage for pins RO, $\overline{\text{RE}}$ , TE, DI, DE, D<sub>OUT</sub>, and ON. Recommended operating voltage is 1.62V to 5.5V. Internally bypassed to GND with 2.2μΕ **ON (Pin A8):** Enable. Enables power and data communication through the isolation barrier. If ON is high the part is enabled and power and communications are functional to the isolated side. If ON is low the logic side is held in reset and the isolated side is unpowered. GND (Pins B1-B5): Circuit Ground. **V<sub>CC</sub> (Pins B6-B8):** Supply Voltage. Recommended operating voltage is 3V to 3.6V for LTM2881-3 and 4.5V to 5.5V for LTM2881-5. Internally bypassed to GND with 2.2μF. ### ISOLATED SIDE (V<sub>CC2</sub>, GND2) $D_{IN}$ (Pin L1): General Purpose Isolated Logic Input. Logic input on the isolated side relative to $V_{CC2}$ and GND2. A logic high on $D_{IN}$ will generate a logic high on $D_{OUT}$ . A logic low on $D_{IN}$ will generate a logic low on $D_{OUT}$ . **SLO** (Pin L2): Driver Slew Rate Control. A low input, relative to GND2, will force the driver into a reduced slew rate mode for reduced EMI. A high input, relative to GND2, puts the driver into full speed mode to support maximum data rates. **Y (Pin L3):** Non Inverting Driver Output. High impedance when the driver is disabled. **Z (Pin L4):** Inverting Driver Output. High impedance when the driver is disabled. **B** (Pin L5): Inverting Receiver Input. Impedance is > $96k\Omega$ in receive mode with TE low or unpowered. **A (Pin L6):** Non Inverting Receiver Input. Impedance is $> 96k\Omega$ in receive mode with TE low or unpowered. $V_{CC2}$ (Pins L7-L8): Isolated Supply Voltage. Internally generated from $V_{CC}$ by an isolated DC/DC converter and regulated to 5V. Internally bypassed to GND2 with 2.2 $\mu$ F. **GND2 (Pins K1-K8):** Isolated Side Circuit Ground. The pads should be connected to the isolated ground and/or cable shield. # **BLOCK DIAGRAM** # **TEST CIRCUITS** Figure 1. Driver DC Characteristics Figure 2. Driver Output Short-Circuit Current Figure 3. Receiver Input Current and Input Resistance # **TEST CIRCUITS** Figure 4. Driver Timing Measurement Figure 5. Driver Enable and Disable Timing Measurements Figure 6. Receiver Propagation Delay Measurements # **TEST CIRCUITS** Figure 7. Receiver Enable/Disable Time Measurements Figure 8. Termination Resistance and Timing Measurements # **FUNCTIONAL TABLE** | LOGIC INPUTS | | MODE | A, B | Y, Z | R0 | DC/DC<br>Converter | TERMINATOR | | | |--------------|----|------|------|-------------------|-----------------|--------------------|------------|-----|-----| | ON | RE | TE | DE | | | | | | | | 1 | 0 | 0 | 0 | Receive | R <sub>IN</sub> | Hi-Z | Enabled | On | Off | | 1 | 0 | 0 | 1 | Transceiver | R <sub>IN</sub> | Driven | Enabled | On | Off | | 1 | 1 | 0 | 1 | Transmit | R <sub>IN</sub> | Driven | Hi-Z | On | Off | | 1 | 0 | 1 | 0 | Receive + Term On | R <sub>TE</sub> | Hi-Z | Enabled | On | On | | 0 | Х | Х | Χ | Off | R <sub>IN</sub> | Hi-Z | Hi-Z | Off | Off | #### **Overview** The LTM2881 µModule transceiver provides a galvanically-isolated robust RS485/RS422 interface, powered by an integrated, regulated DC/DC converter, complete with decoupling capacitors. A switchable termination resistor is integrated at the receiver input to provide proper termination to the RS485 bus. The LTM2881 is ideal for use in networks where grounds can take on different voltages. Isolation in the LTM2881 blocks high voltage differences and eliminates ground loops and is extremely tolerant of common mode transients between ground potentials. Error free operation is maintained through common mode events greater than 30kV/µs providing excellent noise isolation. #### µModule Technology The LTM2881 utilizes isolator $\mu$ Module technology to translate signals and power across an isolation barrier. Signals on either side of the barrier are encoded into pulses and translated across the isolation boundary using coreless transformers formed in the $\mu$ Module substrate. This system, complete with data refresh, error checking, safe shutdown on fail, and extremely high common mode immunity, provides a robust solution for bidirectional signal isolation. The $\mu$ Module technology provides the means to combine the isolated signaling with our RS485 transceiver and powerful isolated DC/DC converter in one small package. #### DC/DC Converter The LTM2881 contains a fully integrated isolated DC/DC converter, including the transformer, so that no external components are necessary. The logic side contains a full-bridge driver, running about 2MHz, and is AC-coupled to a single transformer primary. A series DC blocking capacitor prevents transformer saturation due to driver duty cycle imbalance. The transformer scales the primary voltage, and is rectified by a full-wave voltage doubler. This topology eliminates transformer saturation caused by secondary imbalances. The DC/DC converter is connected to a low dropout regulator (LDO) to provide a regulated low noise 5V output. The internal power solution is sufficient to support the transceiver interface at its maximum specified load and data rate, and external pins are supplied for extra decoupling (optional) and heat dissipation. The logic supplies, $V_{CC}$ and $V_L$ have a 2.2µF decoupling capacitance to GND and the isolated supply $V_{CC2}$ has a 2.2µF decoupling capacitance to GND2 within the µModule package. #### V<sub>CC2</sub> Output The on-board DC/DC converter provides isolated 5V power to output $V_{CC2}$ . $V_{CC2}$ is capable of suppling up to 1W of power at 5V in the LTM2881-5 option and up to 600mW of power in the LTM2881-3 option. This surplus current is available to external applications. The amount of surplus current is dependent upon the implementation and current delivered to the RS485 driver and line load. An example of available surplus current is shown in the Typical Performance Characteristics graph, $V_{CC2}$ Surplus Current vs Temperature. Figure 19 demonstrates a method of using the $V_{CC2}$ output directly and with a switched power path that is controlled with the isolated RS485 data channel. #### Driver The driver provides full RS485 and RS422 compatibility. When enabled, if DI is high, Y–Z is positive. When the driver is disabled, both outputs are high impedance with less than $10\mu\text{A}$ of leakage current over the entire common mode range of -7V to 12V, with respect to GND2. #### **Driver Overvoltage and Overcurrent Protection** The driver outputs are protected from short circuits to any voltage within the absolute maximum range of ( $V_{CC2}$ –15V) to (GND2 +15V) levels. The maximum $V_{CC2}$ current in this condition is 250mA. If the pin voltage exceeds about ±10V, current limit folds back to about half of the peak value to reduce overall power dissipation and avoid damaging the part. The device also features thermal shutdown protection that disables the driver and receiver output in case of excessive power dissipation (See Note 4 in the Electrical Characteristics section). #### **SLO** Mode The LTM2881 features a logic-selectable reduced slew rate mode (SLO mode) that softens the driver output edges to 2881fb Figure 9a. Frequency Spectrum SLO Mode 125kHz Input reduce EMI emissions from equipment and data cables. The reduced slew rate mode is entered by taking the \$\overline{SLO}\$ pin low to GND2, where the data rate is limited to about 250kbps. Slew limiting also mitigates the adverse effects of imperfect transmission line termination caused by stubs or mismatched cables. Figures 9a and 9b show the frequency spectrums of the LTM2881 driver outputs in normal and SLO mode operating at 250kbps. SLO mode significantly reduces the high frequency harmonics. #### Receiver and Failsafe With the receiver enabled, when the absolute value of the differential voltage between the A and B pins is greater than 200mV, the state of RO will reflect the polarity of (A-B). During data communication the receiver detects the state of the input with symmetric thresholds around OV. The symmetric thresholds preserve duty cycle for attenuated signals with slow transition rates on high capacitive busses, or long cable lengths. The receiver incorporates a failsafe feature that guarantees the receiver output to be a logic-high during an idle bus, when the inputs are shorted, left open or terminated, but not driven. The failsafe feature eliminates the need for system level integration of network pre-biasing by guaranteeing a logic-high on RO under the conditions of an idle bus. Further network biasing constructed to condition transient noise during an idle state is unnecessary due to the common mode transient rejection of the LTM2881. The failsafe detector monitors A and B in parallel with the receiver and detects the state Figure 9b. Normal Mode Frequency Spectrum 125kHz Input of the bus when A-B is above the input failsafe threshold for longer than about $3\mu s$ with a hysteresis of 25mV. This failsafe feature is guaranteed to work for inputs spanning the entire common mode range of -7V to 12V. The receiver output is internally driven high (to $V_L$ ) or low (to GND) with no external pull-up needed. When the receiver is disabled the RO pin becomes Hi-Z with leakage of less than $\pm 1\mu A$ for voltages within the supply range. #### **Receiver Input Resistance** The receiver input resistance from A or B to GND2 is greater than 96k permitting up to a total of 256 receivers per system without exceeding the RS485 receiver loading specification. High temperature H-Grade operation reduces the input resistance to 48k permitting 128 receivers on the bus. The input resistance of the receiver is unaffected by enabling/disabling the receiver or by powering/unpowering the part. The equivalent input resistance looking into A and B is shown in Figure 10. Figure 10. Equivalent Input Resistance into A and B ...... #### Switchable Termination Proper cable termination is very important for signal fidelity. If the cable is not terminated with its characteristic impedance, reflections will distort the signal waveforms. The integrated switchable termination resistor provides logic control of the line termination for optimal performance when configuring transceiver networks. When the TE pin is high, the termination resistor is enabled and the differential resistance from A to B is $120\Omega$ . Figure 11 shows the I/V characteristics between pins A and B with the termination resistor enabled and disabled. The resistance is maintained over the entire RS485 common mode range of -7V to 12V as shown in Figure 12. The integrated termination resistor has a high frequency response which does not limit performance at the maximum specified data rate. Figure 13 shows the magnitude and Figure 11. Curve Trace Between A and B with Termination Enabled and Disabled Figure 13. Termination Magnitude and Phase vs Frequency phase of the termination impedance versus frequency. The termination resistor cannot be enabled by TE if the device is unpowered, ON is low or the LTM2881 is in thermal shutdown. #### **Supply Current** The static supply current is dominated by power delivered to the termination resistance. Power supply current increases with data rate due to capacitive loading. Figure 14 shows supply current versus data rate for three different loads for the circuit configuration of Figure 4. Supply current increases with additional external applications drawing current from $V_{\text{CC2}}$ . Figure 12. Termination Resistance vs Common Mode Voltage Figure 14. Supply Current vs Data Rate TECHNOLOGY TECHNOLOGY #### **PCB Layout Considerations** The high integration of the LTM2881 makes PCB layout very simple. However, to optimize its electrical isolation characteristics, EMI, and thermal performance, some layout considerations are necessary. The PCB layout in Figure 15 shows a recommended configuration for a low EMI RS485 application. - Under heavily loaded conditions, V<sub>CC</sub> and GND current can exceed 300mA. Use sufficient copper on the PCB to ensure resistive losses do not cause the supply voltage to drop below the minimum allowed level. Similarly, size the V<sub>CC2</sub> and GND2 conductors to support any external load current. These heavy copper traces will also help to reduce thermal stress and improve the thermal conductivity. - Input and Output decoupling is not required, since these components are integrated within the package. If an additional decoupling capacitor is used a value of 6.8μF to 22μF is recommended. The recommendation for EMI sensitive applications is to include an additional low ESL ceramic capacitor of 1μF to 4.7μF, placed close to the power and ground terminals. Alternatively, use a number of smaller value parallel capacitors to reduce ESL and achieve the same net capacitance. - Hot plugging the LTM2881 voltage supply without additional protection may cause device damage. Refer to Linear Technology Application Note 88, entitled "Ceramic Capacitors Can Cause Overvoltage Transients" for a detailed discussion of this problem. To protect against hot plug transients use a 6.8µF tantalum as the additional decoupling capacitor. - Do not place copper on the PCB between the inner columns of pads. This area must remain open to withstand the rated isolation voltage. Slot the PCB in this area to facilitate cleaning and ensure contamination does not compromise the isolation voltage. - The recommendation for non-EMI critical applications is to use solid ground planes for GND and GND2 for optimizing signal fidelity, thermal performance, and to minimize RF emissions due to uncoupled PCB trace conduction. The drawback of using ground planes, where EMI is of concern, is the creation of a dipole - antenna structure, which can radiate differential voltages formed between GND and GND2. If ground planes are used, minimize their area, and use contiguous planes, any openings or splits can increase RF emissions. - For large ground planes a small capacitance (≤ 330pF) from GND to GND2, either discrete or embedded within the substrate, provides a low impedance current return path for the module parasitic capacitance, minimizing any high frequency differential voltages and substantially reducing radiated emissions. Discrete capacitance is not as effective due to parasitic ESL; in addition consider voltage rating, leakage, and clearance for component selection. Embedding the capacitance within the PCB substrate provides a near ideal capacitor and eliminates the other component selection issues, however the PCB must be 4 layers and the use of a slot is not compatible. Exercise care in applying either technique to insure the voltage rating of the barrier is not compromised. Figure 15. PCB Recommended Layout #### Cable Length versus Data Rate For a given data rate, the maximum transmission distance is bounded by the cable properties. A typical curve of cable length versus data rate compliant with the RS485 standard is shown in Figure 16. Three regions of this curve reflect different performance limiting factors in data transmission. In the flat region of the curve, maximum distance is determined by resistive loss in the cable. The downward sloping region represents limits in distance and rate due to the AC losses in the cable. The solid vertical line represents the specified maximum data rate in the RS485 standard. The dashed line at 250kbps shows the maximum data rate when $\overline{\text{SLO}}$ is low. The dashed line at 20Mbps shows the maximum data rate when $\overline{\text{SLO}}$ is high. Figure 16. Cable Length vs Data Rate #### RF, Magnetic Field Immunity The LTM2881 has been independently evaluated and has successfully passed the RF and magnetic field immunity testing requirements per European Standard EN 55024, in accordance with the following test standards: EN 61000-4-3 Radiated, Radio-Frequency, Electromagnetic Field Immunity EN 61000-4-8 Power Frequency Magnetic Field Immunity EN 61000-4-9 Pulsed Magnetic Field Immunity Tests were performed using an unshielded test card designed per the data sheet PCB layout recommendations. Specific limits per test are detailed in Table 1. Table 1. Test Frequency Field Strength | EN 61000-4-3, Annex D 80MHz to 1GHz<br>1.4MHz to 2GHz<br>2GHz to 2.7GHz | 10V/m<br>3V/m<br>1V/m | |-------------------------------------------------------------------------|-----------------------| | EN61000-4-8, Level 4 50Hz and 60Hz | 30A/m | | EN61000-4-8, Level 5 60Hz | 100A/m* | | EN61000-4-9, Level 5 Pulse | 1000A/m | <sup>\*</sup>Non IFC Method # TYPICAL APPLICATIONS Figure 17. Isolated System Fault Detection Figure 18. Full-Duplex RS485 Connection # TYPICAL APPLICATIONS Figure 19. Switched 5V Power with Isolated CMOS Logic Connection with Low Voltage Interface Figure 20. 4-Wire Full Duplex Self Biasing for Unshielded CAT5 Connection # PACKAGE DESCRIPTION <u></u> SEE NOTES O O PACKAGE BOTTOM VIEW DETAIL A **→**|@|← **→** □ 2 DETAIL B PACKAGE SIDE VIEW - A2 4 p1 MOLD A1 Z 000 --- 0.27 -- 0.37 SUBSTRATE 2.45 - 2.55 - DETAIL B Z |qqq |// NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994 DETAILS OF PIN #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PIN #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE 3 BALL DESIGNATION PER JESD MS-028 AND JEP95 2. ALL DIMENSIONS ARE IN MILLIMETERS 5. PRIMARY DATUM -Z- IS SEATING PLANE | aaa Z | | | | 6.350 | 5.080 | 0000 | 5.080 | | |-------|------------|----------|------------------|-----------------|-------|------|-------|---------------------------------------| | | · O | ×F | ] | | | | | | | | | 1 | _ | 97777 | | | | | | | | | | 3.175 | | | • • | 5 | | | | | /IEW | 306.1 —— | | | • • | i<br>SUGGESTED PCB LAYOUT<br>TOP VIEW | | | | <u> </u> | 10P | 669.0 — - 0.000 | | i | • • | PCB | | | | Ī | PACKAGE TOP VIEW | 689.0 — | | | • • | STED<br>TOP | | | | | PACI | ∂09.1 —— | | | | UGGE | | | | | | 3.175 | | | • • | S | | | | | | 97777 | | | | | | | <b>†</b> | | Z see | Ø 32× | - | | | | | | CORNER 41" | | | +0.025 | - | | | | | | PIN CO | | | 0890 | | | | | **DETAIL A** ⊕ ddd (M) Z X Y ⊕ eee (M) Z Øb (32 PLACES) 2881fb 32-Lead (15mm × 11.25mm × 3.42mm) (Reference LTC DWG #05-08-1851 Rev B) **BGA Package** ## PACKAGE DESCRIPTION # **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|------|------------------------------------------------------------------------------------------|-------------| | Α | 3/10 | Changes to Features, Description and Typical Application | 1 | | | | Add BGA Package to Pin Configuration, Order Information and Package Description Sections | 2, 19 | | | | Changes to LGA Package in Pin Configuration Section | 2 | | | | Changes to Electrical Characteristics Section | 3 | | | | Changes to Graphs G09, G13, G14 | 6, 7 | | | | Update to Pin Functions | 8 | | | | Update to Applications Information | 12 | | | | Change to X-Axis on Figures 9a and 9b | 13 | | | | Update to Supply Current Section | 14 | | | | "PCB Layout Isolation Considerations" Section Replaced | 15 | | | | RF, Magnetic Field Immunity Section Added | 16 | | | | Changes to Related Parts | 22 | | В | 8/10 | H-Grade parts added. Reflected throughout the data sheet. | 1-22 | ## TYPICAL APPLICATION Figure 21. Multi-Node Network with End Termination and Single Ground Connection on Isolation Bus # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------|------------------------------------------------------------------|---------------------------------------------------------| | LTM2882 | Dual Isolated RS232 µModule Transceiver + Power | 1Mbps, ±10kV HBM ESD, 2500V <sub>RMS</sub> | | LTC1535 | Isolated RS485 Transceiver | 2500V <sub>RMS</sub> Isolation in Surface Mount Package | | LT1785 | ±60V Fault-Protected Transceiver | Half Duplex | | LT1791 | ±60V Fault-Protected Transceiver | Full Duplex | | LTC2861 | 20Mbps RS485 Transceivers with Integrated Switchable Termination | Full Duplex 15kV ESD |