# 256K (16K x 16) CMOS STATIC RAM DUAL SIP MODULE # IDT 7MC4005 #### **FEATURES:** - High-density 16-bit word 256K (16K x 16) static RAM module - Low profile 36-pin sidebraze ceramic DSIP (dual single-inline package) - Fast access time: 20ns (max.) - Surface mounted LCC components mounted on a co-fired ceramic substrate - CEMOS<sup>™</sup> process virtually eliminates alpha particle soft error rates (with no organic die coating) - Single 5V (±10%) - Inputs/outputs directly TTL-compatible - Multiple GND pins for maximum noise immunity #### DESCRIPTION: The IDT7MC4005 is a 16-bit wide 256K (16K x 16) static RAM module constructed on a co-fired ceramic substrate using four IDT7198 16K x 4 static RAMs in leadless chip carriers. Extremely fast speeds can be achieved due to the use of 64K static RAMs fabricated in IDT's high-performance, high-reliability CEMOS technology. The IDT7MC4005 is available with access times as fast as 20ns, with minimal power consumption. The IDT7MC family of ceramic DSIPs offers the optimum in packing density and profile helight. The IDT7MC4005 is packaged in a 36-pin ceramic DSIP (dual single-in-line package). The dual row configuration allows 36 pins to be placed on a package 1.8 Inches long and .27 Inches wide. At only .500 inches high, this low profile package is ideal for systems with minimum board spacing. Extremely high packing density can also be achieved, allowing four IDT7MC4005 modules to be stacked per 1.2 inches of board space. All inputs and outputs of the IDT7MC4005 are TTL-compatible and operate from a single 5V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use. All IDT military module semiconductor components are manufactured in compliance to the latest revision of MiL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability. #### PIN CONFIGURATION #### NOTE: For module dimensions, please refer to module drawing M22 in the packaging section. # **FUNCTIONAL BLOCK DIAGRAM** #### **PIN NAMES** | I/O <sub>0-15</sub> | Data Inputs/Outputs | |---------------------|---------------------| | A <sub>0-13</sub> | Addresses | | CS | Chip Select | | WE | Write Enable | | QE | Output Enable | | V <sub>CC</sub> | Power | | GND | Ground | CEMOS is a trademark of Integrated Device Technology, Inc. #### **MILITARY AND COMMERCIAL TEMPERATURE RANGES** **JANUARY 1989** # **ABSOLUTE MAXIMUM RATINGS (1)** | SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT | |-------------------|--------------------------------------------|--------------|--------------|------| | V <sub>TERM</sub> | Terminal Voltage<br>with Respect to<br>GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧ | | TA | Operating<br>Temperature | 0 to +70 | -55 to +125 | •c | | TBIAS | Temperature<br>Under Bias | -10 to +85 | -65 to +135 | ۰c | | T <sub>STG</sub> | Storage<br>Temperature | -55 to + 125 | -65 to + 150 | °C | | lout | DC Output Current | 50 | 50 | mA | #### NOTE: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # RECOMMENDED DC OPERATING CONDITIONS | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-----------------|--------------------|--------|------|------|------| | Voc | Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | GND | Supply Voltage | 0 | 0 | 0 | ٧ | | ViH | Input High Voltage | 2.2 | _ | 6.0 | V | | V <sub>tL</sub> | Input Low Voltage | 0.5(1) | - | 0.8 | ν | #### NOTE: 1. $V_{\rm HL} = -3.0V$ for pulse width less than 20ns. # RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | GRADE | AMBIENT<br>TEMPERATURE | GND | Vcc | | | |------------|------------------------|-----|------------|--|--| | Military | -55°C to +125°C | ٥٧ | 5.0V ± 10% | | | | Commercial | 0°C to +70°C | OV | 5.0V ± 10% | | | # DC ELECTRICAL CHARACTERISTICS $(V_{CC} = 5V \pm 10\%, T_A = -55^{\circ}C \text{ to } + 125^{\circ}C \text{ and } 0^{\circ}C \text{ to } + 70^{\circ}C)$ | SYMBOL | PARAMETER | TEST CONDITIONS | MILIT<br>MIN. | TARY<br>MAX. | COMM<br>MIN. | UNIT | | | |-----------------|----------------------------------------------|--------------------------------------------------------------------|---------------|--------------|--------------|------|----|--| | ltul | Input Leakage Current<br>(Address & Control) | $V_{CC} = Max.$<br>$V_{IN} = GND \text{ to } V_{CC}$ | - 40 | | - 20 | | μΑ | | | liul | Input Leakage<br>(Data) | V <sub>CC</sub> = Max.<br>V <sub>IN</sub> = GND to V <sub>CC</sub> | - | 10 | - | 5 | μA | | | I <sub>LO</sub> | Output Leakage | $V_{CC} = Max.$ $\overline{CS} = V_{IH}, V_{OUT} = GND to V_{CC}$ | - | 10 | _ | 5 | Aц | | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8mA | _ | 0.4 | _ | 0.4 | V | | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4mA | 2.4 | | 2.4 | | v | | # DC ELECTRICAL CHARACTERISTICS $(V_{CC} = 5V \pm 10\%, T_A = -55^{\circ}C \text{ to } + 125^{\circ}C \text{ and } 0^{\circ}C \text{ to } + 70^{\circ}C)$ | SYMBOL | PARAMETER | TEST CONDITIONS | IDT7MC4005<br>20ns | | IDT7MC4005<br>25na | | IDT7MC4005<br>30, 35, 45, 55ns | | UNIT | |------------------|--------------------------------|-------------------------------------------------------------------------------------------------|--------------------|------|--------------------|------|--------------------------------|------|------| | | | | COMIL | MIL. | COM'L | MIL. | COM'L. | MIL. | İ | | lcc1 | Operating Current | F = 0, CS = V <sub>IL</sub><br>V <sub>CC</sub> = Max.; Output Open | 480 | - | 480 | 500 | 400 | 440 | mA | | lcc2 | Dynamic Operating<br>Current | V <sub>CC</sub> = Max.; $\overline{CS}$ = V <sub>IL</sub> ; f = f <sub>MAX</sub><br>Output Open | 600 | _ | 600 | 620 | 500 | 560 | mA | | Isa | Standby Supply Current | CS = V <sub>IL</sub> | 240 | _ | 240 | 240 | 200 | 220 | mA | | I <sub>SB1</sub> | Full Standby<br>Supply Current | $\overline{CS} \ge V_{CC} -0.2V$<br>$V_{IN} > V_{CC} -0.2V$ or < 0.2V | 80 | | 80 | 80 | 60 | 80 | mA | 13 # **AC ELECTRICAL CHARACTERISTICS** $(V_{CC} = 5V \pm 10\%, T_A = -55^{\circ}C \text{ to } + 125^{\circ}C \text{ and } 0^{\circ}C \text{ to } + 70^{\circ}C)$ | SYMBOL | PARAMETER | | 1005S20<br>DM'L.) | 7MC4 | 005\$25 | 7MC4 | 005830 | 7MC4 | 005\$35 | 7MC4 | 005\$45 | 7MC40 | 005\$55 | UNIT | |--------------------------|------------------------------------|------|-------------------|----------------|---------|------|--------|----------|---------|------|---------|-------|---------|------| | | | MÌN. | MÁX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | READ C | YCLE | | | | | | | | | | | | | | | t <sub>RC</sub> | Read Cycle Time | 20 | _ | 25 | _ | 30 | - | 35 | - | 45 | - | 55 | 1 | ns | | taa | Address Access Time | | 20 | - <del> </del> | 25 | - | 30 | - | 35 | 1 | 45 | | 55 | ns | | t <sub>ACS</sub> | Chip Select Access Time | _ | 20 | | 25 | _ | 30 | - | 35 | 1 | 45 | _ | 55 | ns | | t <sub>CLZ1, 2</sub> (1) | Chip Select to Output in Low Z | 5 | _ | - 5 | | 5 | _ | 5 | _ | 5 | | 5 | 1 | ns | | toE | Output Enable to Output Valid | - | 15 | | 15 | - | 20 | - | 20 | , | 25 | _ | 35 | ns | | toLZ (1) | Output Enable to Output in Low Z | 5 | - 3 | 5 | | 5 | - | 5 | - | 5 | - | 5 | - | ns | | t <sub>CHZ</sub> (1) | Chip Deselect to Output in High Z | | 8 | _ | 10 | - | 13 | - | 15 | - | 15 | _ | 20 | ns | | t <sub>OHZ</sub> (1) | Output Disable to Output in High Z | _ | 8 | - | 15 | _ | 15 | <b>-</b> | 15 | _ | 15 | - | 20 | ns | | t <sub>OH</sub> | Output Hold from Address Change | 5 | | 5 | | 5 | - | 5 | - | 5 | | 5 | 1 | ns | | t <sub>PU</sub> (1) | Chip Select to Power Up Time | 0 | 280 | 0 | _ | 0 | ~ | 0 | - | 0 | | 0 | - | ns | | t <sub>PD</sub> (1) | Chip Deselect to Power Down Time | - | 20 | 33752 | 25 | - | 30 | ~ | 35 | _ | 45 | _ | 55 | ns | | WRITE | CYCLE | | W 1000 | | | | | | | | | _ | | | | twc | Write Cycle Time | 17_ | | 20 | _ | 25 | ~ | 30 | _ | 40 | | 50 | | ns | | t <sub>CW</sub> | Chip Selection to End of Write | 17 | | 20 | | 25 | - | 25 | - | 35 | - | 50 | _ | ns | | 1 <sub>AW</sub> | Address Valid to End of Write | 17 | _ | 20 | _ | 25 | - | 27 | - | 37 | _ | 50 | - | ns | | t <sub>AS</sub> | Address Set-up Time | 0 | - 1 | 0 | ~ | 0 | _ | 2 | | 2 | | 2 | _ | ns | | t <sub>WP</sub> | Write Pulse Width | 17 | | 20 | | 25 | - | 25 | _ | 35 | _ | 48 | - | ns | | t <sub>WR</sub> | Write Recovery Time | 0 | - L | 0 | _ | 0 | _ | 0 | _ | 0 | | 0 | _ | ns | | t <sub>WHZ</sub> (1) | Write Enable to Output in High Z | _ | 7 | - | 7 | - | 10 | - | 10 | _ | 15 | | 25 | ns | | t <sub>DW</sub> | Data to Write Time Overlap | 10 | - | 13 | ~ | 15 | | 15 | _ | 20 | _ | 25 | - | ns | | t <sub>DH</sub> | Data Hold from Write Time | 0 | 80 C - | 0 | | 0 | _ | 0 | | 0 | _ | 0 | _ | ns | | t <sub>OW</sub> (1) | Output Active from End of Write | 5 | | 5 | | 5 | _ | 5 | _ | 5 | | 5 | | ns | ## NOTE: # **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise/Fall Times | 10ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figures 1 and 2 | Figure 1. Output Load Figure 2. Output Load (for t<sub>CLZ1, 2</sub>, t<sub>OLZ</sub>, t<sub>CHZ1, 2</sub>, t<sub>OHZ</sub>, t<sub>OW</sub> and t<sub>WHZ</sub>) <sup>1.</sup> This parameter guaranteed but not tested. <sup>\*</sup> Including scope and jig. # TIMING WAVEFORM OF READ CYCLE NO. 1(1) # TIMING WAVEFORM OF READ CYCLE NO. 2 (1, 2, 4) # TIMING WAVEFORM OF READ CYCLE NO. 3 (5, 3, 4) # NOTES: - 1. WE is High for Read Cycle. - 2. Device is continuously selected, CS = ViL - 3. Address valid prior to or coincident with CS transition low. 4. OE = V<sub>IL</sub>. - 5. Transition is measured ±200mV from steady state. This parameter is sampled and not 100% tested. # TIMING WAVEFORM OF WRITE CYCLE NO. 1(1) ## TIMING WAVEFORM OF WRITE CYCLE NO. 2 (1.6) # NOTES: - 1. WE or CS must be high during all address transitions. - 2. A write occurs during the overlap ( $t_{WP}$ ) of a low $\overline{CS}$ . - 3. t<sub>WP</sub> is measured from the earlier of CS or WE going high to the end of the write cycle. - 4. During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. - 5. If the CS low transition occurs simultaneously with the WE low transitions or after the WE transition, outputs remain in a high impedance state. - 6. OE is continuously low (OE = V<sub>IL</sub>). - 7. Dout is the same phase of write data of this write cycle. - 8. If CS is low during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. - 9. Transition is measured ±200mV from steady state. This parameter is sampled and not 100% tested. #### TRUTH TABLE | INOTH TABLE | | | | | | | | | | |-------------|----|----|----|------------------|---------|--|--|--|--| | MODE | CS | ŌĒ | WE | OUTPUT | POWER | | | | | | Standby | Н | Х | х | High Z | Standby | | | | | | Read | L | L | Н | D <sub>OUT</sub> | Active | | | | | | Write | L | Х | L | D <sub>IN</sub> | Active | | | | | | Read | L | н | н | High Z | Active | | | | | ## CAPACITANCE (T<sub>A</sub> = +25°C, f = 1.0MHz) | SYMBOL | PARAMETER <sup>(1)</sup> | CONDITIONS | TYP. | UNIT | |---------------------|------------------------------------------|-----------------------|------|------| | C <sub>IN (D)</sub> | input Capacitance (Data) | V <sub>N</sub> = 0V | 20 | pF | | C <sub>IN (A)</sub> | Input Capacitance<br>Address and Control | V <sub>IN</sub> = OV | 50 | pF | | Солт | Output Capacitance | V <sub>OUT</sub> = 0V | 20 | рF | NOTE: # **ORDERING INFORMATION** <sup>1.</sup> This parameter is sampled and not 100% tested.