# SYNCHRONOUS DRAM MODULE # MT4LSD(T)232U ### **FEATURES** - \* JEDEC pinout in a 100-pin, dual in-line memory module (DIMM) - \* 8MB (2 Meg x 32) - \* Utilizes 100 MHz SDRAM components - \* Single +3.3V ±0.3V power supply - \* Fully synchronous; all signals registered on positive edge of system clock - \* Internal pipelined operation; column address can be changed every clock cycle - \* Dual internal banks for hiding row access/precharge - \* Programmable burst lengths; 1, 2, 4, 8 or full page - \* Auto Precharge and Auto Refresh modes - \* 64ms, 4,096-cycle refresh - \* All inputs, outputs and clocks LVTTL-compatible - \* Serial presence-detect (SPD) - One-clock WRITE recovery (<sup>t</sup>WR) version, two-clock (<sup>t</sup>WR) not supported #### OPTIONS MARKING | * | Components<br>SOJ<br>TSOP | D<br>DT | |---|--------------------------------------------|---------| | * | Package<br>100-pin DIMM (gold) | G | | * | Timing<br>10ns cycle (≤100 MHz clock rate) | -10 | # KEY SDRAM COMPONENT TIMING PARAMETERS | SPEED | CLOCK | ACCES | STIME | SETUP | HOLD | |-------|-----------|----------|---------|-------|------| | GRADE | FREQUENCY | * CL = 2 | *CL = 3 | TIME | TIME | | -10 | 100 MHz | 9ns | 7.5ns | 3ns | 1ns | <sup>\*</sup>CL = CAS (READ) Latency #### **PART NUMBERS** | PART NUMBER | CONFIGURATION | DEVICE PACKAGE | |-----------------|---------------|----------------| | MT4LSD232UG-10_ | 2 Meg x 32 | SOJ | | MT4LSDT232UG-10 | 2 Meg x 32 | TSOP | Note: All part numbers end with a two-place code (not shown) designating component and PCB revisions. Consult factory for current revision codes. Example: MT4LSDT232UG-10C1. # PIN ASSIGNMENT (Front View) 100-Pin DIMM | PIN | FRONT | PIN | FRONT | PIN | BACK | PIN | BAÇK | |-----|--------|-----|---------|-----|----------|-----|-----------| | 1 | Vss | 26 | Vss | 51 | Vss | 76 | Vss | | 2 | D Q O | 27 | CKEO | 52 | DQ8 | 77 | NC (CKE1) | | 3 | DQ1 | 28 | WE# | 53 | DQ9 | 78 | NÇ | | 4 | DQ2 | 29 | S0# | 54 | DQ10 | 79 | NC (S1#) | | 5 | DQ3 | 30 | \$2# | 55 | DQ11 | 80 | NC (S3#) | | 6 | Vcc | 31 | Vcc | 56 | Vcc | 81 | Vcc | | 7 | DQ4 | 32 | NC | 57 | DQ12 | 82 | NÇ | | 8 | DQ5 | 33 | NÇ | 58 | DQ13 | 83 | NÇ | | 9 | DQ6 | 34 | NÇ | 59 | DQ14 | 84 | NÇ | | 10 | DQ7 | 35 | NÇ | 60 | DQ15 | 85 | NÇ | | 11 | DQMB0# | 36 | Vss | 61 | DQMB1# | 86 | Vss | | 12 | Vss | 37 | DQMB2# | 62 | Vss | 87 | DQMB3# | | 13 | A0 | 38 | D Q16 | 63 | A1 | 88 | DQ24 | | 14 | A2 | 39 | D Q17 | 64 | A3 | 89 | DQ25 | | 15 | A4 | 40 | D Q18 | 65 | A5 | 90 | DQ26 | | 16 | A6 | 41 | D Q19 | 66 | A7 | 91 | DQ27 | | 17 | A8 | 42 | Vcc | 67 | A9 | 92 | Vcc | | 18 | A10/AP | 43 | DQ20 | 68 | BA0 | 93 | DQ28 | | 19 | NÇ | 44 | D Q21 | 69 | NÇ | 94 | DQ29 | | 20 | NÇ | 45 | D Q 2 2 | 70 | NÇ | 95 | DQ30 | | 21 | Vicc | 46 | D Q23 | 71 | Vcc | 96 | DQ31 | | 22 | DΨ | 47 | Vss | 72 | RAS# | 97 | Vss | | 23 | RFU | 48 | \$DA | 73 | CAS# | 98 | S A O | | 24 | RFU | 49 | SCL | 74 | RFU | 99 | \$A1 | | 25 | CK0 | 50 | Vcc | 75 | NC (CK1) | 100 | \$A2 | NOTE: Symbols in parentheses are not used on this module but may be used for other modules in this product family. They are for reference only. #### GENERAL DESCRIPTION The MT4LSD(T)232U is a high-speed CMOS, dynamic random-access 8MB solid-state memory organized in a x32 configuration. This module is configured as a dual bank with a synchronous interface (all signals are registered on the positive edge of the clock signal CK0). READ and WRITE accesses to the SDRAM module are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0 selects the bank; A0-A10 select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access. The module provides for programmable READ or WRITE burst terminate option. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. The module uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2 n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing the alternate bank will hide the precharge cycles and provide seamless, high-speed random access operation. The module is designed to operate in 3.3V, low-power memory systems. An auto refresh mode is provided along with a power-saving power-down mode. All inputs and outputs are LVTTL-compatible. SDRAM modules offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic columnaddress generation, the ability to interleave between internal banks in order to hide precharge time and the capability to randomly change column addresses on each clock cycle during a burst access. For more information regarding the SDRAM operation, refer to the 16MbSDRAM data sheet. ### **SERIAL PRESENCE-DETECT OPERATION** This module incorporates serial presence-detect (SPD). The SPD function is implemented using a 2,048 bit EEPROM. This nonvolatile storage device contains 256 bytes. The first 128 bytes can be programmed by Micron to identify the module type and various DRAM organization and timing parameters. The remaining 128 bytes of storage are available for use by the customer. System READ/WRITE operations between the master (system logic) and the slave EEPROM device (DIMM) occur via a standard IIC bus using the DIMM's SCL (clock) and SDA (data) signals, together with SA(2:0), which provide eight unique DIMM/EEPROM addresses. #### SPD CLOCK AND DATA CONVENTIONS Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions (Figures 1 and 2). #### SPD START CONDITION All commands are preceded by the start condition, which is a HIGH-to-LOW transition of SDA when SCL is HIGH. The SPD device continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met. #### SPD STOP CONDITION All communications are terminated by a stop condition, which is a LOW-to-HIGH transition of SDA when SCL is HIGH. The stop condition is also used to place the SPD device into standby power mode. Figure 1 DATA VALIDITY #### SPD ACKNOWLEDGE Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle, the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data (Figure 3). The SPD device will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a WRITE operation have been selected, the SPD device will respond with an acknowledge after the receipt of each subsequent eight-bit word. In the read mode the SPD device will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to standby power mode. Figure 2 DEFINITION OF START AND STOP Figure 3 ACKNOWLEDGE RESPONSE FROM RECEIVER # FUNCTIONAL BLOCK DIAGRAM MT4LSD(T)232U (8MB) SERIAL PD NOTE: ALL RESISTOR VALUES ARE 10 OHMS. U0-U3 = MT48LC2M8A1 SDRAMs ### PIN DESCRIPTIONS | PIN NUMBERS | \$YMBOL | TYPE | DESCRIPTION | |-----------------------------------------------------------|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 28, 72,<br>73 | WE#, RAS#, CAS# | Input | Command Inputs: WE#, RAS# and CAS# (along with S0#-S3#) define the command being entered. | | 25 | СКО | Input | Clock: CK0 is driven by the system clock. All SDRAM input signals are sampled on the positive edge of CK. CK also increments the internal burst counter and controls the output registers. | | 27 | CKE0 | Input | Clock Enable: CKE0 activates (HIGH) and deactivates (LOW) the CK0 signal. Deactivating the clock provides POWER-DOWN and SELF REFRESH operation (all banks idle), or CLOCK SUSPEND operation (burst access in progress). CKE0 is synchronous except after the device enters power-down and self refresh modes, where CKE0 becomes asynchronous until after exiting the same mode. The input buffers, including CK0, are disabled during power-down and self refresh modes, providing low standby power. | | 29, 30 | S0#, S2# | Input | Chip Select: S0# and S2# enable (registered LOW) and disable (registered HIGH) the command decoder. All commands are masked when S0# or S2# are registered HIGH. S0# and S2# are considered part of the command code. | | 11, 37, 61, 87 | DQMB0-DQMB3 | Input/<br>Output | Input/Output Mask: DQMB is an input mask signal for WRITE accesses and an output enable signal for READ accesses. Input data is masked when DQMB is sampled HIGH during a WRITE cycle. The output buffers are placed in a High-Z state (after a two-clock latency) when DQMB is sampled HIGH during a READ cycle. | | 68 | BA0 | Input | Bank Address: BA0 defines to which bank the ACTIVE, READ, WRITE or PRECHARGE command is being applied. BA0 is also used to program the 12th bit of the mode register. | | 13-18, 63-67 | A0-A10/AP | Input | Address Inputs: A0-A10 are sampled during the ACTIVE command (row address A0-A10) and READ/WRITE command (column address A0-A8 with A10 defining auto precharge) to select one location out of the 1Mb available in the respective bank. A10 is sampled during a PRECHARGE command to determine if both banks are to be precharged (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE REGISTER command. | | 2-5, 7-10, 38-41, 43-46,<br>52-55, 57-60, 88-91,<br>93-96 | DQ0-DQ31 | Input/<br>Output | Data I/O: Data bus. | | 6, 21, 31, 42, 50,<br>56, 71, 81, 92 | Vcc | Supply | Power Supply: +3.3V ±0.3V | # PIN DESCRIPTIONS (continued) | PIN NUMBERS | SYMBOL | TYPE | DESCRIPTION | |------------------------------------------|---------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 12, 26, 36, 47,<br>51, 62, 76, 86, 97 | Vss | Supply | Ground | | 48 | SDA | Input/Output | Serial Presence-Detect Data: SDA is a bidirectional pin used to transfer addresses and data into and data out of the presence-detect portion of the module. | | 49 | SCL | Input | Serial Clock for Presence-Detect: SCL is used to synchronize the presence-detect data transfer to and from the module. | | 98-100 | SA0-SA2 | Input | Presence-Detect Address Inputs: These pins are used to configure the presence-detect device. | | 23, 24, 74 | RFU | _ | Reserved for Future Use: These pins should be left unconnected. | | 22 | DU | _ | Don't Use: This pin is not connected on this module but is an assigned pin on the compatible DRAM version. | ### SERIAL PRESENCE-DETECT MATRIX | BYTE | DESCRIPTION | ENTRY (VERSION) | SYMBOL | ВІТ7 | віт6 | BIT5 | BIT4 | ВІТ3 | BIT2 | BIT1 | віто | HEX | |-------|---------------------------------------------------------------|------------------|--------------------|------|------|------|------|------|------|------|----------|-----| | 0 | NUMBER OF BYTES USED BY MICRON | 128 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | 1 | TOTAL NUMBER OF SPD MEMORY BYTES | 256 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 2 | M EM ORY TYPE | SDRAM | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | <u> </u> | 04 | | 3 | NUMBER OF ROW ADDRESSES | 11 | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0B | | 4 | NUMBER OF COLUMN ADDRESSES | 9 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 09 | | 5 | NUMBER OF BANKS | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 6 | M ODULE DATA WIDTH | 32 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | 7 | M ODULE DATA WIDTH (continued) | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 8 | M ODULE VOLTAGE INTERFACE LEVELS | LVTTL | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 9 | SDRAM CYCLE TIME (HIGHEST CAS#<br>LATENCY) | 10 | ¹CK | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | A0 | | 10 | SDRAM ACCESS FROM CLOCK (HIGHEST CAS#LATENCY) | 7.5 | ¹A C | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 75 | | 11 | M ODULE CONFIGURATION TYPE | NONPARITY | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 12 | REFRESH RATE/TYPE | 15.6µs/SELF | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | 13 | SDRAM WIDTH (PRIMARY SDRAM) | 8 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 | | 14 | ERROR CHECKING SDRAM DATA WIDTH | NONE | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 15 | MIN. CLOCK DELAY FROM BACK-TO-BACK<br>RANDOM COLUMN ADDRESSES | 1 | ,CCD | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | 01 | | 16 | BURST LENGTHS SUPPORTED | 1, 2, 4, 8, PAGE | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 8F | | 17 | NUMBER OF BANKS ON SDRAM DEVICE | 2 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 18 | CAS#LATENCIES SUPPORTED | 1, 2, 3 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | | 19 | CS#LATENCY | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 20 | WE#LATENCY | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | 21 | SDRAM MODULE ATTRIBUTES | NONBUFFERED | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 22 | SDRAM DEVICE ATTRIBUTES: GENERAL | 0E | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0E | | 23 | SDR AM CYCLE TIME (2ND HIGHEST<br>CAS LATENCY) | 15 | ¹CK | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | F0 | | 24 | SDRAM ACCESS FROM CLK (2ND<br>HIGHEST CAS LATENCY) | 9 | ¹A C | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 90 | | 25 | SDRAM CYCLE TIME (3RD HIGHEST<br>CAS LATENCY) | 30 | ¹CK | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 78 | | 26 | SDRAM ACCESS FROM CLK (3RD<br>HIGHEST CAS LATENCY) | 27 | ¹A C | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 6C | | 27 | MINIMUM ROW PRECHARGE TIME | 30 | <sup>1</sup> RP | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 E | | 28 | MINIMUM ROW ACTIVE TO ROW ACTIVE | 20 | <sup>1</sup> R R D | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 14 | | 29 | MINIMUM RAS#TO CAS#DELAY | 30 | <sup>1</sup> R CD | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 E | | 30 | MINIMUM RAS#PULSE WIDTH | 60 | <sup>1</sup> R AS | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 3 C | | 31 | M ODULE BANK DENSITY | 8M B | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 32 | COM M AND/ADDRESS SETUP | 3 | ¹AS,¹CM S | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 30 | | 33 | COM M AND/ADDRESS HOLD | 1 | ¹AH,¹CM H | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 10 | | 34 | DATA SIGNAL INPUT SETUP | 3 | <sup>t</sup> D\$ | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 30 | | 35 | DATA SIGNAL INPUT HOLD | 1 | ¹DН | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 10 | | 36-61 | RESERVED BYTES | • | | | | • | | | | | | • | NOTE: 1. "1"/"0": Serial Data, "driven to HIGH"/"driven to LOW." # SERIAL PRESENCE-DETECT (contined) | | | 1 | 1 | | | | | | | | | | |--------|------------------------------------|-----------------|--------|------|------|------|------|------|------|------|------|-----| | BYTE | DESCRIPTION | ENTRY (VERSION) | SYMBOL | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | HEX | | 62 | SPD REVISION | REV. 2 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | 63 | CHECKSUM FOR BYTES 0-62 | | | 0 | 1 | - | 1 | - | 1 | 0 | 0 | 7 C | | 64 | M ANUFACTURER'S JEDEC ID CODE | MICRON | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 2C | | 65-71 | M ANUFACTURER'S JEDEC CODE (CONT.) | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | FF | | 72 | MANUFACTURING LOCATION | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05 | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06 | | 73-90 | M ODULE PART NUMBER (ASCII) | | | х | х | Х | Х | Х | х | х | х | хх | | 91 | PCB REVSION CODE | A | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | | | В | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02 | | | | C | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03 | | | | D | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | | 92 | REVISION CODE (CONT.) | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00 | | 93 | YEAR OF MANUFACTURE IN BCD | | | х | х | х | х | х | х | х | х | хх | | 94 | WEEK OF M ANUFACTURE IN BCD | | | х | х | х | х | Х | х | х | х | хх | | 95-98 | M ODULE SERIAL NUMBER | | | х | х | Х | х | Х | х | х | х | ХХ | | 99-127 | M ANUFACTURE SPECIFIC DATA (RSVD) | | | | | | | | | | | | ### **COMMANDS** Truth Table 1 provides a quick reference of available commands. ### TRUTH TABLE 1 - Commands and DQMB Operation (Notes: 1) | NAME (FUNCTION) | CS# | RAS# | CAS# | WE# | D QM B | ADDR | D Q s | NOTES | |-----------------------------------------------------------|-----|------|------|-----|--------|----------|--------|-------| | COMMAND INHIBIT (NOP) | Н | Х | Χ | Χ | Х | Х | Χ | | | NO OPERATION (NOP) | L | Н | Н | Н | Х | Х | Χ | | | ACTIVE (Select bank and activate row) | L | L | Н | Η | Х | Bank/Row | Χ | 3 | | READ (Select bank and column, and start READ burst) | L | Н | L | Η | Х | Bank/Col | Χ | 4 | | WRITE (Select bank and column, and start WRITE burst) | L | Н | L | L | Х | Bank/Col | VALID | 4 | | BURST TERMINATE | L | Н | Н | L | Х | Х | Active | | | PRECHARGE (Deactivate row in bank or banks) | L | L | Н | L | Х | Code | Χ | 5 | | AUTO REFRESH or<br>SELF REFRESH (enter self refresh mode) | L | L | L | Ι | Х | Х | Х | 6, 7 | | LOAD MODE REGISTER | L | L | L | L | Х | Op-code | Χ | 2 | | Write enable/output enable | - | - | _ | 1 | L | - | Active | 8 | | Write inhibit/output High-Z | - | - | - | - | Н | - | High-Z | 8 | #### NOTE: 1. CKE is HIGH for all commands shown except SELF REFRESH. - 2. A0 through A10 and BA0 define the op-code written to the mode register. - 3. A0 through A10 provide row address and BA0 determines which bank is made active (BA0 LOW = Bank 0 and BA0 HIGH = Bank 1). - 4. A0 through A8 provide column address; A10 HIGH enables the auto precharge feature (nonpersistent) while A10 LOW disables the auto precharge feature; BA0 determines which bank is being read from or written to (BA0 LOW = Bank 0 and BA0 HIGH = Bank 1). - 5. A10 LOW: BA0 determines bank being precharged (BA0 LOW = Bank 0 and BA0 HIGH = Bank 1). A10 HIGH: both banks precharged and BA0 is a "don't care." - 6. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW. - 7. Internal refresh counter controls row addressing; all inputs and I/Os are "don't care" except for CKE. - 8. Activates or deactivates the DQs during WRITEs (zero-clock delay) and READs (two-clock delay). Figure 1 **MODE REGISTER DEFINITION** #### Table 1 **BURST DEFINITION** | Burst | Starti | ng Co | olumn | Order of Accesse | es within a Burst | |--------|--------|---------------|--------|--------------------|--------------------| | Length | A | ddres | s | Type = Sequential | Type = Interleaved | | | | | Α0 | | | | 2 | | | 0 | 0-1 | 0-1 | | | | | 1 | 1-0 | 1-0 | | | | A1 | Α0 | | | | | | 0 | 0 | 0-1-2-3 | 0-1-2-3 | | 4 | | 0 | 1 | 1-2-3-0 | 1-0-3-2 | | | | 1 | 0 | 2-3-0-1 | 2-3-0-1 | | | | 1 | 1 | 3-0-1-2 | 3-2-1-0 | | | A2 | A1 | A0 | | | | | 0 | 0 | 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | 0 | 0 | 1 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | | | 0 | 1 | 0 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | | 8 | 0 | 1 | 1 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | | | 1 | 0 | 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | · | 1 | 0 | 1 | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | | | 1 | 1 | 0 | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | | | 1 | 1 | 1 | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | | Full | n - | = <b>A</b> 0- | Δ8 | Cn, Cn + 1, Cn + 2 | | | Page | "- | - 710- | 70 | Cn + 3, Cn + 4 | Not Supported | | (512) | (1000 | tion C | )-511) | Cn - <b>1</b> , | Not Supported | | (312) | (10Ca | u vii t | 1-911) | Cn | | - NOTE: 1. For a burst length of two, A1-A8 select the block-oftwo burst; A0 selects the starting column within the - 2. For a burst length of four, A2-A8 select the block-offour burst; A0-A1 select the starting column within the block. - 3. For a burst length of eight, A3-A8 select the block-ofeight burst; A0-A2 select the starting column within the block. - 4. For a full-page burst, the full row is selected, and A0-A8 select the starting column. - 5. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. - 6. For a burst length of one, A0-A8 select the unique column to be accessed, and mode register bit M3 is ignored. #### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on Vcc Supply Relative to Vss1V to +4.6V | |--------------------------------------------------------------| | Voltage on Inputs, NC or I/O Pins | | Relative to Vss1V to +4.6V | | Operating Temperature, T <sub>A</sub> (ambient) 0°C to +70°C | | Storage Temperature (plastic)55°C to +125°C | | Power Dissipation 4W | | Short Circuit Output Current 50mA | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS (Notes: 1, 6) $(Vcc = +3.3V \pm 0.3V)$ | PARAMETER /CONDITION | SYMBOL | MIN | MAX | UNITS | NOTES | | |--------------------------------------------------------------|-----------------------------------------|-----------------|-----------|-------|-------|--| | Supply Voltage | Vcc | 3 | 3.6 | ٧ | | | | Input High (Logic 1) Voltage: All inputs | V⊪ | 2 | Vcc + 0.3 | > | | | | Input Low (Logic 0) Voltage: All inputs | | V⊩ | -0.3 | 0.8 | > | | | INPUT LEAKAGE CURRENT:<br>Any input 0V ≤ Vin ≤ Vcc | RAS#, CAS#, A0-A10, BA0, WE#, CK0, CKE0 | lıı | -20 | 20 | μА | | | (All other pins not under test = 0V) | S0#, S2# | l <sub>12</sub> | -10 | 10 | μΑ | | | OUTPUT LEAKAGE CURRENT:<br>DQs are disabled; 0V ≤ Vouт ≤ Vcc | DQ0-DQ31,<br>DQMB0-DQMB3 | loz | -5 | 5 | μΑ | | | OUTPUT LEVELS:<br>Output High Voltage (Ιουτ = -2mA) | Vон | 2.4 | | ٧ | | | | Output Low Voltage (lout = 2mA) | | <b>V</b> OL | | 0.4 | ٧ | | #### Icc OPERATING CONDITIONS AND MAXIMUM LIMITS (Notes: 1, 6, 11, 13) ( $Vcc = +3.3V \pm 0.3V$ ) | (Notes. 1, 6, 11, 13) ( $VCC = +3.3V \pm 0.3V$ ) | | | MAX | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-----|-------|---------| | PARAMETER /CONDITION | SYMBOL | \$1ZE | -10 | UNITS | NOTES | | OPERATING CURRENT: Active mode;<br>Burst = 2; READ or WRITE; ¹RC ≥ ¹RC (MIN);<br>CAS latency = 3 | lcc1 | 8MB | 360 | mA | 3,18,19 | | STANDBY CURRENT: Power-down mode;<br>¹CK = 15ns; CKE ≤ V <sub>IL</sub> (MAX); All banks idle | lcc2 | 8MB | 8 | mA | | | STANDBY CURRENT: CS# ≥ V <sub>IH</sub> (MIN);<br>CKE ≥ V <sub>IH</sub> (MIN); <sup>1</sup> CK = 15ns; All banks idle | lcc3 | 8MB | 120 | mA | 12, 19 | | STANDBY CURRENT: CS# ≥ V <sub>IH</sub> (MIN);<br>CKE ≥ V <sub>IH</sub> (MIN); <sup>1</sup> CK = 15ns; All banks active after <sup>1</sup> RCD met;<br>No accesses in progress | lcc4 | 8MB | 160 | mA | 12, 19 | | OPERATING CURRENT: Burst mode;<br>Continuous burst; READ or WRITE; <sup>1</sup> CK = 15ns; All banks active;<br>CAS latency = 3 | lcc5 | 8MB | 340 | mA | 3,18,19 | | AUTO REFRESH CURRENT:<br>¹RC ≥ ¹RC (MIN); CAS latency = 3 | lcc6 | 8MB | 340 | mA | 3,18,19 | | SELF REFRESH CURRENT: CKE ≤ 0.2V | lcc7 | 8MB | 8 | mA | 4 | #### CAPACITANCE | PARAMETER | S Y M B O L | MAX | UNITS | NOTES | |------------------------------------------------------------|------------------|-----|-------|-------| | Input Capacitance: A0-A10, BA0, RAS#, CAS#, WE#, CK0, CKE0 | Cıı | 26 | рF | 2 | | Input Capacitance: S0#, S2# | C <sub>12</sub> | 14 | рF | 2 | | Input Capacitance: DQMB0#-DQMB7# | Сіз | 8 | рF | 2 | | Input Capacitance: SCL, SA0-SA2 | C <sub>I</sub> 4 | 6 | рF | 2 | | Input/Output Capacitance: DQ0-DQ31, SDA | Сю | 9 | рF | 2 | ### SDRAM COMPONENT\* AC ELECTRICAL CHARACTERISTICS (Notes: 5, 6, 7, 8, 9, 11) | AC CHARACTERISTICS | | | -1 | 10 | | | |--------------------------------------------------|-------------|---------------------------|-----|------------|-----------------|------------| | PARAMETER | CAS LATENCY | SYMBOL | MIN | MAX | UNITS | NOTES | | | 3 | <sup>t</sup> AC | | 7.5 | ns | | | Access time from CLK (positive edge) | 2 | <sup>t</sup> AC | | 9 | ns | | | | 1 | <sup>t</sup> AC | | 27 | ns | | | Address hold time | | <sup>t</sup> <b>A</b> H | 1 | | ns | | | Address setup time | | <sup>t</sup> AS | 3 | | ns | | | CLK high-level width | | ţCH | 3.5 | | ns | | | CLK low-level width | | <sup>t</sup> CL | 3.5 | | ns | | | | 3 | tCK | 10 | | ns | | | Clock cycle time | 2 | <sup>t</sup> CK | 15 | | ns | | | | 1 | <sup>t</sup> CK | 30 | | ns | | | CKE hold time | | tCKH | 1 | | ns | | | CKE setup time | | tCKS | 3 | | ns | | | CS#, RAS#, CAS#, WE#, DQM hold time | | <sup>t</sup> CMH | 1 | | ns | | | CS#, RAS#, CAS#, WE#, DQM setup time | | <sup>t</sup> CMS | 3 | | ns | | | Data-in hold time | | <sup>t</sup> DH | 1 | | ns | | | Data-in setup time | | <sup>t</sup> DS | 3 | | ns | | | | 3 | <sup>t</sup> HZ | | 8 | ns | 10 | | Data-out high-impedance time | 2 | <sup>t</sup> HZ | | <b>1</b> 0 | ns | 10 | | | 1 | tHZ | | <b>1</b> 5 | ns | <b>1</b> 0 | | Data-out low-impedance time | | <sup>t</sup> LZ | 2 | | ns | | | Data-out hold time | | tOH | 3 | | ns | | | ACTIVE to PRECHARGE command period | | <sup>t</sup> R <b>A</b> S | 60 | 120K | ns | | | AUTO REFRESH and ACTIVE to ACTIVE command period | | <sup>t</sup> RC | 90 | | ns | | | ACTIVE to READ or WRITE delay | | <sup>t</sup> RCD | 30 | | ns | | | Refresh period (4,096 cycles) | | <sup>t</sup> REF | | 64 | ms | 7 | | PRECHARGE command period | | <sup>t</sup> RP | 30 | | ns | | | ACTIVE bank A to ACTIVE bank B command period | | <sup>t</sup> RRD | 20 | | ns | | | Transition time | | 竹 | 0.3 | <b>1</b> 0 | ns | | | WRITE recovery time | | <b>tW</b> R | 1 | | <sup>t</sup> CK | 23 | | Exit SELF REFRESH to ACTIVE command | | <sup>t</sup> XSR | 96 | | ns | 20 | <sup>\*</sup>Specifications for the SDRAM components used on the module. ### AC FUNCTIONAL CHARACTERISTICS (Notes: 5, 6, 7, 8, 9, 11) | PARAM ETER | CAS LATENCY | \$ YM B OL | -10 | UNITS | NOTES | |---------------------------------------------------|-------------|---------------------------|-----|-----------------|------------| | READ/WRITE command to READ/WRITE command | | tCCD | 1 | <sup>t</sup> CK | 17 | | CKE to clock disable or power-down entry mode | | <sup>t</sup> CKED | 1 | <sup>t</sup> CK | 14 | | CKE to clock enable or power-down exit setup mode | | <sup>t</sup> PED | 1 | tCK | 14 | | DQM to input data delay | | <sup>t</sup> DQD | 0 | <sup>t</sup> CK | 17 | | DQM to data mask during WRITEs | | <sup>t</sup> DQM | 0 | <sup>t</sup> CK | 17 | | DQM to data high-impedance during READs | | <sup>t</sup> DQZ | 2 | tCK | 17 | | WRITE command to input data delay | | tD <b>W</b> D | 0 | <sup>t</sup> CK | 17 | | Data-in to ACTIVATE command | | <sup>t</sup> D <b>A</b> L | 3 | <sup>t</sup> CK | <b>1</b> 5 | | Data-in to precharge | | <sup>t</sup> DPL | 1 | tCK | 16,23 | | Last data-in to BURST STOP command | | <sup>t</sup> BDL | 0 | <sup>t</sup> CK | 17 | | Last data-in to new READ/WRITE command | | tCDL | 1 | <sup>t</sup> CK | 17 | | Last data-in to PRECHARGE command | | <sup>t</sup> RDL | 1 | tCK | 17,23 | | LOAD MODE REGISTER command to command | | <sup>t</sup> MRD | 2 | <sup>t</sup> CK | 17 | | | 3 | <sup>t</sup> ROH | 3 | tCK | 17 | | Data-out to high-impedance from PRECHARGE command | 2 | <sup>t</sup> ROH | 2 | tCK | 17 | | | 1 | <sup>t</sup> ROH | 1 | <sup>t</sup> CK | 17 | #### SERIAL PRESENCE-DETECT EEPROM DC OPERATING CONDITIONS (Notes: 1) $(Vcc = +3.3V \pm 0.3V)$ | PARAMETER /CONDITION | SYMBOL | MIN | MAX | UNITS | NOTES | |---------------------------------------------------------------------------------|--------|------------------|-----------|------------|-------| | Supply Voltage | Vcc | 3 | 3.6 | > | | | Input High (Logic 1) Voltage: All inputs | Vін | $Vcc \times 0.7$ | Vcc + 0.5 | > | | | Input Low (Logic 0) Voltage: All inputs | Vı∟ | -1 | Vcc × 0.3 | > | | | OUTPUT LOW VOLTAGE: Iout = 3mA | Vol | | 0.4 | > | | | INPUT LEAKAGE CURRENT: Vin = GND to Vcc | ILI | | 10 | μА | | | OUTPUT LEAKAGE CURRENT: Vout = GND to Vcc | ILO | | 10 | μА | | | STANDBY CURRENT:<br>SCL = SDA = Vcc - 0.3V; All other inputs = GND or 3.3V +10% | Isb | | 30 | μА | | | POWER SUPPLY CURRENT:<br>SCL clock frequency = 100 KHz | Icc | | 2 | m <b>A</b> | | #### SERIAL PRESENCE-DETECT EEPROM AC ELECTRICAL CHARACTERISTICS (Notes: 1) $(Vcc = +3.3V \pm 0.3V)$ | AC CHAR ACTERISTICS | | | | | | |-------------------------------------------------------------|------------------------------|-----|------------|-------|-------| | PARAM ETER/CONDITION | \$YM BOL | MIN | MAX | UNITS | NOTES | | SCL LOW to SDA data-out valid | <sup>t</sup> AA | 0.3 | 3.5 | μs | | | Time the bus must be free before a new transition can start | <sup>t</sup> BUF | 4.7 | | μs | | | Data-out hold time | tDH | 300 | | ns | | | SDA and SCL fall time | t <sub>E</sub> | | 300 | ns | | | Data-in hold time | thd:dat | 0 | | μs | | | Start condition hold time | tHD:STA | 4 | | μs | | | Clock HIGH period | thigh | 4 | | μs | | | Noise suppression time constant at SCL, SDA inputs | tl | | 100 | ns | | | Clock LOW period | <sup>t</sup> LO <b>W</b> | 4.7 | | μs | | | SDA and SCL rise time | <sup>t</sup> R | | 1 | μs | | | SCL clock frequency | <sup>t</sup> SCL | | 100 | KHz | | | Data-in setup time | <sup>t</sup> SU:D <b>A</b> T | 250 | | ns | | | Start condition setup time | <sup>t</sup> SU:STA | 4.7 | | μs | | | Stop condition setup time | <sup>t</sup> SU:STO | 4.7 | | μs | | | WRITE cycle time | <sup>t</sup> <b>W</b> RC | | <b>1</b> 0 | ms | 22 | #### **NOTES** - 1. All voltages referenced to Vss. - 2. This parameter is sampled. $Vcc = +3.3V \pm 0.3V$ ; f = 1 MHz. - 3. Icc is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open. - 4. Enables on-chip refresh and address counters. - 5. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range $(0^{\circ}C \le T_A \le 70^{\circ}C)$ is ensured. - 6. An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands before proper device operation is ensured. The two AUTO REFRESH command wake-ups should be repeated any time the <sup>1</sup>REF refresh requirement is exceeded. - 7. AC characteristics assume ${}^{t}T = 1$ ns. - 8. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner. - 9. Outputs measured at 1.4V with equivalent load: - 10. <sup>t</sup>HZ defines the time at which the output achieves the open circuit condition; it is not a reference to Voн or Vol. The last valid data element will meet <sup>t</sup>OH before going High-Z. - 11. AC timing tests have Vil = 0V and ViH = 3V with timing referenced to 1.4V crossover point. - 12. Other input signals are allowed to transition no more than once in any 30ns period and are otherwise at valid VIH or VII. levels. - Icc specifications are tested after the device is properly initialized. - 14. Timing actually specified by <sup>t</sup>CKS; clock(s) specified as a reference only at minimum cycle rate. - Timing actually specified by <sup>t</sup>WR plus <sup>t</sup>RP; clock(s) specified as a reference only at minimum cycle rate. - 16. Timing actually specified by <sup>t</sup>WR. - 17. Clocks required specified by JEDEC functionality and not dependent on any timing parameter. - 18. The Icc current will decrease as the CAS latency is reduced. This is due to the fact that the maximum cycle rate is slower as the CAS latency is reduced. - 19. Address transitions average one transition every 30ns. - 20. CLK must be toggled a minimum of two times during this period. - 21. Based on ${}^{t}CK = 100 \text{ MHz for -10}$ . - 22. The SPD EEPROM WRITE cycle time (tWRC) is the time from a valid stop condition of a WRITE sequence to the end of the EEPROM internal erase/program cycle. During the WRITE cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up resistor, and the EEPROM does not respond to its slave address. - 23. It is recommended that the DRAM controller use two clocks for <sup>t</sup>WR to support future design requirements. #### SPD EEPROM # SERIAL PRESENCE-DETECT EEPROM TIMING PARAMETERS | SYMBOL | MIN | MAX | UNITS | |---------------------|-----|-----|-------| | <sup>t</sup> AA | 0.3 | 3.5 | μs | | <sup>t</sup> BUF | 4.7 | | μs | | <sup>†</sup> DH | 300 | | ns | | <sup>t</sup> F | | 300 | ns | | <sup>†</sup> HD:DAT | 0 | | μs | | <sup>t</sup> HD:STA | 4 | | μs | | SYMBOL | MIN | MAX | UNITS | |---------------------|-----|-----|-------| | <sup>t</sup> HIGH | 4 | | μs | | <sup>†</sup> LOW | 4.7 | | μs | | <sup>t</sup> R | | 1 | μs | | <sup>†</sup> SU:DAT | 250 | | ns | | <sup>t</sup> SU:STA | 4.7 | | μs | | ¹SU:STO | 4.7 | | μs | ### 100-PIN DIMM (MT4LSDT232UG) # 100-PIN DIMM (MT4LSD232UG) # MICHON Technology that works for you. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900, Micron DataFax: 208-368-5800 E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992