

# 256K x 4 Static RAM

### **Features**

- High speed

  □ t<sub>AA</sub> = 15 ns
- CMOS for optimum speed/power
- Low active power □ 495 mW
- Low standby power ☐ 275 mW
- 2.0V data retention (optional)
- Automatic power down when deselected
- TTL-compatible inputs and outputs

### **Functional Description**

The CY7C106BN is a high performance CMOS static RAMs organized as 262,144 words by 4 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tristate drivers. These devices have an automatic power down feature that reduces power consumption by more than 65% when the devices are deselected.

 $\frac{\text{Writing}}{\text{(CE)}}$  to the devices is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the four I/O pins (I/O $_0$  through I/O $_3$ ) is then written into the location specified on the address pins (A $_0$  through A $_{17}$ ).

Reading from the devices is accomplished by taking Chip Enable  $(\overline{CE})$  and Output Enable  $(\overline{OE})$  LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the four I/O pins.

The four input/output pins (I/O $_0$  through I/O $_3$ ) are placed in a high impedance state when the devices are deselected ( $\overline{\text{CE}}$  HIGH), the outputs are disabled ( $\overline{\text{OE}}$  HIGH), or during a write operation ( $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  LOW).

The CY7C106BN is available in a standard 400-mil-wide SOJ.





## **Pin Configuration**

Figure 1. 28-pin SOJ (Top View)



### **Selection Guide**

| Description                    | 7C106BN-15 |
|--------------------------------|------------|
| Maximum Access Time (ns)       | 15         |
| Maximum Operating Current (mA) | 80         |
| Maximum Standby Current (mA)   | 30         |



### **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65×C to +150×C Ambient Temperature with Power Applied ......–55×C to +125×C Supply Voltage on  $V_{CC}$  Relative to  $GND^{[1]}$ .....-0.5V to +7.0VDC Voltage Applied to Outputs in High Z State  $^{[1]}$ ......-0.5V to  $^{V}$  CC + 0.5V DC Input Voltage<sup>[1]</sup>.....-0.5V to V<sub>CC</sub> + 0.5V

| Current into Outputs (LOW)                             | 20 mA   |
|--------------------------------------------------------|---------|
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V  |
| Latch Up Current                                       | >200 mA |

### **Operating Range**

| Range      | Ambient<br>Temperature <sup>[2]</sup> | V <sub>CC</sub> |
|------------|---------------------------------------|-----------------|
| Commercial | 0°C to +70°C                          | 5V ± 10%        |

## **Electrical Characteristics** Over the Operating Range

| Parameter        | Description                                    | Test Conditions                                                                                                                                                                                                                             |            | 7C106BN-15 |                       |      |
|------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-----------------------|------|
| Parameter        | r diameter Description lest conditions         |                                                                                                                                                                                                                                             | 15         | Min        | Max                   | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                            | $V_{CC}$ = Min, $I_{OH}$ = $-4.0$ mA                                                                                                                                                                                                        | ١          | 2.4        |                       | V    |
| V <sub>OL</sub>  | Output LOW Voltage                             | $V_{CC}$ = Min, $I_{OL}$ = 8.0 mA                                                                                                                                                                                                           |            |            | 0.4                   | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                             |                                                                                                                                                                                                                                             |            | 2.2        | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup>               |                                                                                                                                                                                                                                             |            | -0.3       | 0.8                   | V    |
| I <sub>IX</sub>  | Input Leakage Current                          | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub>                                                                                                                                                                                                      |            | -1         | +1                    | mA   |
| I <sub>OZ</sub>  | Output Leakage Current                         | GND $\leq V_1 \leq V_{CC}$ , Output [                                                                                                                                                                                                       | Disabled   | <b>-</b> 5 | +5                    | mA   |
| I <sub>OS</sub>  | Output Short<br>Circuit Current <sup>[3]</sup> | V <sub>CC</sub> = Max, V <sub>OUT</sub> = GND                                                                                                                                                                                               |            |            | -300                  | mA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current       | $V_{CC}$ = Max, $I_{OUT}$ = 0 mA,<br>f = $f_{MAX}$ = 1/ $t_{RC}$                                                                                                                                                                            |            |            | 80                    | mA   |
| I <sub>SB1</sub> | Automatic CE Power Down Current —TTL Inputs    | $\begin{array}{l} \text{Max V}_{CC}, \overline{CE} \geq V_{IH}, V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq \\ V_{IL},  f = f_{MAX} \end{array}$                                                                                             |            |            | 30                    | mA   |
| I <sub>SB2</sub> | Automatic CE Power Down Current —CMOS Inputs   | $\begin{split} & \underline{\text{Max}} \ V_{\text{CC}}, \\ & \text{CE} \geq V_{\text{CC}} - 0.3 \text{V}, \\ & V_{\text{IN}} \geq V_{\text{CC}} - 0.3 \text{V} \\ & \text{or} \ V_{\text{IN}} \leq 0.3 \text{V}, \ \text{f=0} \end{split}$ | Commercial |            | 10                    | mA   |

## Capacitance<sup>[4]</sup>

| Parameter                   | Description        | Test Conditions                         | Max | Unit |
|-----------------------------|--------------------|-----------------------------------------|-----|------|
| C <sub>IN</sub> : Addresses | Input Capacitance  | $T_A = 25 \times C, f = 1 \text{ MHz},$ | 7   | pF   |
| C <sub>IN</sub> : Controls  | 1                  | $V_{CC} = 5.0V$                         | 10  | pF   |
| C <sub>OUT</sub>            | Output Capacitance |                                         | 10  | pF   |

- 1.  $V_{IL}$  (min.) = -2.0V for pulse durations of less than 20 ns. 2.  $T_A$  is the "instant on" case temperature.
- 3. Not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.
- 4. Tested initially and after any design or process changes that may affect these parameters.



Figure 2. AC Test Loads and Waveforms



Equivalent to: THÉVENIN EQUIVALENT

### Switching Characteristics Over the Operating Range<sup>[5]</sup>

| 2                             | B                                   | 7C10     | 6B-15 |      |
|-------------------------------|-------------------------------------|----------|-------|------|
| Parameter                     | Description                         | Min      | Max   | Unit |
| READ CYCLE                    | •                                   |          |       |      |
| t <sub>RC</sub>               | Read Cycle Time                     | 15       |       | ns   |
| t <sub>AA</sub>               | Address to Data Valid               |          | 15    | ns   |
| t <sub>OHA</sub>              | Data Hold from Address Change       | 3        |       | ns   |
| t <sub>ACE</sub>              | CE LOW to Data Valid                |          | 15    | ns   |
| t <sub>DOE</sub>              | OE LOW to Data Valid                |          | 7     | ns   |
| t <sub>LZOE</sub>             | OE LOW to Low Z                     | 0        |       | ns   |
| t <sub>HZOE</sub>             | OE HIGH to High Z <sup>[6, 7]</sup> |          | 7     | ns   |
| t <sub>LZCE</sub>             | CE LOW to Low Z <sup>[7]</sup>      | 3        |       | ns   |
| t <sub>HZCE</sub>             | CE HIGH to High Z <sup>[6, 7]</sup> |          | 7     | ns   |
| t <sub>PU</sub>               | CE LOW to Power Up                  | 0        |       | ns   |
| t <sub>PD</sub>               | CE HIGH to Power Down               |          | 15    | ns   |
| WRITE CYCLE <sup>[8, 9]</sup> | 9]                                  | <u> </u> |       |      |
| t <sub>WC</sub>               | Write Cycle Time                    | 15       |       | ns   |
| t <sub>SCE</sub>              | CE LOW to Write End                 | 12       |       | ns   |
| t <sub>AW</sub>               | Address Setup to Write End          | 12       |       | ns   |
| t <sub>HA</sub>               | Address Hold from Write End         | 0        |       | ns   |
| t <sub>SA</sub>               | Address Setup to Write Start        | 0        |       | ns   |
| t <sub>PWE</sub>              | WE Pulse Width                      | 12       |       | ns   |
| t <sub>SD</sub>               | Data Setup to Write End             | 8        |       | ns   |
| t <sub>HD</sub>               | Data Hold from Write End            | 0        |       | ns   |
| t <sub>LZWE</sub>             | WE HIGH to Low Z <sup>[7]</sup>     | 3        |       | ns   |
| t <sub>HZWE</sub>             | WE LOW to High Z <sup>[6, 7]</sup>  |          | 7     | ns   |

### Notes

Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30 pF load capacitance.

t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady state voltage. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZOE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. The internal write time of the memory is defined by the overlap of CE and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write. The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



## Data Retention Characteristics Over the Operating Range

| Parameter                       | Description                          | Conditions <sup>[10]</sup>                                                 | Min | Max | Unit |
|---------------------------------|--------------------------------------|----------------------------------------------------------------------------|-----|-----|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention   |                                                                            | 2.0 |     | V    |
| I <sub>CCDR</sub>               | Data Retention Current               |                                                                            |     |     | μΑ   |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time | $\overrightarrow{CE} \ge V_{CC} - 0.3V$ ,<br>$V_{IN} \ge V_{CC} - 0.3V$ or | 0   |     | ns   |
| t <sub>R</sub> <sup>[4]</sup>   | Operation Recovery Time              | V <sub>IN</sub> ≤ 0.3V                                                     | 200 |     | ms   |

Figure 3. Data Retention Waveform



## **Switching Waveforms**

Figure 4. Read Cycle No.1<sup>[11, 12]</sup>



Figure 5. Read Cycle No. 2 (OE Controlled)<sup>[12, 13]</sup>



- 10. No input may exceed  $V_{CC}$  +0.5V. 11. <u>Device</u> is continuously selected,  $\overline{OE}$  and  $\overline{CE}$  =  $V_{IL}$ . 12.  $\overline{WE}$  is HIGH for read cycle.
- 13. Address valid prior to or coincident with  $\overline{\sf CE}$  transition LOW.



## Switching Waveforms (continued)

Figure 6. Write Cycle No. 1 (CE Controlled)[14, 15]



Figure 7. Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[14, 15]





## Switching Waveforms (continued)

Figure 8. Write Cycle No. 3 (WE Controlled, OE LOW)[9, 15]



### **Truth Table**

| CE | OE | WE | Input/Output | Mode                       | Power                      |
|----|----|----|--------------|----------------------------|----------------------------|
| Н  | Х  | Х  | High Z       | Power Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out     | Read                       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In      | Write                      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z       | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

## **Ordering Information**

| Speed (ns) | Ordering Code  | Package<br>Diagram | Package Type                | Operating<br>Range |
|------------|----------------|--------------------|-----------------------------|--------------------|
| 15         | CY7C106BN-15VC | 51-85032           | 28-Pin (400-Mil) Molded SOJ | Commercial         |

Contact your local sales representative regarding availability of these parts.



## **Package Diagram**

Figure 9. 28-Pin (400 Mil) Molded SOJ



### NOTES:

1. PACKAGE WEIGHT : 1.24g

2. JEDEC REFERENCE: MS-027

51-85032.\*D



### **Document History Page**

| Document Title: CY7C106BN 256K x 4 Static RAM Document Number: 001-06429 |         |                    |                    |                                                                                                                                                                                                                                                                                        |
|--------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                     | ECN NO. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                  |
| **                                                                       | 423847  | See ECN            | NXR                | New Data sheet                                                                                                                                                                                                                                                                         |
| *A                                                                       | 2891262 | 03/12/2010         | VKN                | Removed CY7C1006BN part from the data sheet Removed Industrial grade Removed 20ns speed bin Removed 28-pin (300-Mil) Molded SOJ package Updated POD for 28-pin (400-Mil) Molded SOJ package Updated Ordering information table Updated URLs in Sales, Solutions, and Legal Information |

### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### **Products**

Wireless/RF

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/powerpsoc

cypress.com/go/plc
Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB

cypress.com/go/wireless

### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2006-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 001-06429 Rev. \*A

Revised March 15, 2010

Page 9 of 9