# 1M x 36/2M x 18/512K x 72 Flow-through SRAM ### **Features** - · Supports 133-MHz bus operations - 1M x 36/2M x 18/512K x 72 common I/O - · Fast clock-to-output times - -6.5 ns (for 133-MHz device) - 7.5 ns (for 117-MHz device) - Single 3.3V –5% and +5% power supply V<sub>DD</sub> - Separate V<sub>DDQ</sub> for 3.3V or 2.5V - Byte Write Enable and Global Write control - Burst Capability linear or interleaved burst order - Automatic power down available using ZZ mode or CE deselect - JTAG boundary scan for BGA packaging version - Available in 119-ball bump BGA, 165-ball FBGA, and 100-pin TQFP packages (CY7C1441V33 and CY7C1443V33). 209 FBGA package for CY7C1447V33. ### **Functional Description** The Cypress Synchronous Burst SRAM family employs high-speed, low power CMOS designs using advanced single-layer polysilicon, triple-layer metal technology. Each memory cell consists of six transistors. The CY7C1441V33/CY7C1443V33/CY7C1447V33 SRAMs integrate 1,048,576 x 36/2,097,152 x18 and 524,288 x 72 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered clock input (CLK). The synchronous inputs include <u>all</u> addresses, all data inputs, <u>address-pipelining Chip Enable (CE)</u>, <u>Burst Control Inputs (ADSC, ADSP, and ADV)</u>, Write <u>Enables (BW<sub>a</sub>, BW<sub>b</sub>, BW<sub>c</sub>, BW<sub>d</sub>, BW<sub>e</sub>, BW<sub>f</sub>, BW<sub>g</sub>, BW<sub>h</sub>, and BWe)</u>, and Global Write (GW). Asynchronous inputs include the Output Enable $(\overline{OE})$ and Burst Mode Control (MODE). The data outputs (DQ), enabled by $\overline{OE}$ , are also asynchronous. Addresses and chip enables are registered with either Address Status Processor (ADSP) or address status controller (ADSC) input pins. Subsequent burst addresses can be internally generated as controlled by the Burst Advance Pin (ADV). Address, data inputs, and write controls are registered on-chip to initiate self-timed Write cycle. Write cycles can be one to four bytes wide as controlled by the write control inputs. Individual byte write allows individual byte to be written. $\overline{BW}_a$ controls $\overline{DQ1}$ –DQ8 and DP1. $\overline{BW}_b$ controls DQ9–DQ16 and DP2. $\overline{BW}_c$ controls DQ17–DQ24 and DP3. $\overline{BW}_d$ controls DQ25–DQ32 and DP4. $\overline{BW}_e$ controls DQ33–DQ40 and DP5. $\overline{BW}_f$ controls DQ41–DQ48 and DP6. $\overline{BW}_g$ controls DQ49–DQ56 and DP7. $\overline{BW}_h$ controls DQ57–DQ64 and DP8. $\overline{BW}_a$ , $\overline{BW}_b$ , $\overline{BW}_c$ , $\overline{BW}_d$ , $\overline{BW}_e$ , $\overline{BW}_g$ , and $\overline{BW}_h$ can be active only with $\overline{BWE}$ being LOW. $\overline{GW}$ being LOW causes all bytes to be written. Write pass-through capability allows written data available at the output for the immediately next Read cycle. This device also incorporates pipelined enable circuit for easy depth expansion without penalizing system performance. All inputs and outputs of theCY7C1441V33/CY7C1443V33/CY7C1447V33 are JEDEC-standard JESD8-5-compatible. # Logic Block Diagram CY7C1443V33-2M x 8 # Logic Block Diagram CY7C1447V33-512K x 72 #### **Selection Guide** | | | CY7C1441V33<br>CY7C1443V33<br>CY7C1447V33<br>-150 | CY7C1441V33<br>CY7C1443V33<br>CY7C1447V33<br>-133 | CY7C1441V33<br>CY7C1443V33<br>CY7C1447V33<br>-117 | Unit | |------------------------------|-------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|------| | Maximum Access Time | | 5.5 | 6.5 | 7.5 | ns | | Maximum Operating Current | Com'l | TBD | TBD | TBD | mA | | Maximum CMOS Standby Current | | TBD | TBD | TBD | mA | Shaded areas contain advance information. ## **Pin Configurations** #### 100-pin TQFP # Pin Configurations (continued) ### CY7C1441V33 (1M x 36) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-----------|----------|-----------------|----------------|-----------------|----------|--------------------| | Α | $V_{DDQ}$ | Α | Α | ADSP | Α | Α | $V_{\mathrm{DDQ}}$ | | В | NC | Α | Α | ADSC | Α | Α | NC | | С | NC | Α | Α | $V_{DD}$ | Α | Α | NC | | D | DQc | DQPc | $V_{SS}$ | NC | $V_{SS}$ | DQPb | DQb | | E | DQc | DQc | $V_{SS}$ | Œ <sub>1</sub> | V <sub>SS</sub> | DQb | DQb | | F | $V_{DDQ}$ | DQc | V <sub>SS</sub> | ŌE | $V_{SS}$ | DQb | $V_{DDQ}$ | | G | DQc | DQc | BWc | ADV | BWb | DQb | DQb | | Н | DQc | DQc | $V_{SS}$ | GW | $V_{SS}$ | DQb | DQb | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | DQd | DQd | $V_{SS}$ | CLK | $V_{SS}$ | DQa | DQa | | L | DQd | DQd | BWd | NC | BWa | DQa | DQa | | M | $V_{DDQ}$ | DQd | $V_{SS}$ | BWE | $V_{SS}$ | DQa | $V_{DDQ}$ | | N | DQd | DQd | $V_{SS}$ | A1 | $V_{SS}$ | DQa | DQa | | Р | DQd | DQPd | $V_{SS}$ | A0 | $V_{SS}$ | DQPa | DQa | | R | NC | Α | MODE | $V_{DD}$ | NC | Α | NC | | Т | NC | 72M | Α | A | Α | А | ZZ | | U | $V_{DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{DDQ}$ | # CY7C1443V33 (2M x 18) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-----------|----------|-----------------|----------------|-----------------|----------|--------------------| | Α | $V_{DDQ}$ | Α | Α | ADSP | Α | Α | $V_{\mathrm{DDQ}}$ | | В | NC | Α | Α | ADSC | Α | Α | NC | | С | NC | Α | Α | $V_{DD}$ | Α | Α | NC | | D | DQb | NC | $V_{SS}$ | NC | $V_{SS}$ | DQPa | NC | | E | NC | DQb | V <sub>SS</sub> | Œ <sub>1</sub> | V <sub>SS</sub> | NC | DQa | | F | $V_{DDQ}$ | NC | $V_{SS}$ | ŌĒ | $V_{SS}$ | DQa | $V_{DDQ}$ | | G | NC | DQb | BWb | ADV | $V_{SS}$ | NC | DQa | | Н | DQb | NC | V <sub>SS</sub> | GW | $V_{SS}$ | DQa | NC | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | NC | DQb | $V_{SS}$ | CLK | $V_{SS}$ | NC | DQa | | L | DQb | NC | $V_{SS}$ | NC | BWa | DQa | NC | | M | $V_{DDQ}$ | DQb | $V_{SS}$ | BWE | $V_{SS}$ | NC | $V_{DDQ}$ | | N | DQb | NC | $V_{SS}$ | A1 | $V_{SS}$ | DQa | NC | | Р | NC | DQPb | $V_{SS}$ | A0 | $V_{SS}$ | NC | DQa | | R | NC | Α | MODE | Vdd | NC | Α | NC | | T | 72M | Α | Α | Α | Α | Α | ZZ | | U | $V_{DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{\mathrm{DDQ}}$ | # Pin Configurations (continued) # 165-ball Bump FBGA # CY7C1441V33 (1M x 36) - 11 x 15 FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|----------|-----------------|----------|----------|-----------------|-----------------|----------|-----------|-----|-----| | Α | NC | Α | Œ <sub>1</sub> | BWc | BWb | CE <sub>3</sub> | BWE | ADSC | ADV | Α | NC | | В | NC | Α | CE <sub>2</sub> | BWd | BWa | CLK | GW | ŌĒ | ADSP | Α | NC | | С | DPc | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | DPb | | D | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | E | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | F | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | G | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | Н | NC | $V_{SS}$ | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | K | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | L | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | M | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | N | DPd | NC | $V_{DDQ}$ | $V_{SS}$ | NC | Α | V <sub>SS</sub> | $V_{SS}$ | $V_{DDQ}$ | NC | DPa | | Р | NC | 72M | Α | Α | TDI | A1 | TDO | Α | Α | Α | А | | R | MODE | А | А | Α | TMS | A0 | TCK | Α | Α | Α | Α | # CY7C1443V33 (2M x 18) - 11 x 15 FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|----------|-----------------|-----------------|----------|-----------------|-----------------|-----------------|-----------|-----|-----| | Α | NC | Α | Œ <sub>1</sub> | BWb | NC | CE <sub>3</sub> | BWE | ADSC | ADV | Α | Α | | В | NC | Α | CE <sub>2</sub> | NC | BWa | CLK | GW | ŌĒ | ADSP | Α | NC | | С | NC | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | DPa | | D | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | E | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | F | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | G | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | Н | NC | $V_{SS}$ | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | K | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | L | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | M | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | N | DPb | NC | $V_{DDQ}$ | V <sub>SS</sub> | NC | Α | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DDQ}$ | NC | NC | | Р | NC | 72M | Α | Α | TDI | A1 | TDO | Α | Α | Α | Α | | R | MODE | А | А | Α | TMS | A0 | TCK | Α | Α | Α | Α | # Pin Configurations (continued) # CY7C1447V33 (512K x72) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|-----|------------------|------------------|-----------------|-----------------|-----------------|------------------|------------------|-----|-----| | Α | DQg | DQg | Α | CE <sub>2</sub> | ADSP | ADSC | ADV | CE <sub>3</sub> | Α | DQb | DQb | | В | DQg | DQg | BWS <sub>c</sub> | BWS <sub>g</sub> | NC | BW | А | BWS <sub>b</sub> | BWS <sub>f</sub> | DQb | DQb | | С | DQg | DQg | BWS <sub>h</sub> | BWS <sub>d</sub> | NC | Œ <sub>1</sub> | NC | BWS <sub>e</sub> | BWS <sub>a</sub> | DQb | DQb | | D | DQg | DQg | V <sub>SS</sub> | NC | NC | ŌĒ | GW | NC | V <sub>SS</sub> | DQb | DQb | | E | DPg | DPc | $V_{DDQ}$ | $V_{DDQ}$ | V <sub>DD</sub> | V <sub>DD</sub> | V <sub>DD</sub> | $V_{DDQ}$ | $V_{DDQ}$ | DPf | DPb | | F | DQc | DQc | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | DQf | DQf | | G | DQc | DQc | $V_{DDQ}$ | $V_{DDQ}$ | V <sub>DD</sub> | NC | V <sub>DD</sub> | $V_{DDQ}$ | $V_{DDQ}$ | DQf | DQf | | Н | DQc | DQc | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SSQ}$ | DQf | DQf | | J | DQc | DQc | V <sub>DDQ</sub> | $V_{DDQ}$ | V <sub>DD</sub> | NC | V <sub>DD</sub> | $V_{DDQ}$ | $V_{DDQ}$ | DQf | DQf | | K | NC | NC | CLK | NC | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | NC | NC | NC | | L | DQh | DQh | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | NC | V <sub>DD</sub> | $V_{DDQ}$ | $V_{DDQ}$ | DQa | DQa | | М | DQh | DQh | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | DQa | DQa | | N | DQh | DQh | $V_{DDQ}$ | $V_{DDQ}$ | V <sub>DD</sub> | NC | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | DQa | DQa | | Р | DQh | DQh | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | ZZ | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS}$ | DQa | DQa | | R | DPd | DPh | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | V <sub>DD</sub> | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | DPa | DPe | | Т | DQd | DQd | V <sub>SS</sub> | NC | NC | MODE | NC | NC | $V_{SS}$ | DQe | DQe | | U | DQd | DQd | NC | А | Α | А | Α | Α | Α | DQe | DQe | | V | DQd | DQd | А | Α | Α | A1 | Α | Α | Α | DQe | DQe | | W | DQd | DQd | TMS | TDI | А | A0 | Α | TDO | TCK | DQe | DQe | # **Pin Definition** | Pin Name | I/O | Pin Description | |------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0<br>A1<br>A | Input-<br>Synchronous | Address Inputs used to select one of the address locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and $CE_{1}$ , $CE_{2}$ , and $CE_{3}$ are sampled active. $A_{[1:0]}$ feed the 2-bit counter. | | BWa<br>BWb<br>BWc<br>BWd<br>BWe<br>BWf<br>BWg<br>BWh | Input-<br>Synchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. | | GW | Input-<br>Synchronous | <b>Global Write Enable Input, active LOW</b> . When asserted LOW on the rising <u>edg</u> e of CLK, a glob <u>al write</u> is conducted (ALL bytes are written, regardless of the values on $\overline{BW}_{a,b,c,d,e,f,g,h}$ and $\overline{BWE}$ ). | | BWE | Input-<br>Synchronous | <b>Byte Write Enable Input, active LOW</b> . Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | # Pin Definition (continued) | Pin Name | I/O | Pin Description | |----------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | Input-<br>Clock | <b>Clock Input</b> . Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. | | CE <sub>1</sub> | Input-<br>Synchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of $\underline{CLK}$ . Used in conjunction with $CE_2$ and $\overline{CE}_3$ to select/deselect the device. $\overline{ADSP}$ is ignored if $\overline{CE}_1$ is HIGH. | | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>1</sub> and CE <sub>3</sub> to select/deselect the device.(TQFP Only) | | CE <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ to select/deselect the device.(TQFP Only) | | OE | Input-<br>Asynchronous | <b>Output Enable, asynchronous input, active LOW</b> . Controls the direction of the I/O pins. When LOW, the I/O pins be <u>have</u> as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. $\overline{OE}$ is masked during the first clock of a read cycle when emerging from a deselected state. | | ADV | Input-<br>Synchronous | <b>Advance Input signal, sampled on the rising edge of CLK</b> . When asserted, it automatically increments the address in a burst cycle. | | ADSP | Input-<br>Synchronous | Address Strobe from Processor, sampled on the rising edge of CLK. When asserted $\underline{LOW}$ , A is <u>captured</u> in the address registers. $\underline{A}_{[1:0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when $\overline{CE}_1$ is deasserted HIGH. | | ADSC | Input-<br>Synchronous | Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, $\underline{A}_{[x:0]}$ is captured in the address registers. $\underline{A}_{[1:0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. | | MODE | Input-<br>Static | <b>Selects Burst Order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DDQ}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. | | ZZ | Input-<br>Asynchronous | <b>ZZ "sleep" Input</b> . This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. This pin can also be left as a NC. | | DQa, DPa<br>DQb, DPb<br>DQc, DPc<br>DQd, DPd<br>DQe, DPe<br>DQf, DPf<br>DQg, DPg<br>DQh, DPh | I/O-<br>Synchronous | <b>Bidirectional Data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by A during the previous clock rise of the read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQx and DPx are placed in a three-state condition.DQ a,b,c,d,e,f,g and h are 8 bits wide. DP a,b,c,d,e,f,g and h are 1 bit wide. | | TDO | JTAG serial output<br>Synchronous | <b>Serial data-out to the JTAG circuit</b> . Delivers data on the negative edge of TCK. (BGA Only). This pin can be left as a floating pin if JTAG is not used. | | TDI | JTAG serial input<br>Synchronous | <b>Serial data-In to the JTAG circuit</b> . Sampled on the rising edge of TCK. (BGA Only). This pin can be left as a floating pin if JTAG is not used. | | TMS | Test Mode Select<br>Synchronous | This pin controls the Test Access Port state machine. Sampled on the rising edge of TCK. (BGA Only). This pin can be left as a floating pin if JTAG is not used. | | TCK | JTAG serial clock | <b>Serial clock to the JTAG circuit</b> . (BGA Only). This pin can be left as a floating pin if JTAG is not used. | | $V_{DD}$ | Power Supply | <b>Power supply inputs to the core of the device</b> . Should be connected to 3.3V ±5% power supply. | | V <sub>SS</sub> | Ground | Ground for the core of the device. Should be connected to ground of the system. | | $V_{DDQ}$ | I/O Power Supply | Power supply for the I/O circuitry. Should be connected to a 2.375(min) to Vdd(max). | | $V_{SSQ}$ | I/O Ground | Ground for the I/O circuitry. Should be connected to ground of the system. | | 72M | _ | No connects. Reserved for address expansion. | | NC | _ | No connects. | ### **Functional Description** #### **Single Read Accesses** This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) chip enable (CE<sub>1</sub>, CE<sub>2</sub>, $\overline{\text{CE}}_3$ on TQFP, $\overline{\text{CE}}_1$ on BGA) asserted active, and (3) the write signals (GW, BWE) are all deasserted HIGH. ADSP is ignored if $\overline{\text{CE}}_1$ is HIGH. The address presented to the address inputs is stored into the address advancement logic and the Address Register while being presented to the memory core. If the OE input is asserted LOW, the requested data will be available at the data outputs a maximum to t<sub>CDV</sub> after clock rise. ADSP is ignored if CE₁ is HIGH. #### Single Write Accesses Initiated by ADSP This access is initiated when both of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and (2) Chip Enable asserted active. The address presented is loaded into the address register and the address advancement logic while being delivered to the RAM core. The write signals (GW, BWE, and BWx) and ADV inputs are ignored during this first clock cycle. If the write inputs are asserted active (see Write Cycle Descriptions table for appropriate states that indicate a write) on the next clock rise, the appropriate data will be latched and written into the device. The CY7C1441V33/CY7C1443V33/CY7C1447V33 provides byte write capability that is described in the Write Cycle Description table. Asserting the Byte Write Enable input (BWE) with the selected Byte Write (BW<sub>a,b,c,d,e,f,g,h</sub> for CY7C1447V33, BW<sub>a,b,c,d</sub> for CY7C1441V33 and BW<sub>a,b</sub> for CY7C1443V33) input will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. All I/Os are three-stated during a byte write. Because the CY7C1441V33/CY7C1443V33/CY7C1447V33 is a common I/O device, the Output Enable (OE) must be deasserted HIGH before presenting data to the DQx inputs. Doing so will three-state the output drivers. As a safety precaution, DQx are automatically three-stated whenever a write cycle is detected, regardless of the state of OE. ## Single Write Accesses Initiated by ADSC ADSC write accesses are initiated when the following conditions are satisfied: (1) ADSC is asserted LOW, (2) ADSP is deasserted HIGH, (3) Chip Enable ( $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , $\overline{\text{CE}}_3$ on TQFP, 165FBGA and 209BGA, $\overline{\text{CE}}_1$ on 119BGA) asserted active, and (4) the appropriate combination of the write inputs (GW, BWE, and BWx) are asserted active to conduct a write to the desired byte(s). ADSC is ignored if ADSP is active LOW. The address presented to A<sub>[17:0]</sub> is loaded into the address register and the address advancement logic while being delivered to the RAM core. The ADV input is ignored during this cycle. If a global write is conducted, the data presented to the DQx is written into the corresponding address location in the RAM core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. All I/Os are three-stated during a byte write because the CY7C1441V33/ CY7C1443V33/CY7C1447V33 is a common I/O device, the Output Enable (OE) must be deasserted HIGH before presenting data to the DQx inputs. Doing so will three-state the output drivers. As a safety precaution, DQx are automatically three-stated whenever a write cycle is detected, regardless of the state of OE. ### **Burst Sequences** The CY7C1441V33/CY7C1443V33/CY7C1447V33 provides a two-bit wraparound counter, fed by A<sub>[1:0]</sub>, that implements either an interleaved or linear burst sequence. to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input. Asserting ADV LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported. # **Cycle Descriptions** [1, 2, 3, 4] | Next Cycle | Add. Used | ZZ | CE <sub>3</sub> | CE <sub>2</sub> | CE <sub>1</sub> | ADSP | ADSC | ADV | OE | DQ | Write | |---------------|-----------|----|-----------------|-----------------|-----------------|------|------|-----|----|------|-------| | Unselected | None | L | Х | Х | 1 | Х | 0 | Х | Х | Hi-Z | Х | | Unselected | None | L | 1 | Х | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | None | L | Х | 0 | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | None | L | 1 | Х | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Unselected | None | L | Х | 0 | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Begin Read | External | L | 0 | 1 | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Begin Read | External | L | 0 | 1 | 0 | 1 | 0 | Х | Х | Hi-Z | Read | | Continue Read | Next | L | Х | Х | Х | 1 | 1 | 0 | 1 | Hi-Z | Read | | Continue Read | Next | L | Х | Х | Х | 1 | 1 | 0 | 0 | DQ | Read | | Continue Read | Next | L | Х | Х | 1 | Х | 1 | 0 | 1 | Hi-Z | Read | | Continue Read | Next | L | Х | Х | 1 | Х | 1 | 0 | 0 | DQ | Read | | Suspend Read | Current | L | Х | Х | Х | 1 | 1 | 1 | 1 | Hi-Z | Read | #### Notes: - X = "Don't Care." 1 = $\underline{HIGH.0} = \underline{LOW.}$ Write is defined by $\underline{BWE}$ , $\underline{BWx}$ , and $\underline{GW}$ . See Write Cycle $\underline{D}$ escriptions table. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. $\underline{CE}_1$ , $\underline{CE}_2$ , and $\underline{CE}_3$ are available only in the TQFP package. BGA package has a single chip select $\underline{CE}_1$ . # Cycle Descriptions (continued)[1, 2, 3, 4] | Suspend Read | Current | L | Х | Х | Х | 1 | 1 | 1 | 0 | DQ | Read | |----------------|----------|---|---|---|---|---|---|---|---|------|-------| | Suspend Read | Current | L | Х | Х | 1 | Х | 1 | 1 | 1 | Hi-Z | Read | | Suspend Read | Current | L | Х | Х | 1 | Х | 1 | 1 | 0 | DQ | Read | | Begin Write | Current | L | Х | Х | Х | 1 | 1 | 1 | Х | Hi-Z | Write | | Begin Write | Current | L | Х | Х | 1 | Х | 1 | 1 | Х | Hi-Z | Write | | Begin Write | External | L | 0 | 1 | 0 | 1 | 0 | Х | Х | Hi-Z | Write | | Continue Write | Next | L | Х | Х | Х | 1 | 1 | 0 | Х | Hi-Z | Write | | Continue Write | Next | L | Х | Х | 1 | Х | 1 | 0 | Х | Hi-Z | Write | | Suspend Write | Current | L | Х | Х | Х | 1 | 1 | 1 | Х | Hi-Z | Write | | Suspend Write | Current | L | Х | Х | 1 | Х | 1 | 1 | Х | Hi-Z | Write | | ZZ "sleep" | None | Н | Х | Х | Х | Х | Х | Х | Х | Hi-Z | Х | # **Interleaved Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | A[1:0] | A[1:0] | A[1:0] | A[1:0] | | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ### **Linear Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | A[1:0] | A[1:0] | A[1:0] | A[1:0] | | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | ### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\overline{\text{CEs}}$ , $\overline{\text{ADSP}}$ , and $\overline{\text{ADSC}}$ must remain inactive for the duration of $t_{ZZREC}$ after the ZZ input returns LOW. ### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min. | Max. | Unit | |-------------------|-----------------------------|------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Snooze mode standby current | $ZZ \ge V_{DD} - 0.2V$ | | 15 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2V$ | | 2t <sub>CYC</sub> | ns | | tzzrec | ZZ recovery time | ZZ ≤ 0.2V | 2t <sub>CYC</sub> | | ns | # Write Cycle Descriptions[1, 2] | Function (CY7C1441V33) | GW | BWE | BWd | BWc | BWb | BWa | |------------------------|----|-----|-----|-----|-----|-----| | Read | 1 | 1 | Х | Х | Х | Х | | Read | 1 | 0 | 1 | 1 | 1 | 1 | | Write Byte 0 – DQa | 1 | 0 | 1 | 1 | 1 | 0 | | Write Byte 1 – DQb | 1 | 0 | 1 | 1 | 0 | 1 | | Write Bytes 1, 0 | 1 | 0 | 1 | 1 | 0 | 0 | | Write Byte 2 – DQc | 1 | 0 | 1 | 0 | 1 | 1 | | Write Bytes 2, 0 | 1 | 0 | 1 | 0 | 1 | 0 | ## Write Cycle Descriptions[1, 2] | Function (CY7C1441V33) | GW | BWE | BWd | BWc | BWb | BWa | |------------------------|----|-----|-----|-----|-----|-----| | Write Bytes 2, 1 | 1 | 0 | 1 | 0 | 0 | 1 | | Write Bytes 2, 1, 0 | 1 | 0 | 1 | 0 | 0 | 0 | | Write Byte 3 – DQd | 1 | 0 | 0 | 1 | 1 | 1 | | Write Bytes 3, 0 | 1 | 0 | 0 | 1 | 1 | 0 | | Write Bytes 3, 1 | 1 | 0 | 0 | 1 | 0 | 1 | | Write Bytes 3, 1, 0 | 1 | 0 | 0 | 1 | 0 | 0 | | Write Bytes 3, 2 | 1 | 0 | 0 | 0 | 1 | 1 | | Write Bytes 3, 2, 0 | 1 | 0 | 0 | 0 | 1 | 0 | | Write Bytes 3, 2, 1 | 1 | 0 | 0 | 0 | 0 | 1 | | Write All Bytes | 1 | 0 | 0 | 0 | 0 | 0 | | Write All Bytes | 0 | Х | Х | Х | Х | X | | Function (CY7C1443V33) | GW | BWE | BWb | BWa | |---------------------------------------------------------|----|-----|-----|-----| | Read | 1 | 1 | X | Х | | Read | 1 | 0 | 1 | 1 | | Write Byte 0 – DQ <sub>[7:0]</sub> and DP <sub>0</sub> | 1 | 0 | 1 | 0 | | Write Byte 1 – DQ <sub>[15:8]</sub> and DP <sub>1</sub> | 1 | 0 | 0 | 1 | | Write All Bytes | 1 | 0 | 0 | 0 | | Write All Bytes | 0 | X | Х | Х | ### IEEE 1149.1 Serial Boundary Scan (JTAG) The CY7C1443V33/CY7C1441V33 incorporates a serial boundary scan Test Access Port (TAP) in the BGA package only. The TQFP package does not offer this functionality. This port operates in accordance with IEEE Standard 1149.1-1900, but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC standard 2.5V I/O logic levels. #### Disabling the JTAG Feature It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (VSS) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $\rm V_{DD}$ through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device. #### **Test Access Port-Test Clock** The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. #### **Test Mode Select** The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to $\frac{1}{2}$ leave this pin unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level. #### Test Data-In (TDI) The TDI pin is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the Most Significant Bit (MSB) on any register. #### Test Data Out (TDO) The TDO output pin is used to serially clock data-out from the registers. The output is active depending upon the current state of the TAP state machine (see TAP Controller State Diagram). The output changes on the falling edge of TCK. TDO is connected to the Least Significant Bit (LSB) of any register. #### **Performing a TAP Reset** A Reset is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state. ### **TAP Registers** Registers are connected between the TDI and TDO pins and allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through ### PRELIMINARY the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK. Data is output on the TDO pin on the falling edge of TCK. #### Instruction Register Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins as shown in the TAP Controller Block Diagram. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the CaptureIR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board level serial test path. #### Bypass Register To save time when serially shifting data through registers, it is sometimes advantageous to skip certain states. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW $(V_{SS})$ when the BYPASS instruction is executed. #### Boundary Scan Register The boundary scan register is connected to all the input and output pins on the SRAM. Several no connect (NC) pins are also included in the scan register to reserve pins for higher density devices. The x36 configuration has a 70-bit-long register, and the x18 configuration has a 51-bit-long register. The boundary scan register is loaded with the contents of the RAM Input and Output ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the Input and Output ring. The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. #### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table. #### **TAP Instruction Set** Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Code table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below. The TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address, data, or control signals into the SRAM and cannot preload the Input or Output buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD; rather it performs a capture of the Inputs and Output ring when these instructions are executed. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO pins. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **EXTEST** EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all 0s. EXTEST is not implemented in the TAP controller, and therefore this device is not compliant to the 1149.1 standard. The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. There is one difference between the two instructions. Unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a High-Z state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO pins and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. #### SAMPLE Z The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO pins when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the TAP controller is not fully 1149.1-compliant. When the SAMPLE/PRELOAD instructions are loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and output pins is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 10 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture set-up plus hold times ( $t_{CS}$ and $t_{CH}$ ). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and CK# captured in the boundary scan register. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. Note that since the PRELOAD part of the command is not implemented, putting the TAP into the Update to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command. # TAP Controller State Diagram<sup>[5]</sup> #### Bypass When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. ### Note: 5. The 0/1 next to each state represents the value at TMS at the rising edge of TCK. # **TAP Controller Block Diagram** TAP Electrical Characteristics Over the Operating Range<sup>[6, 7]</sup> | Parameter | Description | Test Conditions | Min. | Max. | Unit | |------------------|---------------------|----------------------------|------|-----------------------|------| | V <sub>OH1</sub> | Output HIGH Voltage | $I_{OH} = -4.0 \text{ mA}$ | 2.4 | | V | | V <sub>OH2</sub> | Output HIGH Voltage | $I_{OH} = -100 \mu A$ | 3.0 | | V | | V <sub>OL1</sub> | Output LOW Voltage | I <sub>OL</sub> = 8.0 mA | | 0.4 | V | | V <sub>OL2</sub> | Output LOW Voltage | I <sub>OL</sub> = 100 μA | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 1.8 | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage | | -0.5 | 0.8 | V | | I <sub>X</sub> | Input Load Current | $GND \le V_I \le V_{DDQ}$ | -5 | 5 | μΑ | TAP AC Switching Characteristics Over the Operating Range [8, 9] | Parameter | Description | Min. | Max. | Unit | |-------------------|-------------------------------|------|------|------| | t <sub>TCYC</sub> | TCK Clock Cycle Time | 100 | | ns | | t <sub>TF</sub> | TCK Clock Frequency | | 10 | MHz | | t <sub>TH</sub> | TCK Clock HIGH | 40 | | ns | | t <sub>TL</sub> | TCK Clock LOW | 40 | | ns | | Set-up Time | es | • | | | | t <sub>TMSS</sub> | TMS Set-up to TCK Clock Rise | 10 | | ns | | t <sub>TDIS</sub> | TDI Set-up to TCK Clock Rise | 10 | | ns | | t <sub>CS</sub> | Capture Set-up to TCK Rise | 10 | | ns | | <b>Hold Times</b> | | | | | | t <sub>TMSH</sub> | TMS Hold after TCK Clock Rise | 10 | | ns | | t <sub>TDIH</sub> | TDI Hold after Clock Rise | 10 | | ns | #### Notes: - All voltage referenced to ground. Overshoot: $V_{IH}(AC) \le V_{DD} + 1.5V$ for $t \le t_{TCYC}/2$ ; undershoot: $V_{IL}(AC) \le 0.5V$ for $t \le t_{TCYC}/2$ ; power-up: $V_{IH} < 2.6V$ and $V_{DD} < 2.4V$ and $V_{DDQ} < 1.4V$ for t < 0.5V for $t \le 0.5V$ - $t_{CS}$ and $t_{CH}$ refer to the set-up and hold time requirements of latching data from the boundary scan register. Test conditions are specified using the load in TAP AC test conditions. $t_R/t_F = 1$ ns. TAP AC Switching Characteristics Over the Operating Range (continued)[8, 9] | Parameter | Description | Min. | Max. | Unit | | |-------------------|-------------------------------|------|------|------|--| | t <sub>CH</sub> | Capture Hold after clock rise | 10 | | ns | | | Output Time | Output Times | | | | | | t <sub>TDOV</sub> | TCK Clock LOW to TDO Valid | | 20 | ns | | | t <sub>TDOX</sub> | TCK Clock LOW to TDO Invalid | 0 | | ns | | # **TAP Timing and Test Conditions** # **Identification Register Definitions** | _ | | 1 | | |---------------------------|------|-----|---------------------------------------| | Instruction Field | x 18 | x36 | Description | | Revision Number (31:29) | 000 | 000 | Reserved for version number. | | Department Number (27:25) | 101 | 101 | Department Number | | Voltage (28&24) | 00 | 00 | | | Architecture (23:21) | 000 | 000 | Architecture Type | | Memory type (20:18) | 001 | 001 | Defines type of memory | | Device Width (17:15) | 010 | 100 | Defines width of the SRAM. x36 or x18 | | Device Density (14:12) | 111 | 111 | Defines the density of the SRAM | | | | | | # **PRELIMINARY** # **Identification Register Definitions** (continued) | Instruction Field | x 18 | x36 | Description | |--------------------------|-------------|-------------|----------------------------------------------| | Revision Number (31:29) | 000 | 000 | Reserved for version number. | | Cypress JEDEC ID (11:1) | 00000110100 | 00000110100 | Allows unique identification of SRAM vendor. | | ID Register Presence (0) | 1 | 1 | Indicate the presence of an ID register. | # **Scan Register Sizes** | Register Name | Bit Size (x18) | Bit Size (x36) | |---------------|----------------|----------------| | Instruction | 3 | 3 | | Bypass | 1 | 1 | | ID | 32 | 32 | | Boundary Scan | 51 | 70 | # **Identification Codes** | Instruction | Code | Description | |----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures the Input/Output ring contents. Places the boundary scan register between the TDI and TDO. Forces all SRAM outputs to High-Z state. This instruction is not 1149.1 compliant. | | IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operation. | | SAMPLE Z | 010 | Captures the Input/Output contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a High-Z state. | | RESERVED | 011 | Do Not Use: This instruction is reserved for future use. | | SAMPLE/PRELOAD | 100 | Captures the Input/Output ring contents. Places the boundary scan register between TDI and TDO. Does not affect the SRAM operation. This instruction does not implement 1149.1 preload function and is therefore not 1149.1 compliant. | | RESERVED | 101 | Do Not Use: This instruction is reserved for future use. | | RESERVED | 110 | Do Not Use: This instruction is reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operation. | # Boundary Scan Order (1M × 36) # **Boundary Scan Order (2M × 18)** # PRELIMINARY CY7C1441V33 CY7C1443V33 CY7C1447V33 # **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied......–55°C to +125°C Supply Voltage on VDD Relative to GND ..... -0.5V to +4.6V DC Input Voltage<sup>[11]</sup>......-0.5V to V<sub>DDQ</sub> + 0.5V # Current into Outputs (LOW)......20 mA Static Discharge Voltage..... > 2001V (per MIL-STD-883, Method 3015) Latch-up Current...... > 200 mA ## **Operating Range** | Range | Ambient<br>Temperature <sup>[9]</sup> | V <sub>DD</sub> | V <sub>DDQ</sub> | |-------|---------------------------------------|-------------------|---------------------------| | Com'l | 0°C to +70°C | 3.3V + 5%/<br>-5% | 2.375V (Min.)<br>Vdd(Max) | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditi | Min. | Max. | Unit | | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|----------|----| | $V_{DD}$ | Power Supply Voltage | | | 3.135 | 3.465 | V | | $V_{DDQ}$ | I/O Supply Voltage | | | 2.375 | $V_{DD}$ | V | | V <sub>OH</sub> | | $V_{DD} = Min., I_{OH} = -4.0 \text{ mA}$ | $V_{DDQ} = 3.3V$ | 2.4 | | V | | Output HIGH | H Voltage | $V_{DD} = Min., I_{OH} = -1.0 \text{ mA}$ | $V_{DDQ} = 2.5V$ | 2.0 | | V | | V <sub>OL</sub> | | | $V_{DDQ} = 3.3V$ | | 0.4 | V | | Output LOW | / Voltage | $V_{DD} = Min., I_{OL} = 1.0 \text{ mA}$ $V_{DDQ} = 2.5 \text{V}$ | | | 0.4 | V | | V <sub>IH</sub> | | • | $V_{DDQ} = 3.3V$ | 2.0 | | V | | Input HIGH | Voltage | | $V_{DDQ} = 2.5V$ | | | V | | V <sub>IL</sub> | [44] | | $V_{DDQ} = 3.3V$ | -0.3 | 8.0 | V | | Input LOW \ | /oltage <sup>[11]</sup> | | $V_{DDQ} = 2.5V$ | | 0.7 | V | | I <sub>X</sub> | Input Load Current | $GND \le V_I \le V_{DDQ}$ | • | | 5 | μΑ | | | Input Current of MODE | | | | 30 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | GND ≤ V <sub>I</sub> ≤ V <sub>DDQ.</sub> Output Disabled | | | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply | $V_{DD} = Max., I_{OUT} = 0 mA,$<br>$f = f_{MAX} = 1/t_{CYC}$ | 150 MHz | | TBD | mA | | | | | 133 MHz | | TBD | mA | | | | | 117 MHz | | TBD | mA | | I <sub>SB1</sub> | Automatic CE | | 150 MHz | | TBD | mA | | | Power-down Current—TTL Inputs | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}$<br>$f = f_{MAX} = 1/t_{CYC}$ | 133 MHz | | TBD | mA | | | Ourient—FTE inputs | I - IMAX - I/ICYC | 117 MHz | | TBD | mA | | I <sub>SB2</sub> | Automatic CE<br>Power-down<br>Current—CMOS Inputs | $\begin{array}{l} \text{Max. V}_{DD}, \text{ Device Deselected,} \\ \text{V}_{IN} \leq 0.3 \text{V or V}_{IN} \geq \text{V}_{DDQ} - \\ 0.3 \text{V, f} = 0 \end{array}$ | All speed grades | | TBD | mA | | I <sub>SB3</sub> | Automatic CE | Max. V <sub>DD</sub> , Device Deselected, | 150 MHz | | TBD | mA | | | Power-down<br>Current—CMOS Inputs | or $V_{IN} \stackrel{.}{\pounds} 0.3V$ or $V_{IN} \ge V_{DDQ} - 0.3V$ , $f = f_{MAX} = 1/f_{CYC}$ | 133 MHz | | TBD | mA | | | | 0.5 v, 1 - 1MAX - 1/1CYC | 117 MHz | | TBD | mA | | I <sub>SB4</sub> | Automatic CE<br>Power-down<br>Current—TTL Inputs | $\begin{aligned} &\text{Max. V}_{DD}, \text{ Device Deselected}, \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{ or V}_{IN} \leq \text{V}_{IL}, \text{ f} = 0 \end{aligned}$ | All speed grades | | TBD | mA | Shaded areas contain advance information. Notes: <sup>10.</sup> $T_A$ is the ambient temperature. <sup>11.</sup> Minimum voltage equals –2.0V for pulse durations of less than 20 ns. # Capacitance<sup>[13]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------------|------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | TBD | pF | | C <sub>CLK</sub> | Clock Input Capacitance | $V_{DD} = V_{DDQ} = 3.3V$ | TBD | pF | | C <sub>I/O</sub> | Input/Output Capacitance | | TBD | pF | ### **AC Test Loads and Waveforms** ### Thermal Resistance<sup>[13]</sup> | Parameter | Description | Test Conditions | BGA Typ. | TQFP Typ. | Unit | |-----------|---------------------------------------|---------------------------------------------------------------------------|----------|-----------|------| | $Q_{JA}$ | | Still Air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | TBD | TBD | °C/W | | $Q_{JC}$ | Thermal Resistance (Junction to Case) | | TBD | TBD | °C/W | ## Switching Characteristics (over the operating range) | | | 150 | | 133 | | 117 | | | |-------------------|----------------------------------------------------------|------|------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Clock | | | • | • | 1 | • | | I. | | t <sub>CYC</sub> | Clock Cycle Time | 6.7 | | 7.5 | | 8.5 | | ns | | F <sub>MAX</sub> | Maximum Operating Frequency | | 150 | | 133 | | 117 | MHz | | t <sub>CH</sub> | Clock HIGH | 2.5 | | 2.5 | | 3.0 | | ns | | t <sub>CL</sub> | Clock LOW | 2.5 | | 2.5 | | 3.0 | | ns | | Output Times | 3 | | • | | 1 | • | | I. | | t <sub>CO</sub> | Data Output Valid After CLK Rise | | 5.5 | | 6.5 | | 7.5 | ns | | t <sub>EOV</sub> | OE LOW to Output Valid <sup>[15, 17]</sup> | | 3.0 | | 3.0 | | 3.5 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[13, 14, 15, 16, 17]</sup> | | 5.0 | | 5.0 | | 5.0 | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[13, 14, 15, 16, 17]</sup> | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>EOHZ</sub> | OE HIGH to Output High-Z <sup>[13, 14, 15, 16, 17]</sup> | | 4.0 | | 4.0 | | 4.0 | ns | | t <sub>EOLZ</sub> | OE LOW to Output Low-Z <sup>[13, 14, 15, 16, 17]</sup> | 0 | | 0 | | 0 | | ns | | Set-Up Times | 3 | | | • | • | • | • | | | t <sub>AS</sub> | Address Set-up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | #### Notes: Input waveform should have a slew rate of $\geq 1$ V/ns. Tested initially and after any design or process change that may affect these parameters. Unless otherwise noted, test conditions assume signal transition time of 2.5 ns or less, timing reference levels of 1.25V, input pulse levels of 0 to 2.5V, and output loading of the specified $I_{OL}/I_{OH}$ and load capacitance. Shown in (a), (b) and (c) of AC test loads. $I_{CHZ}$ , $I_{CLZ}$ , $I_{CLZ}$ , $I_{CDZ}$ , $I_{CDZ}$ , $I_{CDZ}$ , and $I_{EOHZ}$ are specified with AC test conditions shown in part (a) of AC Test Loads. Transition is measured $\pm$ 200 mV from steady-state voltage. Voltage. At any given voltage and temperature, t<sub>EOHZ</sub> is less than t<sub>EOLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions. This parameter is sampled and not 100% tested. # Switching Characteristics (over the operating range) (continued) | | | 150 | | 133 | | 117 | | | |-------------------|-------------------------------------------------|------|------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>DS</sub> | Data Input Set-up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>ADS</sub> | ADSP, ADSC Set-up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>WES</sub> | BWE, GW, BW <sub>x</sub> Set-up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>ADVS</sub> | ADV Set-Up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>CES</sub> | Chip Select Set-Up | 1.5 | | 1.5 | | 1.5 | | ns | | Hold Times | • | | | | | | | | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>WEH</sub> | BWE, GW, BW <sub>x</sub> Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADVH</sub> | ADV Hold after CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CEH</sub> | Chip Select Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | Shaded areas contain advance information. # **Switching Waveforms** Write Cycle Timing<sup>[18,19]</sup> #### Notes: - WE is the combination of BWE, BWx, and GW to define a write cycle (see Write Cycle Descriptions table). WDx stands for Write Data to Address X. # $\begin{array}{ll} \textbf{Switching Waveforms} \\ \textbf{Read Cycle Timing}^{[18,\ 20]} \end{array} \text{ (continued)}$ #### Note: 20. RDx stands for Read Data from Address X. # Switching Waveforms (continued) $\overline{\text{WE}}$ is the combination of $\overline{\text{BWE}}$ , $\overline{\text{BWx}}$ , and $\overline{\text{GW}}$ to define a write cycle (see Write Cycle Description table). $\overline{\text{CE}}$ is the combination of $\overline{\text{CE}}_2$ and $\overline{\text{CE}}_3$ . All chip selects need to be active in order to select the device. RAx stands for Read Address X, WAx stands for Write Address X, Dx stands for Data-in X, Qx stands for Data-out X. = DON'T CARE = UNDEFINED deselected # Switching Waveforms (continued) # **Ordering Information** | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|------------------------------------------|-----------------|----------------------------------------------|--------------------| | 150 | CY7C1441V33-150AC<br>CY7C1443V33-150AC | A101 | 100-pin 14 x 20 x 1.4 mm Thin Quad Flat Pack | Commercial | | | CY7C1441V33-150BGC<br>CY7C1443V33-150BGC | BG119 | 119-ball BGA (14 x 22 x 2.4 mm) | | | | CY7C1447V33-150BX | BG209 | 209-ball FBGA (14 x 22 x 2.2 mm) | | | | CY7C1441V33-150BZC<br>CY7C1443V33-150BZC | BB165C | 165-ball FBGA (15 x 17 mm) | | | 133 | CY7C1441V33-133AC<br>CY7C1443V33-133AC | A101 | 100-pin 14 x 20 x 1.4 mm Thin Quad Flat Pack | | | | CY7C1441V33-133BGC<br>CY7C1443V33-133BGC | BG119 | 119-ball BGA (14 x 22 x 2.4 mm) | | | | CY7C1447V33-133BX | BG209 | 209-ball FBGA (14 x 22 x 2.2 mm) | | | | CY7C1441V33-133BZC<br>CY7C1443V33-133BZC | BB165C | 165-ball FBGA (15 x 17 mm) | | | 117 | CY7C1441V33-117AC<br>CY7C1443V33-117AC | A101 | 100-pin 14 x 20 x 1.4 mm Thin Quad Flat Pack | | | | CY7C1441V33-117BGC<br>CY7C1443V33-117BGC | BG119 | 119-ball BGA (14 x 22 x 2.4 mm) | | | | CY7C1447V33-117BX | BG209 | 209-ball FBGA (14 x 22 x 2.2 mm) | | | | CY7C1441V33-117BZC<br>CY7C1443V33-117BZC | BB165C | 165-ball FBGA (15 x 17 mm) | | Shaded areas contain advance information. # **Package Diagram** ### 100-pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101 DIMENSIONS ARE IN MILLIMETERS. ### Package Diagram (continued) #### 119-Lead PBGA (14 x 22 x 2.4 mm) BG119 51-85115-\*B ### Package Diagram (continued) #### 209-Lead PBGA (14 x 22 x 2.20 mm) BG209 51-85143-\*B ## Package Diagram (continued) ### 165-ball FBGA (15 x 17 x 1.20 mm) BB165C Zero Bus Latency, No Bus Latency, and NoBL are trademarks of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders. # **Document History Page** | Document Title: CY7C1441V33/CY7C1443V33/CY7C1447V33 1M x 36/2M x 18/512K x 72 Flow-through SRAM Document Number: 38-05185 | | | | | | | |---------------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|--------------------------------------------------------------------------------------|--|--| | REV. | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | | | | ** | 113763 | 04/23/02 | PKS | New Data Sheet | | | | *A | 116917 | 08/07/02 | FLX | T <sub>doh</sub> increase to 2.5 ns<br>Shaded 150-MHz device information | | | | *B | 121475 | 11/14/02 | DSG | Updated package diagrams 51-85115 (BG119) to rev. *B and 51-85143 (BG209) to rev. *B | | |