# PIN-CONTROLLED ANY-FREQUENCY, ANY-OUTPUT QUAD **CLOCK GENERATOR** #### **Features** - Low-power MultiSynth technology enables independent, any-frequency synthesis on four differential output drivers - Highly-configurable output drivers support up to four differential outputs Frequency increment/decrement or eight single-ended clock outputs or a combination of both - Low phase jitter: 0.7 ps RMS typ - High-precision synthesis allows true 0 ppm frequency accuracy on all outputs - Flexible input reference - External crystal: 8 to 30 MHz - CMOS input: 5 to 200 MHz - SSTL/HSTL input: 5 to 350 MHz - Differential input: 5 to 710 MHz - Independently-configurable outputs support any frequency or format - LVPECL/LVDS: 0.16 to 710 MHz - HCSL: 0.16 to 250 MHz - CMOS: 0.16 to 200 MHz - SSTL/HSTL: 0.16 to 350 MHz - Independent output voltage per driver - 1.5, 1.8, 2.5, or 3.3 V - Independent core supply voltage - 1.8, 2.5, or 3.3 V - feature enables glitchless frequency adjustments in 1 ppm steps - Phase adjustment on each of the output drivers with <20 ps steps - SSC on any or all outputs that is compliant to PCI Express - Optional external feedback mode allows zero-delay implementation - Loss-of-lock and loss-of-signal alarm - Simple pin control - Small size: 4x4 mm, 24-QFN - Low power: 45 mA core supply typ - Wide temperature range: -40 to +85 °C - Contact Silicon Labs for custom versions # **Applications** - Ethernet switch/router - PCI Express 2.0/3.0 - Broadcast video/audio timing - Processor and FPGA clocking - Any-frequency clock conversion - MSAN/DSLAM/PON - Fibre Channel, SAN - Telecom line cards # Description The Si5334 is a high performance, low jitter clock generator capable of synthesizing any frequency on each of the device's four differential output clocks. The device accepts an external reference clock or crystal and generates four differential clock outputs, each of which is independently configurable to any frequency up to 350 MHz and select frequencies to 710 MHz. Using Silicon Labs' patented MultiSynth technology, each output clock is generated with very low jitter and zero ppm frequency error. To provide additional design flexibility, each output clock is independently configurable to support any signal format and reference voltage. The Si5334 provides low jitter frequency synthesis with outstanding frequency flexibility in a space-saving 4 x 4 mm QFN package. The device configuration is factory or field programmed and, upon power up, the device will begin operation in the predefined configuration without user intervention. The device supports operation from a 1.8, 2.5, or 3.3 V core supply. Ordering Information: See page 24. # **Functional Block Diagram** # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |------------------------------------------------------|-------------| | 1. Electrical Specifications | 4 | | 2. Functional Description | | | 2.1. Overview | | | 2.2. Crystal/Clock Input | | | 2.3. Zero Delay Mode | | | 2.4. Breakthrough MultiSynth Technology | | | 2.5. Output Driver | | | 2.6. Output Clock Initial Phase Offset | | | 2.7. Output Clock Phase Increment and Decrement | | | 2.8. Output Clock Frequency Increment and Decrement | | | 2.9. R Divider Considerations | | | 2.10. Spread Spectrum | | | 2.11. Device Reset | | | 2.12. LOSLOL Pin | | | 2.13. Power-Up | | | 2.14. Factory Programming Options | | | 3. Pin Descriptions—Si5334 | | | 4. Device Pinout by Part Number | | | 5. Package Outline: 24-Lead QFN | | | 6. Recommended PCB Layout | | | 7. Ordering Information and Standard Frequency Plans | | | 7.1. Ordering Information | | | 7.2. Standard Frequency Plans | | | Document Change List | | | Contact Information | | # 1. Electrical Specifications **Table 1. Recommended Operating Conditions** $(V_{DD} = 1.8 \text{ V} -5\% \text{ to } +10\%, 2.5 \text{ V} \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------|-------------------|----------------|------|-----|------|------| | Ambient Temperature | T <sub>A</sub> | | -40 | 25 | 85 | °C | | | | | 2.97 | 3.3 | 3.63 | V | | Core Supply Voltage | $V_{DD}$ | | 2.25 | 2.5 | 2.75 | V | | | | | 1.71 | 1.8 | 1.98 | V | | Output Buffer Supply<br>Voltage | V <sub>DDOn</sub> | | 1.4 | _ | 3.63 | V | **Note:** All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise noted. **Table 2. Absolute Maximum Ratings** | Parameter | Symbol | Test Condition | Value | Unit | |---------------------------|------------------|-------------------------|------------------|------| | DC Supply Voltage | V <sub>DD</sub> | | -0.5 to 3.8 | V | | Storage Temperature Range | T <sub>STG</sub> | | -55 to 150 | °C | | ESD Tolerance | | HBM<br>(100 pF, 1.5 kΩ) | 2.5 | kV | | ESD Tolerance | | CDM | 550 | V | | ESD Tolerance | | MM | 175 | V | | Latch-up Tolerance | | | JESD78 Compliant | | | Junction Temperature | TJ | | 150 | °C | **Note:** Permanent device damage may occur if the Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Table 3. DC Characteristics** $(V_{DD} = 1.8 \ V -5\% \text{ to } +10\%, 2.5 \ V \pm 10\%, \text{ or } 3.3 \ V \pm 10\%, T_A = -40 \text{ to } 85 \ ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|-------------------|------------------------------------------|-----|-----|-----|------| | Core Supply Current | I <sub>DD</sub> | 100 MHz on all outputs,<br>25 MHz refclk | _ | 45 | 60 | mA | | | | LVPECL, 710 MHz | _ | _ | 30 | mA | | | | LVDS, 710 MHz | _ | _ | 8 | mA | | | | HCSL, 250 MHz<br>2 pF load | _ | _ | 20 | mA | | | I <sub>DDOx</sub> | SSTL, 350 MHz | _ | _ | 19 | mA | | Output Buffer Supply Current | | CMOS, 50 MHz<br>15 pF load | _ | _ | 28 | mA | | | | CMOS, 200 MHz<br>2 pF load, 3.3 V VDD0 | _ | _ | 20 | mA | | | | CMOS, 200 MHz<br>2 pF load, 2.5 V | _ | 13 | 17 | mA | | | | CMOS, 200 MHz<br>2 pF load, 1.8 V | _ | 11 | 15 | mA | | | | HSTL, 350 MHz | _ | _ | 19 | mA | #### **Table 4. Thermal Characteristics** | Parameter | Symbol | Test Condition | Value | Unit | |-------------------------------------------|-------------------|----------------|-------|------| | Thermal Resistance<br>Junction to Ambient | $\theta_{\sf JA}$ | Still Air | 37 | °C/W | | Thermal Resistance<br>Junction to Case | θЈС | Still Air | 25 | °C/W | ### **Table 5. Performance Characteristics** $(V_{DD} = 1.8 \ V -5\% \text{ to } +10\%, 2.5 \ V \pm 10\%, \text{ or } 3.3 \ V \pm 10\%, T_A = -40 \text{ to } 85 \ ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------|-------------------|----------------|------|-----|-----|------| | PLL Acquisition Time | t <sub>ACQ</sub> | | | | 25 | ms | | PLL Lock Range | f <sub>LOCK</sub> | | 5000 | | _ | ppm | | PLL Loop Bandwidth | $f_{BW}$ | | | 1.6 | | MHz | - 1. Outputs at integer-related frequencies and using the same driver format. - 2. Keep MultiSynth output frequency between 5 MHz to Fvco/8. - 3. Only MultiSynth0 can have frequency inc/dec but MultiSynth0 can be routed to any output. - **4.** Spread spectrum is only available on clock outputs that are at 100 MHz and have the Rn divider set to 1. **Table 5. Performance Characteristics (Continued)** $(V_{DD} = 1.8 \ V - 5\% \text{ to } + 10\%, 2.5 \ V \pm 10\%, \text{ or } 3.3 \ V \pm 10\%, T_A = -40 \text{ to } 85 \ ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|---------------------|-----------------------------------------|-------------|------|--------------------------|------| | MultiSynth Frequency Synthesis Resolution | f <sub>RES</sub> | Output frequency ≤ Fvco/8 | 0 | 0 | 1 | ppb | | CLKIN Loss of Signal Assert<br>Time | t <sub>LOS</sub> | | _ | 2.6 | 5 | μs | | CLKIN Loss of Signal De-assert<br>Time | t <sub>LOS_b</sub> | | 0.01 | 0.2 | 1 | μs | | PLL Loss of Lock Detect Time | t <sub>LOL</sub> | | _ | 5 | 10 | ms | | POR to Output Clock Valid | t <sub>RDY</sub> | | _ | _ | 2 | ms | | Input-to-Output Propagation<br>Delay | t <sub>PROP</sub> | Buffer Mode<br>(PLL Bypass) | _ | 2.5 | _ | ns | | Output-Output Skew | t <sub>DSKEW</sub> | Rn divider = 1 <sup>1</sup> | _ | _ | 100 | ps | | Programmable Initial<br>Phase Offset | P <sub>OFFSET</sub> | | <b>–</b> 45 | _ | +45 | ns | | Phase Increment/Decrement<br>Accuracy | P <sub>STEP</sub> | | _ | _ | 20 | ps | | Phase Increment/Decrement Range | P <sub>RANGE</sub> | | <b>–</b> 45 | _ | +45 | ns | | Frequency range for phase increment/decrement | f <sub>PRANGE</sub> | | _ | _ | 350 <sup>2</sup> | MHz | | Phase Increment/Decrement<br>Update Rate | P <sub>UPDATE</sub> | Pin control | _ | _ | 1500 | kHz | | Frequency Increment/<br>Decrement Step Size | f <sub>STEP</sub> | R divider not used <sup>3</sup> | 1 | _ | See<br>Note <sup>2</sup> | ppm | | Frequency Increment/ Decrement Range | f <sub>RANGE</sub> | R divider not used <sup>3</sup> | _ | _ | 350 <sup>2</sup> | MHz | | Frequency Increment/ Decrement Update Rate | f <sub>UPDATE</sub> | Pin control <sup>2,3</sup> | _ | _ | 1500 | kHz | | Spread Spectrum PP<br>Frequency Deviation | SS <sub>DEV</sub> | Clock frequency of 100 MHz <sup>4</sup> | _ | -0.5 | _ | % | | Spread Spectrum Modulation<br>Rate | SS <sub>DEV</sub> | Clock frequency of 100 MHz | 30 | _ | 33 | kHz | - 1. Outputs at integer-related frequencies and using the same driver format. - 2. Keep MultiSynth output frequency between 5 MHz to Fvco/8. - 3. Only MultiSynth0 can have frequency inc/dec but MultiSynth0 can be routed to any output. - 4. Spread spectrum is only available on clock outputs that are at 100 MHz and have the Rn divider set to 1. **Table 6. Input and Output Clock Characteristics** $(V_{DD} = 1.8 \text{ V} -5\% \text{ to } +10\%, 2.5 \text{ V} \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------------|--------------------------------|-------------------------------------|-----------|-----------------------------|-------|-----------------| | Input Clock (AC Couple | ed Differentia | I Input Clocks on Pins IN1/2 | 2, IN5/6) | | | 1 | | Frequency | f <sub>IN</sub> | | 5 | _ | 710 | MHz | | Differential Voltage<br>Swing | V <sub>PP</sub> | 710 MHz input | 0.4 | _ | 2.4 | V <sub>PP</sub> | | Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | 20%–80% | _ | _ | 1.0 | ns | | Duty Cycle <sup>1</sup> | DC | < 1 ns tr/tf | 40 | _ | 60 | % | | Input Impedance | R <sub>IN</sub> | | 10 | _ | _ | kΩ | | Input Capacitance | C <sub>IN</sub> | | _ | 3.5 | _ | pF | | Input Clock (DC-Cou | pled Single- | Ended Input Clock on Pi | ns IN3/4) | | | | | Frequency | f <sub>IN</sub> | CMOS | 5 | _ | 200 | MHz | | Input Voltage | VI | | -0.1 | _ | 3.63 | Vpp | | Input Voltage Swing | | 200 MHz | 0.8 | _ | 3.73 | V | | Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | 20%–80% | _ | _ | 2 | ns | | Duty Cycle <sup>2</sup> | DC | < 2 ns tr/tf | 40 | _ | 60 | % | | Input Capacitance | C <sub>IN</sub> | | _ | 2.0 | _ | pF | | Output Clocks (Differ | rential) | | | | | <u> </u> | | | | LVPECL, LVDS | 0.16 | _ | 350 | MHz | | F3 | £ | | 367 | _ | 466 | MHz | | Frequency <sup>3</sup> | f <sub>OUT</sub> | | 550 | _ | 710 | MHz | | | | HCSL | 0.16 | _ | 250 | MHz | | LVPECL Output | V <sub>OC</sub> | common mode | _ | V <sub>DDO</sub> –<br>1.4 V | _ | V | | Voltage | V <sub>SEPP</sub> | peak-to-peak single-<br>ended swing | 0.55 | 0.8 | 0.96 | V <sub>PP</sub> | | | V <sub>OC</sub> | common mode | 1.125 | 1.2 | 1.275 | V | | LVDS Output Voltage (2.5/3.3 V) | V <sub>SEPP</sub> | peak-to-peak single-<br>ended swing | 0.25 | 0.35 | 0.45 | V <sub>PP</sub> | | LV/DC Outro | V <sub>OC</sub> | common mode | 0.8 | 0.875 | 0.95 | V | | LVDS Output<br>Voltage (1.8 V) | V <sub>SEPP</sub> | peak-to-peak single-<br>ended swing | 0.25 | 0.35 | 0.45 | V <sub>PP</sub> | - 1. For best jitter performance, keep the input slew rate on IN1/2, IN5/6 faster than 0.3 V/ns. - 2. For best jitter performance, keep the input single ended slew rate on pins 3 or 4 faster than 1 V/ns. - 3. Only two unique frequencies above Fvco/8 can be simultaneously output, Fvco/4 and Fvco/6. - **4.** Includes effect of internal series $22 \Omega$ resistor. ## **Table 6. Input and Output Clock Characteristics (Continued)** $(V_{DD} = 1.8 \text{ V} -5\% \text{ to } +10\%, 2.5 \text{ V} \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |--------------------------------|--------------------------------|-------------------------------------|--------------------|-------|--------------------|-----------------| | | V <sub>oc</sub> | common mode | 0.35 | 0.375 | 0.400 | V | | HCSL Output Voltage | V <sub>SEPP</sub> | peak-to-peak single-<br>ended swing | 0.575 | 0.725 | 0.85 | V <sub>PP</sub> | | Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | 20%–80% | _ | _ | 450 | ps | | Duty Cycle | DC | | 45 | _ | 55 | % | | Output Clocks (Singl | e-Ended) | | | | | | | | f | CMOS | 0.16 | _ | 200 | MHz | | Frequency | fout | SSTL, HSTL | 0.16 | _ | 350 | MHz | | CMOS 20%–80%<br>Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | 2 pF load | _ | 0.45 | 0.85 | ns | | CMOS 20%–80%<br>Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | 15 pF load | _ | _ | 1.7 | ns | | CMOS Output<br>Resistance | | See Note <sup>4</sup> | _ | 50 | _ | Ω | | SSTL Output<br>Resistance | | | _ | 50 | _ | Ω | | HSTL Output<br>Resistance | | | _ | 50 | _ | Ω | | CMOS Output | V <sub>OH</sub> | 4 mA load | VDDO - 0.3 | _ | | V | | Voltage <sup>4</sup> | V <sub>OL</sub> | 4 mA load | | _ | 0.3 | V | | | V <sub>OH</sub> | SSTL-3 VDDOx = 2.97 | 0.45xVDDO+0.4<br>1 | _ | _ | V | | | V <sub>OL</sub> | to 3.63 V | _ | _ | 0.45xVDDO-<br>0.41 | V | | 0071 0 4 4 4 4 4 | V <sub>OH</sub> | COTI 2 VIDDOV 2 25 | 0.5xVDDO+0.41 | _ | _ | V | | SSTL Output Voltage | V <sub>OL</sub> | SSTL-2 VDDOx = 2.25<br>to 2.75 V | _ | _ | 0.5xVDDO-<br>0.41 | V | | | V <sub>OH</sub> | 0071 401/000 4 74 | 0.5xVDDO+0.34 | _ | | V | | | V <sub>OL</sub> | SSTL-18 VDDOx = 1.71<br>to 1.98 V | _ | _ | 0.5xVDDO-<br>0.34 | ٧ | | LIOTI O 4 AVAIL | V <sub>OH</sub> | \/DDO | 0.5xVDDO+0.3 | _ | _ | V | | HSTL Output Voltage | V <sub>OL</sub> | VDDO = 1.4 to 1.6 V | _ | _ | 0.5xVDDO -0.3 | V | | Duty Cycle | DC | | 45 | _ | 55 | % | - 1. For best jitter performance, keep the input slew rate on IN1/2, IN5/6 faster than 0.3 V/ns. - 2. For best jitter performance, keep the input single ended slew rate on pins 3 or 4 faster than 1 V/ns. - 3. Only two unique frequencies above Fvco/8 can be simultaneously output, Fvco/4 and Fvco/6. - **4.** Includes effect of internal series $22 \Omega$ resistor. **Table 7. Control Pins** (V<sub>DD</sub> = 1.8 V –5% to +10%, 2.5 V ±10%, or 3.3 V ±10%, $T_A$ = –40 to 85 °C) | Parameter | Symbol | Condition | Min | Тур | Max | Unit | | | | | |-------------------------------|--------------------------------|-------------------------------------------------|--------------|------|--------------|------|--|--|--|--| | Input Control Pins (IN3, IN4) | | | | | | | | | | | | Input Voltage Low | V <sub>IL</sub> | | | -0.1 | 0.3 x<br>VDD | V | | | | | | Input Voltage High | V <sub>IH</sub> | | 0.7 x<br>VDD | _ | 3.63 | V | | | | | | Input Capacitance | C <sub>IN</sub> | | _ | _ | 4 | pF | | | | | | Input Resistance | $R_{IN}$ | | _ | 20 | _ | kΩ | | | | | | Output Control Pins (LOSLOL) | | | | | | | | | | | | Output Voltage Low | V <sub>OL</sub> | I <sub>SINK</sub> = 3 mA | _ | 0 | 0.4 | V | | | | | | Rise/Fall Time<br>20–80% | t <sub>R</sub> /t <sub>F</sub> | $C_L < 10$ pf, pull up $\leq 1 \text{ k}\Omega$ | _ | _ | 10 | ns | | | | | # Table 8. Crystal Specifications for 8 to 11 MHz | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|-------------------|-----|-----|-----|------| | Crystal Frequency | f <sub>XTAL</sub> | 8 | - | 11 | MHz | | Load Capacitance (on-chip differential) | cL | 11 | 12 | 13 | pF | | Crystal Output Capacitance | c <sub>O</sub> | _ | | 6 | pF | | Equivalent Series Resistance | r <sub>ESR</sub> | | | 300 | Ω | | Crystal Max Drive Level | d <sub>L</sub> | 100 | _ | _ | μW | # Table 9. Crystal Specifications for 11 to 19 MHz | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|-------------------|-----|-----|-----|------| | Crystal Frequency | f <sub>XTAL</sub> | 11 | _ | 19 | MHz | | Load Capacitance (on-chip differential) | CL | 11 | 12 | 13 | pF | | Crystal Output Capacitance | c <sub>O</sub> | _ | | 5 | pF | | Equivalent Series Resistance | r <sub>ESR</sub> | _ | | 200 | Ω | | Crystal Max Drive Level | d <sub>L</sub> | 100 | _ | _ | μW | Table 10. Crystal Specifications for 19 to 26 MHz | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|-------------------|-----|-----|-----|------| | Crystal Frequency | f <sub>XTAL</sub> | 19 | | 26 | MHz | | Load Capacitance (on-chip differential) | cL | 11 | 12 | 13 | pF | | Crystal Output Capacitance | c <sub>O</sub> | | | 5 | pF | | Equivalent Series Resistance | r <sub>ESR</sub> | | | 100 | Ω | | Crystal Max Drive Level | d <sub>L</sub> | 100 | | | μW | Table 11. Crystal Specifications for 26 to 30 MHz | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|-------------------|-----|-----|-----|------| | Crystal Frequency | f <sub>XTAL</sub> | 26 | | 30 | MHz | | Load Capacitance (on-chip differential) | СГ | 11 | 12 | 13 | pF | | Crystal Output Capacitance | c <sub>O</sub> | | | 5 | pF | | Equivalent Series Resistance | r <sub>ESR</sub> | | | 75 | Ω | | Crystal Max Drive Level | d <sub>L</sub> | 100 | | | μW | Table 12. Jitter Specifications 1,2 $(V_{DD} = 1.8 \text{ V} - 5\% \text{ to } + 10\%, 2.5 \text{ V} \pm 10\%, \text{ or } 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------|-----|------|------|--------| | GbE Random Jitter<br>(12 kHz–20 MHz) <sup>3</sup> | J <sub>GBE</sub> | CLKIN = 25 MHz<br>All CLKn at 125 MHz <sup>4</sup> | _ | 0.7 | 1 | ps RMS | | GbE Random Jitter<br>(1.875–20 MHz) | R <sub>JGBE</sub> | CLKIN = 25 MHz<br>All CLKn at 125 MHz <sup>4</sup> | _ | 0.38 | 0.79 | ps RMS | | OC-12 Random Jitter<br>(12 kHz–5 MHz) | J <sub>OC12</sub> | CLKIN = 19.44 MHz<br>All CLKn at<br>155.52 MHz <sup>4</sup> | _ | 0.7 | 1 | ps RMS | | PCI Express 3.0<br>Random Jitter<br>(1.5 MHz—50 MHz) <sup>3</sup> | J <sub>PCIERJ1</sub> | CLKIN = 25 MHz<br>All CLKn at 100 MHz<br>Spread Spectrum not<br>enabled <sup>4</sup> | _ | 0.6 | 1 | ps RMS | - 1. All jitter measurements apply for LVDS/HCSL/LVPECL output format with a low noise differential input clock and are made with an Agilent 90804 oscilloscope. All RJ measurements use RJ/DJ separation. - 2. For best jitter performance, keep the single ended clock input slew rates at Pins 3 and 4 more than 1.0 V/ns and the differential clock input slew rates more than 0.3 V/ns. - 3. D<sub>J</sub> for PCI and GBE is < 5 ps pp - 4. Output MultiSynth in Integer mode. - **5.** Input frequency to the Phase Detector between 25 and 40 MHz and any output frequency $\geq$ 5 MHz. - 6. Measured in accordance with JEDEC standard 65. - 7. Rj is multiplied by 14; estimate the pp jitter from Rj over 2<sup>12</sup> rising edges. Table 12. Jitter Specifications $^{1,2}$ (Continued) ( $V_{DD} = 1.8 \ V - 5\%$ to +10%, 2.5 V ±10%, or 3.3 V ±10%, $T_A = -40$ to 85 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|--------------------| | PCI Express 3.0<br>Random Jitter<br>(12 kHz—20 MHz) <sup>3</sup> | J <sub>PCIERJ2</sub> | CLKIN = 25 MHz All CLKn at 100 MHz Spread Spectrum not enabled <sup>4</sup> | _ | 0.7 | 1 | ps RMS | | PCI Express 3.0<br>Period Jitter | | CLKIN = 25 MHz All CLKn at 100 MHz Spread Spectrum not enabled <sup>4</sup> | _ | 8 | 15 | ps pk-pk | | PCI Express 3.0<br>Cycle-Cycle Jitter | | CLKIN = 25 MHz<br>All CLKn at 100 MHz<br>Spread Spectrum not<br>enabled <sup>4</sup> | | 13 | 30 | ps pk-pk | | Period Jitter | J <sub>PER</sub> | N = 10,000 cycles <sup>5</sup> | _ | 10 | 30 | ps pk-pk | | Cycle-Cycle Jitter | J <sub>CC</sub> | N = 10,000 cycles<br>Output MultiSynth<br>operated in integer or<br>fractional mode <sup>5</sup> | _ | 9 | 29 | ps pk <sup>6</sup> | | Random Jitter<br>(12 kHz–20 MHz) | RJ | Output and feedback<br>MultiSynth in integer or<br>fractional mode <sup>5</sup> | _ | 0.7 | 1.5 | ps RMS | | Deterministic Jitter | DJ | Output MultiSynth operated in fractional mode <sup>5</sup> | _ | 3 | 15 | ps pk-pk | | Deterministic Jitter | D <sub>J</sub> | Output MultiSynth operated in integer mode <sup>5</sup> | | 2 | 10 | ps pk-pk | | Total Jitter<br>(12 kHz–20 MHz) | $T_J = D_J + 14xR_J$ | Output MultiSynth operated in fractional mode <sup>5</sup> | _ | 13 | 36 | ps pk-pk | | | (See Note <sup>7</sup> ) | Output MultiSynth operated in integer mode <sup>5</sup> | _ | 12 | 20 | ps pk-pk | - 1. All jitter measurements apply for LVDS/HCSL/LVPECL output format with a low noise differential input clock and are made with an Agilent 90804 oscilloscope. All RJ measurements use RJ/DJ separation. - 2. For best jitter performance, keep the single ended clock input slew rates at Pins 3 and 4 more than 1.0 V/ns and the differential clock input slew rates more than 0.3 V/ns. - 3. D<sub>J</sub> for PCI and GBE is < 5 ps pp - 4. Output MultiSynth in Integer mode. - **5.** Input frequency to the Phase Detector between 25 and 40 MHz and any output frequency $\geq$ 5 MHz. - **6.** Measured in accordance with JEDEC standard 65. - 7. Rj is multiplied by 14; estimate the pp jitter from Rj over 2<sup>12</sup> rising edges. **Table 13. Typical Phase Noise Performance** | Offset Frequency | 25MHz XTAL<br>to 156.25 MHz | 27 MHz Ref In<br>to 148.3517 MHz | 19.44 MHz Ref In<br>to 155.52 MHz | Units | |------------------|-----------------------------|----------------------------------|-----------------------------------|--------| | 100 Hz | -90 | -87 | -110 | | | 1 kHz | -120 | -117 | -116 | | | 10 kHz | -126 | -123 | -123 | dBc/Hz | | 100 kHz | -132 | -130 | -128 | ubc/nz | | 1 MHz | -132 | -132 | -128 | | | 10 MHz | -145 | -145 | -145 | | ## 2. Functional Description #### 2.1. Overview Figure 1. Si5334 Block Diagram The Si5334 is a high-performance, low-jitter clock generator capable of synthesizing any frequency on each of the device's four differential output clocks. The device accepts an external crystal from 8 to 30 MHz or an input clock ranging from 5 to 710 MHz. Each output is independently factory-programmable to any frequency up to Fvco/8 (max of 350 MHz) and select frequencies to 710 MHz. The Si5334 fractional-N PLL, comprised of a phase detector, charge pump, loop filter, VCO, and dividers, is fully integrated on chip to simplify design. Using Silicon Labs' patented MultiSynth technology, each output clock is generated with low jitter and zero ppm frequency error. The device has four MultiSynth output dividers to provide non-integer frequency synthesis on every differential output clock. The Si5334 output driver is highly flexible. The signal format of each output clock can be user-specified to support LVPECL, LVDS, HCSL, CMOS, HSTL, or SSTL. Each output clock has its own supply voltage to allow for the utmost flexibility in mixed supply operations. The core of the Si5334 has its own supply voltage that can be 1.8, 2.5, or 3.3 V. The Si5334 supports an optional zero delay mode of operation. In this mode, one of the device output clocks is fed back to the FDBK/FDBKB clock input pins to implement the PLL feedback path and nullify the phase difference between the reference input and the output clocks. The Si5334D/E/F has a pin-controlled phase increment/ decrement feature that allows the user to adjust the phase of each output clock in relation to the other output clocks. The phase of each differential output clock can be set to an accuracy of 20 ps over a range of ±45 ns. This feature is available over the 0.16 to Fvco/8 MHz frequency range at a maximum rate of phase change of 1.5 MHz. The Si5334G/H/J has a pin-controlled frequency increment/decrement feature that allows the user to change frequency in steps as small as 1 ppm of the initial frequency to as large as possible as long as the frequency at the output of the MultiSynth stays within the range of 5 MHz to Fvco/8 MHz. This feature is available on CLK0A/B only. The frequency step is glitchless. This feature is useful in applications that require a variable clock frequency. It can also be used in frequency margining applications to margin test system clocks during design/verification/test or manufacturing test applications. For EMI reduction, the Si5334K/L/M supports PCI Express 2.0 compliant spread spectrum on all output clocks that are 100 MHz. The Si5334 is pin-controlled. No I<sup>2</sup>C interface is provided. The LOLLOS output pin indicates the lock condition of the PLL. An output enable input pin is available on the Si5334A/B/C which affects all the programmed clock outputs. All device specifications are guaranteed across these three core supply voltages. Packaged in a ROHS-6, Pb-free 4x4 mm QFN package, the device supports the industrial temperature range of -40 to +85 °C. After core power is applied, the Si5334 downloads the factory-programmed NVM into RAM and begins operation. #### 2.2. Crystal/Clock Input The device can be driven from either a low frequency fundamental mode crystal (8–30 MHz) or an external reference clock (5–710 MHz). The crystal is connected across pins IN1 and IN2. The PCB traces between the crystal and the device must be kept very short to minimize stray capacitance. To ensure maximum compatibility with crystals from multiple vendors, the internal crystal oscillator provides adaptive crystal drive strength based upon the crystal frequency. The crystal load capacitors are placed on-chip to reduce external component count. If a crystal with a load capacitance outside the range specified in Tables 3–7 is supplied to the device, it will result in a slight ppm error in the device clock output frequencies. This error can be compensated for by a small change in the input to output multiplication ratio. If a reference clock is used, the device accepts a singleended input reference on IN3 or a differential LVPECL, LVDS, or HCSL source on IN1 and IN2. The input at IN3 can accept an input frequency up to 200 MHz. The signal applied at IN3 should be dc-coupled because internally this signal is ac-coupled to the receive input. A single-ended reference clock up to 350 MHz can be accoupled to IN1. A differential reference clock, such as LVPECL, LVDS or HCSL, is input on IN1,2 for frequencies up to 700 MHz. The differential input to IN1,2 requires 0.1 µF ac coupling caps to be located near the device and a 100 $\Omega$ termination resistor to be located between these caps and the transmission line going back to the differential driver. See "AN408: Termination Options for Any-Frequency, Any-Output Clock Generators and Clock Buffers" for more information on connecting input signals to IN1,2,3. This application note can be downloaded www.silabs.com/timing. #### 2.3. Zero Delay Mode A clock that is input to the Si5334 will have an unspecified amount of delay from the input pins to the output pins. The zero delay mode can be used to reduce the delay through the Si5334 to typically less than 100 ps. This is accomplished by feeding back the CLK3 output to either IN4 or IN5,6. Using CLK3 allows for an easy PCB route of this signal back to the input. The R3 divider must be set to 1 when using feedback from CLK3 to implement the zero delay mode. All output clocks that are required to have zero delay must also have their Rn divider set to 1. A single-ended signal up to 200 MHz from CLK3 can be input to IN4. A singleended signal up to 350 MHz from CLK3 can be input to IN5 using the technique shown in AN408. A differential signal up to 710 MHz from CLK3a,b must be input to IN5.IN6. The IN4 input is electrically the same as IN3 described above. The IN5,IN6 inputs are electrically the same as the IN1,IN2 inputs described above. See AN408 for additional information on signal connections for the zero delay mode. #### 2.4. Breakthrough MultiSynth Technology Next-generation timing IC architectures require a wide range of frequencies which are often non-integer related. Traditional clock architectures address this by using multiple single PLL ICs, often at the expense of BOM complexity and power. The Si5334 and Si5338 use patented MultiSynth technology to dramatically simplify timing architectures by integrating the frequency synthesis capability of 4 Phase-Locked Loops (PLLs) in a single device, greatly minimizing size and power requirements versus traditional solutions. Based on a fractional-N PLL, the heart of the architecture is a low phase noise, high frequency VCO. The VCO supplies a high frequency output clock to the MultiSynth block on each of the four independent output paths. Each MultiSynth operates as a high speed fractional divider with Silicon Labs' proprietary phase error correction to divide down the VCO clock to the required output frequency with very low jitter. The first stage of the MultiSynth architecture is a fractional-N divider which switches seamlessly between the two closest integer divider values to produce the exact output clock frequency with 0 ppm error. To eliminate phase error generated by this process, MultiSynth calculates the relative phase difference between the clock produced by the fractional-N divider and the desired output clock and dynamically adjusts the phase to match the ideal clock waveform. This novel approach makes it possible to generate any output clock frequency without sacrificing jitter performance. Based on this architecture, the output of each MultiSynth can produce any frequency from 5 to Fvco/8 MHz. To support higher frequency operation, the MultiSynth divider can be bypassed. In bypass mode integer divide ratios of 4 and 6 are supported, which allows for output frequencies of Fvco/4 and Fvco/6 MHz which translates to 367–473.3 MHz and 550–710 MHz respectively. Because each MultiSynth uses the same VCO output there are output frequency limitations when output frequencies greater than Fvco/8 are desired. For example, if 375 MHz is needed at the output of MultiSynth0, the VCO frequency would need to be 2.25 GHz. Now, all the other MultiSynths can produce any frequency from 5 MHz up to a maximum frequency of 2250/8 = 281.25 MHz. MultiSynth1,2,3 could also produce Fvco/4 = 562.5 MHz or Fvco/6 = 375 MHz. Only two unique frequencies above Fvco/8 can be output: Fvco/6 and Fvco/4. #### 2.5. Output Driver There are four clock output channels on the Si5334 (CLK0,CLK1,CLK2,CLK3) with two signal outputs per channel. Each channel may be programmed to be a differential driver or a dual single ended driver. If a channel is factory-programmed to be single ended, then the two outputs for that channel can be factory-programmed to be in-phase or out-of-phase. Si5334 output drivers can be configured as single ended CMOS, SSTL, HSTL or differential LVPECL, LVDS, and HCSL formats. The supply voltage requirement for each driver format is selectable as shown in Table 14. All unused clock output channels must have their respective VDD0x supply voltage connected to pin 7 and 24 VDD. Figure 2. Silicon Labs' MultiSynth Technology Table 14. Output Driver Signal Format Selection | VDD0x<br>Supply<br>Voltage | CMOS | SSTL | HSTL | LVPECL | LVDS | HCSL | |----------------------------|------|------|------|--------|------|------| | 1.5 | | | X | | | | | 1.8 | X | Х | | | X | Х | | 2.5 | Х | Х | | Х | Х | Х | | 3.3 | Х | Х | | Х | Х | Х | An OEB pin is provided to enable/disable the output clocks. When OEB = 0, all outputs that have been factory programmed will be on. When OEB = 1, all clock outputs that have been factory programmed will be off and held to a low level. #### 2.6. Output Clock Initial Phase Offset Each CLKn output of the Si5334 can have its own unique initial phase offset over a range of +- 45 ns with an accuracy of 20 ps. When the respective R divider is not set to 1, this function is not supported. # 2.7. Output Clock Phase Increment and Decrement The Si5334D/E/F has a pin-controlled phase increment/ decrement feature that allows the user to adjust the phase of 1 or more output clocks via pin control. Since their is only 1 pin for increment and 1 pin for decrement, each output clock channel needs to be enabled or disabled for this feature. In addition, the magnitude of the phase step must be set for each clock output channel. The phase adjustment accuracy is 20 ps over a range of ±45 ns, and the phase transition is glitchless. This feature is not available on any clock output that has Spread Spectrum enabled. The maximum clock output frequency supported in this mode of operation is Fvco/ 8, where Fvco is the frequency of the device's internal voltage controlled oscillator for the configured frequency plan. The phase can be changed at a maximum rate of 1.5 MHz. In order to increment or decrement phase it is necessary to input a positive pulse of >100ns followed by a low of >100 ns. Since this feature uses pins 3 and 4, the reference clock must be input at pins 1 and 2 or the crystal used across these pins. Once a Si5334/D/E/ F is factory-programmed, the phase increment/ decrement parameters cannot be changed. If one desires to subsequently change the phase increment/ decrement parameters on a factory-programmed part, the Si5338 clock generator must be used. If a phase decrement causes a single MultiSynth clock period to be less than 8/Fvco, all clock outputs may turn off for up to 10 clock periods and then come back on with the phase setting before the illegal decrement. # 2.8. Output Clock Frequency Increment and Decrement The Si5334G/H/J has a pin-controlled frequency increment/decrement feature that allows the user to adjust the frequency at the output of MultiSynth0 only. MultiSynth0 can be connected to any or all of the four output clock buffers with the muxes shown in the " Functional Block Diagram" on page 2. If frequency increment and decrement is required on the other clock outputs the Si5338 should be used. The magnitude of a single frequency step must be factory-programmed. Spread Spectrum and frequency increment/decrement cannot both be active on the same clock output. There is a single pin to control the frequency increment and a single pin to control the frequency decrement. The frequency increment or decrement step size can be factory-programmed from as low as 1 ppm of the initial frequency to a maximum that keeps the output of the MultiSynth within the limits of 5 MHz to Fvco/8. If a frequency increment causes the MultiSynthO output frequency to go above Fvco/8, then all output clocks may turn off for up to 10 clock cycles and then come back on at the frequency before the increment. If the output frequency needs to go below 5 MHz, refer to "2.9. R Divider Considerations" on page 16 for further information. The frequency transition is glitchless. The frequency can be changed at a maximum rate of 1.5 MHz. In order to increment or decrement frequency it is necessary to input a positive pulse of >100 ns followed by a low of > 100 ns. Since this feature uses pins 3 and 4, the reference clock must be input at pins 1 and 2 or the crystal used across these pins. Once a Si5334/G/H/J is factory-programmed, the frequency increment/decrement parameters cannot be changed. If one desires to subsequently change the frequency increment/decrement parameters on a programmed part, the Si5338 clock generator must be used. #### 2.9. R Divider Considerations When the requested output frequency of a channel is below 5 MHz, the Rn (n = 0,1,2,3) divider will automatically be set and enabled. When the Rn divider is active the step size range of the frequency increment and decrement function will decrease by the Rn divide ratio. The Rn divider can be set to $\{1, 2, 4, 8, 16, 32\}$ . Non-unity settings of R0 will affect the Finc/Fdec step size at the MultiSynth0 output. For example, if the MultiSynth0 output step size is 2.56 MHz and R0 = 8, the step size at the output of R0 will be 2.56 MHz divided by 8 = .32 MHz. When the Rn divider is set to non-unity, the initial phase of the CLKn output with respect to other CLKn outputs is not guaranteed. #### 2.10. Spread Spectrum Figure 3. Spread Spectrum Triangle Waveform To reduce the electromagnetic interference (EMI), the Si5334K/L/M supports PCI Express compliant spread spectrum on all outputs that are 100 MHz. If CLK0 has spread spectrum enabled, then the Finc/Fdec function is not available on CLK0. Spread spectrum modulation spreads the energy across many frequencies to reduce the EMI across a narrow range of frequencies. The modulation rate is the time required to transition from the maximum spread spectrum frequency to the minimum spread spectrum frequency and then back to the maximum frequency as shown in Figure 3. The Si5334K/L/M supports 0.5% downspread at a 30–33 kHz rate with a clock frequency of 100 MHz in compliance with the PCI Express standard. When pin 12 (SSPB) is low the factory-programmed clock outputs will have spread spectrum turned on. #### 2.11. Device Reset To reset the device, a power cycle must be performed. #### 2.12. LOSLOL Pin When either a Loss of LOck (LOL) or Loss of Signal (LOS) condition occurs the LOSLOL pin will assert. The LOS condition occurs when there is no input clock input to the Si5334. The loss of lock algorithm works by continuously monitoring the frequency difference between the two inputs of the phase frequency detector. When this frequency difference is greater than 1000 ppm, a loss of lock condition is declared. Note that the VCO will track the input clock frequency for up to ~50000 ppm, which will keep the inputs to the phase frequency detector at the same frequency until the PLL comes out of lock. When a clock input is removed, the LOSLOL pin will assert, and the clock outputs may drift up to 5%. When the input clock with an appropriate frequency is re-applied, the PLL will again lock. #### 2.13. Power-Up Upon powerup, the device performs an internal self-calibration before operation to optimize loop parameters and jitter performance. While the self-calibration is being performed, the device VCO is being internally controlled by the self-calibration state machine and the LOL alarm is masked. The output clocks appear after the device finishes self calibration. #### 2.14. Factory Programming Options Silicon Labs Si5334 clock generators are factory-programmable devices. The functions and frequency plans can be customized to meet the needs of your applications. Contact your local Silicon Labs sales representative. # 3. Pin Descriptions—Si5334 **Note:** Center pad must be tied to GND for normal operation. **Table 15. Si5334 Pin Descriptions** | Pin# | Pin Name | I/O | Signal Type | Description | |------|----------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | CLKIN/CLKINB. | | 1,2 | IN1/IN2 | I | Multi | These pins are used as the main differential clock input or as the XTAL input. Clock inputs to these pins must be ac-coupled. A crystal should be directly connected to pins 1,2 with the shortest traces possible. Keep the traces from pins 1,2 to the crystal as short as possible and keep other signals and radiating sources away from the crystal. When not in use, leave IN1 unconnected and IN2 connected to GND. | Table 15. Si5334 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Type | Description | |------|----------|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Keep the input level ≥ −0.1 V and < V <sub>DD</sub> +.1 V. | | | | | | REFCLKSE | | | | | | High impedance input for single-ended clock signals such as CMOS. The input should be dc-coupled. PINC | | 3 | IN3 | I | Multi | This pin function is active for devices Si5334D/E/F. A positive pulse of greater than 100 ns width (followed by >100 ns low) will increase the input to output device latency by a factory-programmed amount. The function of this pin is factory programmed. FINC | | | | | | This pin function is active for devices Si5334G/H/J. A positive pulse of greater than 100 ns width (followed by >100 ns low) will increase the output frequency of the clock output by a factory-programmed amount. The function of this pin is factory-programmed. | | | | | | If this pin is unused, it should be grounded. | | 4 | IN4 | I | LVCMOS | Keep the input level ≥ −0.1 V and < VDD+ 0.1 V. FDBKSE High Impedance input for single-ended clock signals, such as CMOS, when the zero delay mode of operation is required. This input should be dc-coupled. PDEC This pin function is active for devices Si5334D/E/F. A positive pulse of greater than 100 ns width (followed by >100 ns low) will decrease the input to output device latency by a factory-programmed amount. The function of this pin is factory-programmed. FDEC This pin function is active for devices Si5334G/H/J. A positive pulse of greater than 100 ns width (followed by >100 ns low) will decrease the output frequency of the clock output by a factory-programmed amount. The function of this pin is factory-programmed. If this pin is unused, it should be grounded. | | 5,6 | IN5/IN6 | I | Multi | FDBK/FDBKB These pins form a differential input for feedback clock signals when a zero delay mode of operation is in effect. Always AC couple into these pins. When not is use leave FDBK unconnected and connect FDBK to ground. | | 7 | VDD | VDD | Supply | Core Supply Voltage The device operates from a 1.8, 2.5, or 3.3 V supply. A 0.1 µF bypass capacitor should be located very close to this pin. | Table 15. Si5334 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Type | Description | |------|----------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | LOSLOL | 0 | Open Drain | Loss of Signal or Loss of Lock Indicator. $0 = \text{No LOS}$ or LOL condition. $1 = \text{A LOS}$ or LOL condition has occurred. For this pin a 1–5 k $\Omega$ pull-up resistor to a voltage is required. This voltage may be as high as 3.63 V regardless of the voltage on pin 7. | | 9 | CLK3B | 0 | Multi | Output Clock B for Channel 3 May be a single-ended output or half of a differential output with CLK3A being the other differential half. If unused leave this pin floating. | | 10 | CLK3A | 0 | Multi | Output Clock A for Channel 3 May be a single-ended output or half of a differential output with CLK3B being the other differential half. If unused leave this pin floating. | | 11 | VDDO3 | VDD | Supply | Output Clock Supply Voltage Supply voltage (3.3, 2.5, 1.8, or 1.5 V) for CLK3A,B. A 0.1 µF capacitor must be located very close to this pin. If CLK3 is not used, this pin must be tied to VDD (pin 7, 24). | | 12 | IN7 | ı | Supply | SSPB. When low, Spread Spectrum is enabled on every output clock that is programmed for Spread Spectrum. This option is available on the Si5334K/L/M. On an Si5334 that does not contain the spread spectrum | | | | | | functionality, this pin should be connected to GND. | | 13 | CLK2B | 0 | Multi | Output Clock B for Channel 2 May be a single-ended output or half of a differential output with CLK2A being the other differential half. If unused leave this pin floating. | | 14 | CLK2A | 0 | Multi | Output Clock A for Channel 2 May be a single-ended output or half of a differential output with CLK2B being the other differential half. If unused leave this pin floating. | | 15 | VDDO2 | VDD | Supply | Output Clock Supply Voltage. Supply voltage (3.3, 2.5, 1.8, or 1.5 V) for CLK2A,B. A 0.1 µF capacitor must be located very close to this pin. If CLK2 is not used, this pin must be tied to VDD (pin 7, 24). | | 16 | VDDO1 | VDD | Supply | Output Clock Supply Voltage. Supply voltage (3.3, 2.5, 1.8, or 1.5 V) for CLK1A,B. A 0.1 µF capacitor must be located very close to this pin. If CLK1 is not used, this pin must be tied to VDD (pin 7, 24). | Table 15. Si5334 Pin Descriptions (Continued) | Pin# | Pin Name | I/O | Signal Type | Description | |------------|----------|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17 | CLK1B | 0 | Multi | Output Clock B for Channel 1 May be a single-ended output or half of a differential output with CLK1A being the other differential half. If unused, this pin must be tied to VDD pin 24. If unused leave this pin floating. | | 18 | CLK1A | 0 | Multi | Output Clock A for Channel 1 May be a single-ended output or half of a differential output with CLK1B being the other differential half. If unused leave this pin floating. | | 19 | OEB | I | LVCMOS | Output Enable Low When low, all the factory-programmed outputs are enabled. When high all factory programmed outputs are forced to a logic low. | | 20 | VDDO0 | VDD | Supply | Output Clock Supply Voltage. Supply voltage (3.3, 2.5, 1.8, or 1.5 V) for CLK0A,B. A 0.1 µF capacitor must be located very close to this pin. If CLK0 is not used, this pin must be tied to VDD (pin 7, 24). | | 21 | CLK0B | 0 | Multi | Output Clock B for Channel 0 May be a single-ended output or half of a differential output with CLK0A being the other differential half. If unused leave this pin floating. | | 22 | CLK0A | 0 | Multi | Output Clock A for Channel 0 May be a single-ended output or half of a differential output with CLK0B being the other differential half. If unused leave this pin floating. | | 23 | RSVD_GND | GND | GND | Ground. Must be connected to system ground. | | 24 | VDD | VDD | Supply | Core Supply Voltage. The device operates from a 1.8, 2.5, or 3.3 V supply. A 0.1 µF bypass capacitor should be located very close to this pin. | | GND<br>PAD | GND | GND | GND | Ground Pad. This is the large pad in the center of the package. Device specifications cannot be guaranteed unless the ground pad is properly connected to a ground plane on the PCB. See section 6.0 for the PCB pad sizes and ground via requirements. | # 4. Device Pinout by Part Number The Si5334 is orderable in three different speed grades: Si5334A/D/G/K have a maximum output clock frequency limit of 710 MHz. Si5338B/E/H/L have a maximum output clock frequency of 350 MHz. Si5338C/F/J/M have a maximum output clock frequency of 200 MHz. Brief pin functions follow. - XTAL/CLKIN—crystal or one side of differential input clock - XTAL/CLKINB—crystal or one side of differential input clock - REFCLKSE—single-ended reference clock input - FDBKSE—single-ended feedback clock input - FDBK—differential feedback input - FDBKB—differential feedback input inverted - **FINC**—frequency increment pin - **FDEC**—frequency decrement pin - PINC—phase increment pin - PDEC—phase decrement pin - OEB—output enable low See the four groupings below for the available pin control functions on pins 3, 4 and 12. | Pin # | Function | Pin# | Function | |-------|-------------|------|----------| | 1 | XTAL/CLKIN | 13 | CLK2B | | 2 | XTAL/CLKINB | 14 | CLK2 | | 3 | REFCLKSE | 15 | VDDO2 | | 4 | FDBKSE | 16 | VDDO1 | | 5 | FDBK | 17 | CLK1B | | 6 | FDBKB | 18 | CLK1 | | 7 | VDD | 19 | OEB | | 8 | INTR | 20 | VDDO0 | | 9 | CLK3B | 21 | CLK0B | | 10 | CLK3 | 22 | CLK0 | | 11 | VDDO3 | 23 | RSVDGND | | 12 | GND | 24 | VDD | | Pin # | Function | Pin# | Function | |-------|-------------|------|----------| | 1 | XTAL/CLKIN | 13 | CLK2B | | 2 | XTAL/CLKINB | 14 | CLK2 | | 3 | PINC | 15 | VDDO2 | | 4 | PDEC | 16 | VDDO1 | | 5 | FDBK | 17 | CLK1B | | 6 | FDBKB | 18 | CLK1 | | 7 | VDD | 19 | OEB | | 8 | INTR | 20 | VDDO0 | | 9 | CLK3B | 21 | CLK0B | | 10 | CLK3 | 22 | CLK0 | | 11 | VDDO3 | 23 | RSVDGND | | 12 | GND | 24 | VDD | | Pin # | Function | Pin# | Function | |-------|-------------|------|----------| | 1 | XTAL/CLKIN | 13 | CLK2B | | 2 | XTAL/CLKINB | 14 | CLK2 | | 3 | FINC | 15 | VDDO2 | | 4 | FDEC | 16 | VDDO1 | | 5 | FDBK | 17 | CLK1B | | 6 | FDBKB | 18 | CLK1 | | 7 | VDD | 19 | OEB | | 8 | INTR | 20 | VDDO0 | | 9 | CLK3B | 21 | CLK0B | | 10 | CLK3 | 22 | CLK0 | | 11 | VDDO3 | 23 | RSVDGND | | 12 | GND | 24 | VDD | | Pin# | Function | Pin# | Function | |------|-------------|------|----------| | 1 | XTAL/CLKIN | 13 | CLK2B | | 2 | XTAL/CLKINB | 14 | CLK2 | | 3 | REFCLKSE | 15 | VDDO2 | | 4 | FDBKSE | 16 | VDDO1 | | 5 | FDBK | 17 | CLK1B | | 6 | FDBKB | 18 | CLK1 | | 7 | VDD | 19 | OEB | | 8 | INTR | 20 | VDDO0 | | 9 | CLK3B | 21 | CLK0B | | 10 | CLK3 | 22 | CLK0 | | 11 | VDDO3 | 23 | RSVDGND | | 12 | SSPB | 24 | VDD | # 5. Package Outline: 24-Lead QFN Figure 4. 24-Lead Quad Flat No-lead (QFN) | Table | 16. | <b>Package</b> | Dime | ensions | |-------|-----|----------------|------|---------| | IUDIC | | . aonage | | | | Dimension | Min | Nom | Max | |-----------|------|-----------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 4.00 BSC. | | | D2 | 2.35 | 2.50 | 2.65 | | е | | 0.50 BSC. | | | E | | 4.00 BSC. | | | E2 | 2.35 | 2.50 | 2.65 | | L | 0.30 | 0.40 | 0.50 | | aaa | | 0.10 | | | bbb | | 0.10 | | | ccc | | 0.08 | | | ddd | | 0.10 | | | eee | | 0.05 | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Outline MO-220, variation VGGD-8. - **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. # 6. Recommended PCB Layout Table 17. PCB Land Pattern | Dimension | Min | Nom | Max | |-----------|------|------|------| | P1 | 2.50 | 2.55 | 2.60 | | P2 | 2.50 | 2.55 | 2.60 | | X1 | 0.20 | 0.25 | 0.30 | | Y1 | 0.75 | 0.80 | 0.85 | | C1 | | 3.90 | | | C2 | | 3.90 | | | Е | | 0.50 | | #### Notes: #### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on the IPC-7351 guidelines. - 4. Connect the center ground pad to a ground plane with no less than five vias to a ground plane that is no more than 20 mils below it. Via drill size should be no smaller than 10 mils. A longer distance to the ground plane is allowed if more vias are used to keep the inductance from increasing. #### Solder Mask Design 5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. #### Stencil Design - **6.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 7. The stencil thickness should be 0.125 mm (5 mils). - 8. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pins. - 9. A 2x2 array of 1.0 mm square openings on 1.25 mm pitch should be used for the center ground pad. #### **Card Assembly** - 10. A No-Clean, Type-3 solder paste is recommended. - 11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. # 7. Ordering Information and Standard Frequency Plans # 7.1. Ordering Information | 1 <sup>st</sup> ( | Option Code: Clock Output Frequency Range | |-------------------|-----------------------------------------------| | Α | 0.16 MHz to 710 MHz | | В | 0.16 MHz to 350 MHz | | С | 0.16 MHz to 200 MHz | | D | 0.16 MHz to 710 MHz Phase Inc/Dec Pin Control | | E | 0.16 MHz to 350 MHz Phase Inc/Dec Pin Control | | F | 0.16 MHz to 200 MHz Phase Inc/Dec Pin Control | | G | 0.16 MHz to 710 MHz Freq Inc/Dec Pin Control | | Н | 0.16 MHz to 350 MHz Freq Inc/Dec Pin Control | | J | 0.16 MHz to 200 MHz Freq Inc/Dec Pin Control | | K | 0.16 MHz to 710 MHz SSC | | L | 0.16 MHz to 350 MHz SSC | | М | 0.16 MHz to 200 MHz SSC | | | | # 7.2. Standard Frequency Plans Table 18. Si5334 Standard Frequency Plans | | | | CLKIN | N | CLK0 | 0) | CL | CLK1 | CL | CLK2 | CLK3 | (3 | |---------------------------|-----------------------|-------|----------|-----------------|----------|-----------------|----------|-----------------|----------|-----------------|----------|-----------------| | Application | OPN | Input | Fred | Format | Fred | Format | Freq | Format | Freq | Format | Freq | Format | | | Si5334C-<br>A00099-GM | Clock | 19.4400 | 3.3 V<br>CMOS | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | 77.7600 | 3.3 V<br>LVPECL | 77.7600 | 3.3 V<br>LVPECL | | | Si5334C-<br>A00101-GM | Clock | 19.4400 | 3.3 V<br>CMOS | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | | | Si5334A-<br>A00102-GM | Clock | 19.4400 | 3.3 V<br>CMOS | 622.0800 | 3.3 V<br>LVPECL | 622.0800 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | | SONET/SDH | Si5334C-<br>A00103-GM | Clock | 38.8800 | 3.3 V<br>CMOS | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | 77.7600 | 3.3 V<br>LVPECL | 77.7600 | 3.3 V<br>LVPECL | | | Si5334C-<br>A00104-GM | Clock | 38.8800 | 3.3 V<br>CMOS | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | | | Si5334A-<br>A00105-GM | Clock | 38.8800 | 3.3 V<br>CMOS | 622.0800 | 3.3 V<br>LVPECL | 622.0800 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | | | Si5334C-<br>A00106-GM | Clock | 155.5200 | 3.3 V<br>LVPECL | 161.1328 | 3.3 V<br>LVPECL | 156.2500 | 3.3 V<br>LVPECL | 156.2500 | 3.3 V<br>LVPECL | 155.5200 | 3.3 V<br>LVPECL | | | Si5334C-<br>A00107-GM | Xtal | 25.0000 | n/a | 161.1328 | 3.3 V<br>LVPECL | 156.2500 | 3.3 V<br>LVPECL | 125.0000 | 3.3 V<br>LVPECL | 25.0000 | 3.3 V<br>CMOS | | | Si5334C-<br>A00108-GM | Clock | 25.0000 | 3.3 V<br>CMOS | 161.1328 | 3.3 V<br>LVPECL | 156.2500 | 3.3 V<br>LVPECL | 125.0000 | 3.3 V<br>LVPECL | 25.0000 | 3.3 V<br>CMOS | | | Si5334B-<br>A00109-GM | Xtal | 25.0000 | n/a | 312.5000 | 3.3 V<br>LVPECL | 156.2500 | 3.3 V<br>LVPECL | 125.0000 | 3.3 V<br>LVPECL | 62.5000 | 3.3 V<br>CMOS | | | Si5334B-<br>A00110-GM | Clock | 25.0000 | 3.3 V<br>CMOS | 312.5000 | 3.3 V<br>LVPECL | 156.2500 | 3.3 V<br>LVPECL | 125.0000 | 3.3 V<br>LVPECL | 62.5000 | 3.3 V<br>CMOS | | Ethernet/Fibre<br>Channel | Si5334C-<br>A00111-GM | Xtal | 25.0000 | n/a | 125.0000 | 3.3 V<br>CMOS | 125.0000 | 3.3 V<br>CMOS | 125.0000 | 3.3 V<br>CMOS | 125.0000 | 3.3 V<br>CMOS | | | Si5334C-<br>A00112-GM | Clock | 25.0000 | 3.3 V<br>CMOS | 125.0000 | 3.3 V<br>CMOS | 125.0000 | 3.3 V<br>CMOS | 125.0000 | 3.3 V<br>CMOS | 125.0000 | 3.3 V<br>CMOS | | | Si5334C-<br>A00113-GM | Xtal | 25.0000 | n/a | 125.0000 | 1.8 V<br>LVDS | 125.0000 | 1.8 V<br>LVDS | 125.0000 | 1.8 V<br>LVDS | 125.0000 | 1.8 V<br>LVDS | | | Si5334C-<br>A00114-GM | Clock | 25.0000 | 3.3 V<br>CMOS | 125.0000 | 1.8 V<br>LVDS | 125.0000 | 1.8 V<br>LVDS | 125.0000 | 1.8 V<br>LVDS | 125.0000 | 1.8 V<br>LVDS | | | Si5334C-<br>A00115-GM | Xtal | 25.0000 | n/a | 156.2500 | 1.8 V<br>LVDS | 156.2500 | 1.8 V<br>LVDS | 125.0000 | 1.8 V<br>LVDS | 125.0000 | 1.8 V<br>LVDS | Table 18. Si5334 Standard Frequency Plans (Continued) Table 18. Si5334 Standard Frequency Plans (Continued) | | | | CLKIN | Z | ССКО | ΚO | ე<br>ე | CLK1 | 占 | CLK2 | CLK3 | 83 | |---------------------------------------|-----------------------|-------|----------|-----------------|----------|---------------|---------|---------------|---------|---------------|---------|---------------| | Application | OPN | Input | Freq | Format | Freq | Format | Freq | Format | Freq | Format | Freq | Format | | | Si5334C-<br>A00129-GM | Clock | 19.4400 | 3.3 V<br>CMOS | 25.0000 | 3.3 V<br>CMOS | 25.0000 | 3.3 V<br>CMOS | 25.0000 | 3.3 V<br>CMOS | 25.0000 | 3.3 V<br>CMOS | | | Si5334C-<br>A00130-GM | Clock | 25.0000 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | | Synchronous<br>Ethernet (RX-<br>side) | Si5334C-<br>A00131-GM | Clock | 125.0000 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | | ` | Si5334C-<br>A00132-GM | Clock | 156.2500 | 3.3 V<br>LVPECL | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | | | Si5334C-<br>A00133-GM | Clock | 161.1328 | 3.3 V<br>LVPECL | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | 19.4400 | 3.3 V<br>CMOS | | | Si5334C-<br>A00134-GM | Clock | 19.4400 | 3.3 V<br>CMOS | 1.5440 | 3.3 V<br>CMOS | 1.5440 | 3.3 V<br>CMOS | 1.5440 | 3.3 V<br>CMOS | 1.5440 | 3.3 V<br>CMOS | | | Si5334C-<br>A00135-GM | Clock | 19.4400 | 3.3 V<br>CMOS | 2.0480 | 3.3 V<br>CMOS | 2.0480 | 3.3 V<br>CMOS | 2.0480 | 3.3 V<br>CMOS | 2.0480 | 3.3 V<br>CMOS | | PDH | Si5334C-<br>A00136-GM | Clock | 19.4400 | 3.3 V<br>CMOS | 2.0480 | 3.3 V<br>CMOS | 2.0480 | 3.3 V<br>CMOS | 1.5440 | 3.3 V<br>CMOS | 1.5440 | 3.3 V<br>CMOS | | | Si5334C-<br>A00137-GM | Clock | 19.4400 | 3.3 V<br>CMOS | 8.1920 | 3.3 V<br>CMOS | 4.0960 | 3.3 V<br>CMOS | 2.0480 | 3.3 V<br>CMOS | 2.0480 | 3.3 V<br>CMOS | | | Si5334C-<br>A00138-GM | Clock | 19.4400 | 3.3 V<br>CMOS | 44.7360 | 3.3 V<br>CMOS | 44.7360 | 3.3 V<br>CMOS | 34.3680 | 3.3 V<br>CMOS | 34.3680 | 3.3 V<br>CMOS | | | Si5334C-<br>A00139-GM | Xtal | 27.0000 | n/a | 74.2500 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | 54.0000 | 3.3 V<br>CMOS | 27.0000 | 3.3 V<br>CMOS | | | Si5334C-<br>A00140-GM | Clock | 27.0000 | 3.3 V<br>CMOS | 74.2500 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | 54.0000 | 3.3 V<br>CMOS | 27.0000 | 3.3 V<br>CMOS | | Broadcast | Si5334C-<br>A00141-GM | Xtal | 27.0000 | n/a | 74.2500 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | 27.0000 | 3.3 V<br>CMOS | | Video | Si5334C-<br>A00142-GM | Clock | 27.0000 | 3.3 V<br>CMOS | 74.2500 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | 27.0000 | 3.3 V<br>CMOS | | | Si5334C-<br>A00143-GM | Xtal | 27.0000 | n/a | 108.0000 | 3.3 V<br>LVDS | 74.2500 | 3.3 V<br>LVDS | 74.1758 | 3.3 V<br>LVDS | 54.0000 | 3.3 V<br>LVDS | | | Si5334C-<br>A00144-GM | Clock | 27.0000 | 3.3 V<br>CMOS | 108.0000 | 3.3 V<br>LVDS | 74.2500 | 3.3 V<br>LVDS | 74.1758 | 3.3 V<br>LVDS | 54.0000 | 3.3 V<br>LVDS | Table 18. Si5334 Standard Frequency Plans (Continued) Table 18. Si5334 Standard Frequency Plans (Continued) | | | | CLKIN | N | СГКО | <b>K</b> 0 | CLK1 | ۲¥ | CLK2 | K2 | CLK3 | 8 | |--------------------|-----------------------|-------|----------|---------------|----------|----------------|----------|---------------|----------|---------------|----------|---------------| | Application | OPN | Input | Fred | Format | Freq | Format | Fred | Format | Fred | Format | Fred | Format | | | Si5334C-<br>A00161-GM | Clock | 74.1758 | 3.3 V<br>CMOS | 74.2500 | 3.3 V<br>CMOS | 74.2500 | 3.3 V<br>CMOS | 74.2500 | 3.3 V<br>CMOS | 74.2500 | 3.3 V<br>CMOS | | | Si5334C-<br>A00162-GM | Clock | 74.2500 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | 74.1758 | 3.3 V<br>CMOS | | Broadcast<br>Video | Si5334C-<br>A00163-GM | Clock | 148.3516 | 3.3 V<br>LVDS | 148.5000 | 3.3 V<br>LVDS | 148.5000 | 3.3 V<br>LVDS | 148.5000 | 3.3 V<br>LVDS | 148.5000 | 3.3 V<br>LVDS | | (Continued) | Si5334B-<br>A00164-GM | Clock | 148.3516 | 3.3 V<br>LVDS | 270.0000 | 3.3 V<br>V E.E | 270.0000 | 3.3 V<br>LVDS | 270.0000 | 3.3 V<br>LVDS | 270.0000 | 3.3 V<br>LVDS | | | Si5334C-<br>A00165-GM | Clock | 148.5000 | 3.3 V<br>LVDS | 148.3516 | 3.3 V<br>LVDS | 148.3516 | 3.3 V<br>LVDS | 148.3516 | 3.3 V<br>LVDS | 148.3516 | 3.3 V<br>LVDS | | | Si5334B-<br>A00166-GM | Clock | 148.5000 | 3.3 V<br>LVDS | 270.0000 | 3.3 V<br>V E.E | 270.0000 | 3.3 V<br>LVDS | 270.0000 | 3.3 V<br>LVDS | 270.0000 | 3.3 V<br>LVDS | | *0.00 | Si5334M-<br>A00167-GM | Xtal | 25.0000 | n/a | 100.0000 | 3.3 V<br>HCSL | 100.0000 | 3.3 V<br>HCSL | 100.0000 | 3.3 V<br>HCSL | 100.0000 | 3.3 V<br>HCSL | | <u> </u> | Si5334M-<br>A00168-GM | Clock | 25.0000 | 3.3 V<br>CMOS | 100.0000 | 3.3 V<br>HCSL | 100.0000 | 3.3 V<br>HCSL | 100.0000 | 3.3 V<br>HCSL | 100.0000 | 3.3 V<br>HCSL | | Notoe. | | | | | | | | | | | | | Notes: -0.5% downspread enabled on CLK0-CLK3 To request new frequency plans/device configurations, please contact your local Silicon Labs sales representative. ## **DOCUMENT CHANGE LIST** #### Revision 0.1 to Revision 0.15 - Updated tables for ac/dc specs to remove TBDs. - Updated ordering OPN in Table 10 from 34C to 34M-00167/00168-GM. - Updated SSC information for correct part number. - Removed diagram in Section 3. - Corrected Pin 12 description - Removed low-power LVPECL mode. - Updated pin descriptions to say 710 MHz. - Added PCB layout notes on via requirements for GND pad. - Removed description of field programming as this is not supported. #### Revision 0.15 to Revision 0.16 - Changed cycle-cycle jitter spec from pk-pk to pk. - Change refclk1 pin name to refclkse. # Si5334 ## **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.