Advance Information MPC875EC Rev. 2.0, 12/2003 MPC875/MPC870 Hardware Specifications This hardware specification contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the MPC875/MPC870. The CPU on the MPC875/MPC870 is a 32-bit PowerPC<sup>TM</sup> core that incorporates memory management units (MMUs) and instruction and data caches and that implements the PowerPC instruction set. This hardware specification covers the following topics: | Topic | Page | |--------------------------------------------------------|------| | Section 1, "Overview" | 2 | | Section 2, "Features" | 2 | | Section 3, "Maximum Tolerated Ratings" | 8 | | Section 4, "Thermal Characteristics" | 9 | | Section 5, "Power Dissipation" | 10 | | Section 6, "DC Characteristics" | 10 | | Section 7, "Thermal Calculation and Measurement" | 11 | | Section 8, "Power Supply and Power Sequencing" | 13 | | Section 9, "Mandatory Reset Configurations" | 14 | | Section 10, "Layout Practices" | 15 | | Section 11, "Bus Signal Timing" | 16 | | Section 12, "IEEE 1149.1 Electrical Specifications" | 45 | | Section 13, "CPM Electrical Characteristics" | 47 | | Section 15, "FEC Electrical Characteristics" | 68 | | Section 16, "Mechanical Data and Ordering Information" | 72 | | Section 17, "Document Revision History" | 83 | ## 1 Overview The MPC875/MPC870 is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC875/MPC870 provides enhanced ATM functionality over that of other ATM-enabled members of the MPC860 family. Table 1 shows the functionality supported by the members of the MPC875/MPC870. | Part | Cache | | Ethernet | | scc | SMC | USB | Security | | |--------|---------|---------|----------|--------|-----|---------|-----|----------|--------| | T dit | I Cache | D Cache | 10BaseT | 10/100 | 300 | SIVIC U | | OOB | Engine | | MPC875 | 8 Kbyte | 8 Kbyte | 1 | 2 | 1 | 1 | 1 | Yes | | | MPC870 | 8 Kbyte | 8 Kbyte | _ | 2 | _ | 1 | 1 | No | | Table 1. MPC875/870 Devices ## 2 Features The MPC875/870 is comprised of three modules that each use the 32-bit internal bus: a MPC8xx core, a system integration unit (SIU), and a communications processor module (CPM). The following list summarizes the key MPC875/870 features: - Embedded MPC8xx core up to 133 MHz - Maximum frequency operation of the external bus is 80 MHz (in 1:1 mode) - The 133-MHz core frequency supports 2:1 mode only. - The 66-/80-MHz core frequencies support both the 1:1 and 2:1 modes. - Single-issue, 32-bit core (compatible with the PowerPC architecture definition) with thirty-two 32-bit general-purpose registers (GPRs) - The core performs branch prediction with conditional prefetch and without conditional execution. - 8-Kbyte data cache and 8-Kbyte instruction cache (see Table 1) - Instruction cache is two-way, set-associative with 256 sets in 2 blocks - Data cache is two-way, set-associative with 256 sets - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks. - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis. - MMUs with 32-entry TLB, fully associative instruction and data TLBs - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups - Advanced on-chip emulation debug mode - Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits) - 32 address lines - Memory controller (eight banks) - Contains complete dynamic RAM (DRAM) controller - Each bank can be a chip select or $\overline{RAS}$ to support a DRAM bank. - Up to 30 wait states programmable per memory bank - Glueless interface to DRAM, SIMMS, SRAM, EPROMs, Flash EPROMs, and other memory devices - DRAM controller programmable to support most size and speed memory interfaces - Four $\overline{CAS}$ lines, four $\overline{WE}$ lines, and one $\overline{OE}$ line - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory) - Variable block sizes (32 Kbyte–256 Mbyte) - Selectable write protection - On-chip bus arbitration logic - General-purpose timers - Four 16-bit timers or two 32-bit timers - Gate mode can enable/disable counting. - Interrupt can be masked on reference match and event capture - Two fast Ethernet controllers (FEC)—Two 10/100 Mbps Ethernet/IEEE 802.3 CDMA/CS that interface through MII and/or RMII interfaces - System integration unit (SIU) - Bus monitor - Software watchdog - Periodic interrupt timer (PIT) - Clock synthesizer - Decrementer and time base - Reset controller - IEEE 1149.1 test access port (JTAG) - Security engine is optimized to handle all the algorithms associated with IPsec, SSL/TLS, SRTP, 802.11i, and iSCSI processing. Available on the MPC875, the security engine contains a crypto-channel, a controller, and a set of crypto hardware accelerators (CHAs). The CHAs are: - Data encryption standard execution unit (DEU) - DES, 3DES - Two key (K1, K2, K1) or three key (K1, K2, K3) - ECB and CBC modes for both DES and 3DES - Advanced encryption standard unit (AESU) - Implements the Rinjdael symmetric key cipher - ECB, CBC, and counter modes - 128-, 192-, and 256-bit key lengths - Message digest execution unit (MDEU) - SHA with 160- or 256-bit message digest - MD5 with 128-bit message digest - HMAC with either algorithm - Master/slave logic, with DMA - 32-bit address/32-bit data - Operation at 8xx bus frequency #### **Features** - Crypto-channel supporting multi-command descriptors - Integrated controller managing crypto-execution units - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes - Interrupts - Six external interrupt request (IRQ) lines - 12 port pins with interrupt capability - 23 internal interrupt sources - Programmable priority between SCCs - Programmable highest priority request - Communications processor module (CPM) - RISC controller - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT) - Supports continuous mode transmission and reception on all serial channels - 8-Kbytes of dual-port RAM - Several serial DMA (SDMA) channels to support the CPM - Three parallel I/O registers with open-drain capability - On-chip 16 × 16 multiply accumulate controller (MAC) - One operation per clock (two-clock latency, one-clock blockage) - MAC operates concurrently with other instructions - FIR loop—Four clocks per four multiplies - Four baud-rate generators - Independent (can be connected to any SCC or SMC) - Allows changes during operation - Autobaud support option - SCC (serial communication controller) - Ethernet/IEEE 802.3 optional on the SCC, supporting full 10-Mbps operation - HDLC/SDLC - HDLC bus (implements an HDLC-based local area network (LAN)) - Asynchronous HDLC to support point-to-point protocol (PPP) - AppleTalk - Universal asynchronous receiver transmitter (UART) - Synchronous UART - Serial infrared (IrDA) - Binary synchronous communication (BISYNC) - Totally transparent (bit streams) - Totally transparent (frame based with optional cyclic redundancy check (CRC)) - SMC (serial management channel) - UART (low-speed operation) - Transparent - Universal serial bus (USB)—Supports operation as a USB function endpoint, a USB host controller, or both for testing purposes (loopback diagnostics) - USB 2.0 full-/low-speed compatible - The USB function mode has the following features: - Four independent endpoints support control, bulk, interrupt, and isochronous data transfers. - CRC16 generation and checking - CRC5 checking - NRZI encoding/decoding with bit stuffing - 12- or 1.5-Mbps data rate - Flexible data buffers with multiple buffers per frame - Automatic retransmission upon transmit error - The USB host controller has the following features: - Supports control, bulk, interrupt, and isochronous data transfers - CRC16 generation and checking - NRZI encoding/decoding with bit stuffing - Supports both 12- and 1.5-Mbps data rates (automatic generation of preamble token and data rate configuration). Note that low-speed operation requires an external hub. - Flexible data buffers with multiple buffers per frame - Supports local loopback mode for diagnostics (12 Mbps only) - Serial peripheral interface (SPI) - Supports master and slave modes - Supports multiple-master operation on the same bus - Inter-integrated circuit (I<sup>2</sup>C) port - Supports master and slave modes - Supports a multiple-master environment - The MPC875 has a time-slot assigner (TSA) that supports one TDM bus (TDMb). - Allows SCC and SMC to run in multiplexed and/or non-multiplexed operation - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined - 1- or 8-bit resolution - Allows independent transmit and receive routing, frame synchronization, and clocking - Allows dynamic changes - Can be internally connected to two serial channels (one SCC and one SMC) - PCMCIA interface - Master (socket) interface, release 2.1-compliant - Supports one independent PCMCIA socket on the MPC875/MPC870 - 8 memory or I/O windows supported - Debug interface - Eight comparators: four operate on instruction address, two operate on data address, and two operate on data - Supports conditions: $= \neq < >$ - Each watchpoint can generate a break point internally. #### **Features** - Normal high and normal low power modes to conserve power - 1.8-V core and 3.3-V I/O operation with 5-V TTL compatibility - The MPC875/870 comes in a 256-pin ball grid array (PBGA) package. The MPC875 block diagram is shown in Figure 1. Figure 1. MPC875 Block Diagram The MPC870 block diagram is shown in Figure 2. Figure 2. MPC870 Block Diagram ## 3 Maximum Tolerated Ratings This section provides the maximum tolerated voltage and temperature ranges for the MPC875/870. Table 2 displays the maximum tolerated ratings, and Table 3 displays the operating temperatures. **Table 2. Maximum Tolerated Ratings** | Rating | Symbol | Value | Unit | |-----------------------------|---------------------------------------------------------------------|----------------------------------|------| | Supply voltage <sup>1</sup> | V <sub>DDL</sub> (core voltage) | -0.3 to 3.4 | V | | | V <sub>DDH</sub> (I/O<br>voltage) | -0.3 to 4 | V | | | V <sub>DDSYN</sub> | -0.3 to 3.4 | V | | | Difference<br>between<br>V <sub>DDL</sub> and<br>V <sub>DDSYN</sub> | <100 | mV | | Input voltage <sup>2</sup> | V <sub>in</sub> | GND – 0.3 to<br>V <sub>DDH</sub> | V | | Storage temperature range | T <sub>stg</sub> | -55 to +150 | °C | <sup>&</sup>lt;sup>1</sup> The power supply of the device must start its ramp from 0.0 V. **Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than VDDH. This restriction applies to power up and normal operation (that is, if the MPC875/870 is unpowered, a voltage greater than 2.5 V must not be applied to its inputs). **Table 3. Operating Temperatures** | Rating | Symbol | Value | Unit | |-------------------------------------|---------------------|-------|------| | Temperature <sup>1</sup> (standard) | T <sub>A(min)</sub> | 0 | °C | | | T <sub>j(max)</sub> | 95 | °C | | Temperature (extended) | T <sub>A(min)</sub> | -40 | °C | | | T <sub>j(max)</sub> | 100 | °C | <sup>&</sup>lt;sup>1</sup> Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>i</sub>. This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or $V_{\rm DDH}$ ). <sup>&</sup>lt;sup>2</sup> Functional operating conditions are provided with the DC electrical specifications in Table 6. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. ## 4 Thermal Characteristics Table 4 shows the thermal characteristics for the MPC875/870. Table 4. MPC875/870 Thermal Resistance Data | Rating | En | Symbol | Value | Unit | | |--------------------------------------|----------------------|---------------------------------------------|----------------------|------|------| | Junction-to-ambient <sup>1</sup> | Natural convection | vection Single-layer board (1s) | | TBD | °C/W | | | | Four-layer board (2s2p) | | TBD | | | | Airflow (200 ft/min) | irflow (200 ft/min) Single-layer board (1s) | | TBD | | | | | Four-layer board (2s2p) | $R_{\theta JMA}^{3}$ | TBD | | | Junction-to-board 4 | | | $R_{\theta JB}$ | TBD | | | Junction-to-case <sup>5</sup> | | | $R_{\theta JC}$ | TBD | | | Junction-to-package top <sup>6</sup> | Natural convection | | $\Psi_{JT}$ | TBD | | | | Airflow (200 ft/min) | | $\Psi_{JT}$ | TBD | | Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance. <sup>&</sup>lt;sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal. <sup>&</sup>lt;sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction-to-case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance. <sup>&</sup>lt;sup>6</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. # 5 Power Dissipation Table 5 provides information on power dissipation. The modes are 1:1, where CPU and bus speeds are equal, and 2:1, where CPU frequency is twice bus speed. Table 5. Power Dissipation (P<sub>D</sub>) | Die Revision | Bus<br>Mode | Frequency | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit | |--------------|-------------|-----------|----------------------|----------------------|------| | | 1:1 | 66 MHz | 310 | 390 | mW | | 0 | 1:1 | 80 MHz | 350 | 430 | mW | | | 2:1 | 133 MHz | 430 | 495 | mW | Typical power dissipation is measured at $V_{DDL} = V_{DDSYN} = 1.8 \text{ V}$ , and $V_{DDH}$ is at 3.3 V. #### NOTE The values in Table 5 represent $V_{DDL}$ -based power dissipation and do not include I/O power dissipation over $V_{DDH}$ . I/O power dissipation varies widely by application due to buffer current, depending on external circuitry. The V<sub>DDSYN</sub> power dissipation is negligible. ## 6 DC Characteristics Table 6 provides the DC electrical characteristics for the MPC875/870. **Table 6. DC Electrical Specifications** | Characteristic | Symbol | Min | Max | Unit | |----------------------------------------------------------------------|---------------------------------------------------------------------|-------|-------|------| | Operating voltage | V <sub>DDH</sub> (I/O) | 3.135 | 3.465 | V | | | V <sub>DDL</sub> (Core) | 1.7 | 1.9 | V | | | V <sub>DDSYN</sub> 1 | 1.7 | 1.9 | V | | | Difference<br>between<br>V <sub>DDL</sub> and<br>V <sub>DDSYN</sub> | _ | 100 | mV | | Input high voltage (all inputs except EXTAL and EXTCLK) <sup>2</sup> | V <sub>IH</sub> | 2.0 | 3.465 | V | $<sup>^2</sup>$ Maximum power dissipation at $\rm V_{DDL} = \rm V_{DDSYN} = 1.9~\rm V,$ and $\rm V_{DDH}$ is at 3.5 V. Table 6. DC Electrical Specifications (continued) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------|-----------|------| | Input low voltage | V <sub>IL</sub> | GND | 0.8 | V | | EXTAL, EXTCLK input high voltage | V <sub>IHC</sub> | $0.7 \times V_{DDH}$ | $V_{DDH}$ | V | | Input leakage current, Vin = 5.5 V (except TMS, $\overline{\text{TRST}}$ , DSCK and DSDI pins) for 5-V tolerant pins <sup>1</sup> | I <sub>in</sub> | _ | 100 | μA | | Input leakage current, Vin = $V_{DDH}$ (except TMS, $\overline{TRST}$ , DSCK, and DSDI) | I <sub>In</sub> | _ | 10 | μA | | Input leakage current, Vin = 0 V (except TMS, TRST, DSCK and DSDI pins) | I <sub>In</sub> | _ | 10 | μA | | Input capacitance <sup>3</sup> | C <sub>in</sub> | _ | 20 | pF | | Output high voltage, IOH = $-2.0$ mA, $V_{DDH}$ = $3.0$ V except XTAL and open-drain pins | V <sub>OH</sub> | 2.4 | _ | ٧ | | Output low voltage IOL = 2.0 mA (CLKOUT) IOL = 3.2 mA <sup>4</sup> IOL = 5.3 mA <sup>5</sup> IOL = 7.0 mA (TXD1/PA14, TXD2/PA12) IOL = 8.9 mA (TS, TA, TEA, BI, BB, HRESET, SRESET) | V <sub>OL</sub> | _ | 0.5 | V | $<sup>^{1}</sup>$ The difference between $V_{DDL}$ and $V_{DDSYN}$ cannot be more than 100 mV. ## 7 Thermal Calculation and Measurement For the following discussions, $P_D = (V_{DDL} \times I_{DDL}) + P_{I/O}$ , where $P_{I/O}$ is the power dissipation of the I/O drivers. #### **NOTE** The V<sub>DDSYN</sub> power dissipation is negligible. # 7.1 Estimation with Junction-to-Ambient Thermal Resistance An estimation of the chip junction temperature, T<sub>1</sub>, in °C can be obtained from the following equation: $$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$ where: $T_A$ = ambient temperature °C $R_{\theta JA}$ = package junction-to-ambient thermal resistance (°C/W) <sup>&</sup>lt;sup>2</sup> The signals PA[0:15], PB[14:31], PC[4:15], PD[3:15], PE(14:31), TDI, TDO, TCK, TRST, TMS, MII\_TXEN, MII\_MDIO are 5-V tolerant. The minimum voltage is still 2.0 V. <sup>&</sup>lt;sup>3</sup> Input capacitance is periodically sampled. <sup>&</sup>lt;sup>4</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), IRQ(2:4), IRQ6, RD/WR, BURST, IP\_B(0:1), PA(0:4), PA(6:7), PA(10:11), PA15, PB19, PB(23:31), PC(6:7), PC(10:13), PC15, PD8, PE(14:31), MII1\_CRS, MII\_MDIO, MII1\_TXEN, MII1\_COL. <sup>&</sup>lt;sup>5</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:7), WE(0:3), BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, OP(0:3) BADDR(28:30 #### **Thermal Calculation and Measurement** $P_D$ = power dissipation in package The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity $T_I$ – $T_A$ ) are possible. ### 7.2 Estimation with Junction-to-Case Thermal Resistance Historically, thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: $$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$ where: $R_{\theta JA}$ = junction-to-ambient thermal resistance (°C/W) $R_{\theta JC}$ = junction-to-case thermal resistance (°C/W) $R_{\theta CA}$ = case-to-ambient thermal resistance (°C/W) $R_{\theta JC}$ is device-related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance, $R_{\theta CA}$ . For instance, the user can change the airflow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required. #### 7.3 Estimation with Junction-to-Board Thermal Resistance A simple package thermal model that has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case thermal resistance covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. It has been observed that the thermal performance of most plastic packages and especially PBGA packages is strongly dependent on the board temperature. If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation: $$T_J = T_B + (R_{\theta JB} \times P_D)$$ where: $R_{\theta JB}$ = junction-to-board thermal resistance (°C/W) $T_B$ = board temperature °C $P_D$ = power dissipation in package If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and vias attaching the thermal balls to the ground plane. ## 7.4 Estimation Using Simulation When the board temperature is not known, a thermal simulation of the application is needed. The simple two-resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation. ## 7.5 Experimental Determination To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: $$T_J = T_T + (\Psi_{JT} \times P_D)$$ where: $\Psi_{IT}$ = thermal characterization parameter $T_T$ = thermocouple temperature on top of package $P_D$ = power dissipation in package The thermal characterization parameter is measured per the JESD51-2 specification published by JEDEC using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire. ### 7.6 References Semiconductor Equipment and Materials International (415) 964-5111 805 East Middlefield Rd Mountain View, CA 94043 MIL-SPEC and EIA/JESD (JEDEC) specifications 800-854-7179 or (Available from Global Engineering Documents) 303-397-7956 JEDEC Specifications http://www.jedec.org - 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54. - 2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220. # 8 Power Supply and Power Sequencing This section provides design considerations for the MPC875/870 power supply. The MPC875/870 has a core voltage ( $V_{DDL}$ ) and PLL voltage ( $V_{DDSYN}$ ), which both operate at a lower voltage than the I/O voltage $V_{DDH}$ . The I/O section of the MPC875/870 is supplied with 3.3 V across $V_{DDH}$ and $V_{SS}$ (GND). The signals PA[0:3], PA[8:11], PB15, PB[24:25]; PB[28:31], PC[4:7], PC[12:13], PC15] PD[3:15], TDI, TDO, TCK, TRST, TMS, MII\_TXEN, and MII\_MDIO are 5-V tolerant. No input can be more than 2.5 V greater than V<sub>DDH</sub>. In addition, 5 V-tolerant pins cannot exceed 5.5 V, and remaining input pins cannot exceed 3.465 V. This restriction applies to power up/down and normal operation. #### **Mandatory Reset Configurations** One consequence of multiple power supplies is that when power is initially applied, the voltage rails ramp up at different rates. The rates depend on the nature of the power supply, the type of load on each power supply, and the manner in which different voltages are derived. The following restrictions apply: - V<sub>DDL</sub> must not exceed V<sub>DDH</sub> during power up and power down. - $V_{DDL}$ must not exceed 1.9 V, and $V_{DDH}$ must not exceed 3.465 V. These cautions are necessary for the long-term reliability of the part. If they are violated, the electrostatic discharge (ESD) protection diodes are forward-biased, and excessive current can flow through these diodes. If the system power supply design does not control the voltage sequencing, the circuit shown in Figure 3 can be added to meet these requirements. The MUR420 Schottky diodes control the maximum potential difference between the external bus and core power supplies on power up, and the 1N5820 diodes regulate the maximum potential difference on power down. Figure 3. Example Voltage Sequencing Circuit # 9 Mandatory Reset Configurations The MPC875/870 requires a mandatory configuration during reset. If hardware reset configuration word (HRCW) is enabled, the HRCW[DBGC] value needs to be set to binary X1 in the HRCW and the SIUMCR[DBGC] should be programmed with the same value in the boot code after reset. This can be done by asserting the $\overline{RSTCONF}$ during $\overline{HRESET}$ assertion. If HRCW is disabled, the SIUMCR[DBGC] should be programmed with binary X1 in the boot code after reset by negating the $\overline{\text{RSTCONF}}$ during the $\overline{\text{HRESET}}$ assertion. The MBMR[GPLB4DIS], PAPAR, PADIR, PBPAR, PBDIR, PCPAR, and PCDIR need to be configured with the mandatory values in Table 7 in the boot code after the reset is negated. | Register/Configuration | Field | Value<br>(binary) | |-----------------------------------------------|----------------|-------------------| | HRCW<br>(Hardware reset configuration word) | HRCW[DBGC] | X1 | | SIUMCR<br>(SIU module configuration register) | SIUMCR[DBGC] | X1 | | MBMR (Machine B mode register) | MBMR[GPLB4DIS} | 0 | Table 7. Mandatory Reset Configuration of MPC875/870 Table 7. Mandatory Reset Configuration of MPC875/870 (continued) | Register/Configuration | Field | Value<br>(binary) | |----------------------------------------|---------------------------------------|-------------------| | PAPAR (Port A pin assignment register) | PAPAR[5:9]<br>PAPAR[12:13] | 0 | | PADIR (Port A data direction register) | PADIR[5:9]<br>PADIR[12:13] | 0 | | PBPAR (Port B pin assignment register) | PBPAR[14:18]<br>PBPAR[20:22] | 0 | | PBDIR (Port B data direction register) | PBDIR[14:8]<br>PBDIR[20:22] | 0 | | PCPAR (Port C pin assignment register) | PCPAR[4:5]<br>PCPAR[8:9]<br>PCPAR[14] | 0 | | PCDIR (Port C data direction register) | PCDIR[4:5]<br>PCDIR[8:9]<br>PCDIR[14] | 0 | | PDPAR (Port D pin assignment register) | PDPAR[3:7]<br>PDPAR[9:5] | 0 | | PDDIR (Port D data direction register) | PDDIR[3:7]<br>PDDIR[9:15] | 0 | # 10 Layout Practices Each $V_{DD}$ pin on the MPC875/870 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The $V_{DD}$ power supply should be bypassed to ground using at least four 0.1- $\mu$ F bypass capacitors located as close as possible to the four sides of the package. Each board designed should be characterized and additional appropriate decoupling capacitors should be used if required. The capacitor leads and associated printed circuit traces connecting to chip $V_{DD}$ and GND should be kept to less than half an inch per capacitor lead. At a minimum, a four-layer board employing two inner layers as $V_{DD}$ and GND planes should be used. All output pins on the MPC875/870 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the V<sub>DD</sub> and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. For more information, please refer to Section 14.4.3, "Clock Synthesizer Power (V<sub>DDSYN</sub>, V<sub>SSSYN</sub>, V<sub>SSSYN</sub>)," of the MPC885 PowerQUICC Family User's Manual. The maximum bus speed supported by the MPC875/870 is 80 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC875/870 used at 133 MHz must be configured for a 66 MHz bus). Table 8 shows the frequency ranges for standard part frequencies in 1:1 bus mode, and Table 9 shows the frequency ranges for standard part frequencies in 2:1 bus mode. Table 8. Frequency Ranges for Standard Part Frequencies (1:1 Bus Mode) | Part Frequency | 66 1 | ИHz | 80 MHz | | |----------------|------|-------|--------|-----| | | Min | Max | Min | Max | | Core frequency | 40 | 66.67 | 40 | 80 | | Bus frequency | 40 | 66.67 | 40 | 80 | Table 9. Frequency Ranges for Standard Part Frequencies (2:1 Bus Mode) | Part Frequency | 66 MHz | | 66 MHz 80 MHz | | 133 | MHz | |----------------|--------|-------|---------------|-----|-----|-----| | | Min | Max | Min | Max | Min | Max | | Core frequency | 40 | 66.67 | 40 | 80 | 40 | 133 | | Bus frequency | 20 | 33.33 | 20 | 40 | 20 | 66 | Table 10 provides the bus operation timing for the MPC875/870 at 33, 40, 66, and 80 MHz. The timing for the MPC875/870 bus shown assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays. CLKOUT assumes a 100-pF load maximum delay **Table 10. Bus Operation Timings** | Num | Characteristic | 33 MHz | | 40 MHz | | 66 MHz | | 80 MHz | | Unit | |-------|----------------------------------------------------------|--------|------|--------|------|--------|------|--------|------|-------| | Nulli | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Oiiit | | B1 | Bus period (CLKOUT), see Table 8 | _ | _ | | | _ | _ | — | _ | ns | | B1a | EXTCLK to CLKOUT phase skew | -2 | +2 | -2 | +2 | -2 | +2 | -2 | +2 | ns | | B1b | CLKOUT frequency jitter peak-to-peak | _ | 1 | _ | 1 | _ | 1 | _ | 1 | ns | | B1c | Frequency jitter on EXTCLK | _ | 0.50 | _ | 0.50 | _ | 0.50 | _ | 0.50 | % | | B1d | CLKOUT phase jitter peak-to-peak for OSCLK ≥ 15 MHz | _ | 4 | _ | 4 | _ | 4 | _ | 4 | ns | | | CLKOUT phase jitter peak-to-peak<br>for OSCLK < 15 MHz | _ | 5 | _ | 5 | _ | 5 | _ | 5 | ns | | B2 | CLKOUT pulse width low (MIN = 0.4 × B1, MAX = 0.6 × B1) | 12.1 | 18.2 | 10.0 | 15.0 | 6.1 | 9.1 | 5.0 | 7.5 | ns | | В3 | CLKOUT pulse width high (MIN = 0.4 × B1, MAX = 0.6 × B1) | 12.1 | 18.2 | 10.0 | 15.0 | 6.1 | 9.1 | 5.0 | 7.5 | ns | | B4 | CLKOUT rise time | _ | 4.00 | _ | 4.00 | _ | 4.00 | _ | 4.00 | ns | | B5 | CLKOUT fall time | _ | 4.00 | _ | 4.00 | _ | 4.00 | — | 4.00 | ns | **Table 10. Bus Operation Timings (continued)** | Num | Characteristic | 33 | MHz | 40 I | MHz | 66 I | MHz | 80 1 | ИНz | Unit | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|------|-------|------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B7 | CLKOUT to A(0:31), BADDR(28:30), RD/WR, BURST, D(0:31) output hold (MIN = 0.25 × B1) | 7.60 | _ | 6.30 | _ | 3.80 | _ | 3.13 | _ | ns | | В7а | CLKOUT to TSIZ(0:1), REG, RSV, BDIP, PTR output hold (MIN = 0.25 × B1) | 7.60 | _ | 6.30 | _ | 3.80 | _ | 3.13 | _ | ns | | B7b | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , FRZ, VFLS(0:1), VF(0:2) IWP(0:2), LWP(0:1), $\overline{STS}$ output hold (MIN = $0.25 \times B1$ ) | 7.60 | _ | 6.30 | _ | 3.80 | _ | 3.13 | _ | ns | | B8 | CLKOUT to A(0:31), BADDR(28:30)<br>RD/WR, BURST, D(0:31) valid<br>(MAX = 0.25 × B1 + 6.3) | _ | 13.80 | _ | 12.50 | _ | 10.00 | _ | 9.43 | ns | | B8a | CLKOUT to TSIZ(0:1), $\overline{\text{REG}}$ , $\overline{\text{RSV}}$ , $\overline{\text{BDIP}}$ , PTR valid (MAX = 0.25 × B1 + 6.3) | _ | 13.80 | _ | 12.50 | _ | 10.00 | _ | 9.43 | ns | | B8b | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , VFLS(0:1), VF(0:2), IWP(0:2), FRZ, LWP(0:1), $\overline{STS}$ valid $^2$ (MAX = 0.25 × B1 + 6.3) | _ | 13.80 | _ | 12.50 | _ | 10.00 | _ | 9.43 | ns | | В9 | CLKOUT to A(0:31), BADDR(28:30),<br>RD/WR, BURST, D(0:31), TSIZ(0:1), REG,<br>RSV, PTR High-Z<br>(MAX = 0.25 × B1 + 6.3) | 7.60 | 13.80 | 6.30 | 12.50 | 3.80 | 10.00 | 3.13 | 9.43 | ns | | B11 | CLKOUT to TS, BB assertion (MAX = 0.25 × B1 + 6.0) | 7.60 | 13.60 | 6.30 | 12.30 | 3.80 | 9.80 | 3.13 | 9.13 | ns | | B11a | CLKOUT to $\overline{\text{TA}}$ , $\overline{\text{BI}}$ assertion (when driven by the memory controller or PCMCIA interface) (MAX = $0.00 \times \text{B1} + 9.30^{-1}$ ) | 2.50 | 9.30 | 2.50 | 9.30 | 2.50 | 9.80 | 2.5 | 9.3 | ns | | B12 | CLKOUT to TS, BB negation (MAX = 0.25 × B1 + 4.8) | 7.60 | 12.30 | 6.30 | 11.00 | 3.80 | 8.50 | 3.13 | 7.92 | ns | | B12a | CLKOUT to $\overline{\text{TA}}$ , $\overline{\text{BI}}$ negation (when driven by the memory controller or PCMCIA interface) (MAX = $0.00 \times \text{B1} + 9.00$ ) | 2.50 | 9.00 | 2.50 | 9.00 | 2.50 | 9.00 | 2.5 | 9.00 | ns | | B13 | CLKOUT to $\overline{TS}$ , $\overline{BB}$ High-Z (MIN = 0.25 × B1) | 7.60 | 21.60 | 6.30 | 20.30 | 3.80 | 14.00 | 3.13 | 12.93 | ns | | B13a | CLKOUT to $\overline{\text{TA}}$ , $\overline{\text{BI}}$ High-Z (when driven by the memory controller or PCMCIA interface) (MIN = $0.00 \times \text{B1} + 2.5$ ) | 2.50 | 15.00 | 2.50 | 15.00 | 2.50 | 15.00 | 2.5 | 15.00 | ns | | B14 | CLKOUT to TEA assertion<br>(MAX = 0.00 × B1 + 9.00) | 2.50 | 9.00 | 2.50 | 9.00 | 2.50 | 9.00 | 2.50 | 9.00 | ns | | B15 | CLKOUT to TEA High-Z<br>(MIN = 0.00 × B1 + 2.50) | 2.50 | 15.00 | 2.50 | 15.00 | 2.50 | 15.00 | 2.50 | 15.00 | ns | | B16 | TA, BI valid to CLKOUT (setup time)<br>(MIN = 0.00 × B1 + 6.00) | 6.00 | _ | 6.00 | _ | 6.00 | _ | 6 | _ | ns | **Table 10. Bus Operation Timings (continued)** | Num | Characteristic | 33 I | MHz | 40 I | ИНz | 66 1 | MHz | 80 MHz | | Unit | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------|--------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B16a | $\overline{\text{TEA}}$ , $\overline{\text{KR}}$ , $\overline{\text{RETRY}}$ , $\overline{\text{CR}}$ valid to CLKOUT (setup time) (MIN = $0.00 \times \text{B1} + 4.5$ ) | 4.50 | _ | 4.50 | _ | 4.50 | _ | 4.50 | _ | ns | | B16b | $\overline{BB}$ , $\overline{BG}$ , $\overline{BR}$ , valid to CLKOUT (setup time)<br><sup>2</sup> (4MIN = $0.00 \times B1 + 0.00$ ) | 4.00 | _ | 4.00 | _ | 4.00 | _ | 4.00 | _ | ns | | B17 | CLKOUT to $\overline{\text{TA}}$ , $\overline{\text{TEA}}$ , $\overline{\text{BI}}$ , $\overline{\text{BB}}$ , $\overline{\text{BG}}$ , $\overline{\text{BR}}$ valid (hold time) (MIN = $0.00 \times \text{B1} + 1.00^3$ ) | 1.00 | _ | 1.00 | _ | 2.00 | | 2.00 | _ | ns | | B17a | CLKOUT to $\overline{\text{KR}}$ , $\overline{\text{RETRY}}$ , $\overline{\text{CR}}$ valid (hold time) (MIN = $0.00 \times \text{B1} + 2.00$ ) | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | | B18 | D(0:31) valid to CLKOUT rising edge (setup time) $^4$ (MIN = 0.00 × B1 + 6.00) | 6.00 | _ | 6.00 | _ | 6.00 | _ | 6.00 | _ | ns | | B19 | CLKOUT rising edge to D(0:31) valid (hold time) $^4$ (MIN = $0.00 \times B1 + 1.00^5$ ) | 1.00 | _ | 1.00 | _ | 2.00 | _ | 2.00 | _ | ns | | B20 | D(0:31) valid to CLKOUT falling edge (setup time) $^{6}$ (MIN = $0.00 \times B1 + 4.00$ ) | 4.00 | _ | 4.00 | _ | 4.00 | _ | 4.00 | _ | ns | | B21 | CLKOUT falling edge to D(0:31) valid (hold time) $^{6}$ (MIN = $0.00 \times B1 + 2.00$ ) | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | | B22 | CLKOUT rising edge to $\overline{\text{CS}}$ asserted GPCM ACS = 00 (MAX = 0.25 × B1 + 6.3) | 7.60 | 13.80 | 6.30 | 12.50 | 3.80 | 10.00 | 3.13 | 9.43 | ns | | B22a | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0 (MAX = $0.00 \times \text{B1} + 8.00$ ) | _ | 8.00 | _ | 8.00 | _ | 8.00 | _ | 8.00 | ns | | B22b | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 0 (MAX = $0.25 \times \text{B1} + 6.3$ ) | 7.60 | 13.80 | 6.30 | 12.50 | 3.80 | 10.00 | 3.13 | 9.43 | ns | | B22c | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 1 (MAX = 0.375 × B1 + 6.6) | 10.90 | 18.00 | 10.90 | 16.00 | 5.20 | 12.30 | 4.69 | 10.93 | ns | | B23 | CLKOUT rising edge to $\overline{\text{CS}}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0 & CSNT = 0 (MAX = 0.00 × B1 + 8.00) | 2.00 | 8.00 | 2.00 | 8.00 | 2.00 | 8.00 | 2.00 | 8.00 | ns | | B24 | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0 (MIN = 0.25 × B1 - 2.00) | 5.60 | _ | 4.30 | _ | 1.80 | _ | 1.13 | _ | ns | | B24a | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 11 TRLX = 0 (MIN = $0.50 \times \text{B1} - 2.00$ ) | 13.20 | _ | 10.50 | _ | 5.60 | _ | 4.25 | _ | ns | | B25 | CLKOUT rising edge to $\overline{\text{OE}}$ ,<br>WE(0:3)/BS_B[0:3] asserted<br>(MAX = 0.00 × B1 + 9.00) | _ | 9.00 | | 9.00 | | 9.00 | _ | 9.00 | ns | | B26 | CLKOUT rising edge to $\overline{\text{OE}}$ negated (MAX = 0.00 × B1 + 9.00) | 2.00 | 9.00 | 2.00 | 9.00 | 2.00 | 9.00 | 2.00 | 9.00 | ns | **Table 10. Bus Operation Timings (continued)** | Num | Characteristic | 33 I | ИНz | 40 I | ИНz | 66 1 | ИНz | 80 MHz | | Unit | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B27 | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 1 (MIN = 1.25 × B1 – 2.00) | 35.90 | _ | 29.30 | _ | 16.90 | _ | 13.60 | _ | ns | | B27a | A(0:31) and BADDR(28:30) to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 1 (MIN = 1.50 × B1 - 2.00) | 43.50 | _ | 35.50 | _ | 20.70 | _ | 16.75 | _ | ns | | B28 | CLKOUT rising edge to WE(0:3)/BS_B[0:3] negated GPCM write access CSNT = 0 (MAX = 0.00 × B1 + 9.00) | _ | 9.00 | _ | 9.00 | _ | 9.00 | _ | 9.00 | ns | | B28a | CLKOUT falling edge to $\overline{WE}(0:3)/BS\_B[0:3]$ negated GPCM write access TRLX = 0, CSNT = 1, EBDF = 0 (MAX = $0.25 \times B1 + 6.80$ ) | 7.60 | 14.30 | 6.30 | 13.00 | 3.80 | 10.50 | 3.13 | 9.93 | ns | | B28b | CLKOUT falling edge to $\overline{\text{CS}}$ negated GPCM write access TRLX = 0, CSNT = 1 ACS = 10 or ACS = 11, EBDF = 0 (MAX = 0.25 × B1 + 6.80) | _ | 14.30 | _ | 13.00 | _ | 10.50 | _ | 9.93 | ns | | B28c | CLKOUT falling edge to $\overline{WE}$ (0:3)/BS_B[0:3] negated GPCM write access TRLX = 0, CSNT = 1 write access TRLX = 0, CSNT = 1, EBDF = 1 (MAX = 0.375 × B1 + 6.6) | 10.90 | 18.00 | 10.90 | 18.00 | 5.20 | 12.30 | 4.69 | 11.29 | ns | | B28d | CLKOUT falling edge to $\overline{\text{CS}}$ negated GPCM write access TRLX = 0, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 1 (MAX = 0.375 × B1 + 6.6) | _ | 18.00 | _ | 18.00 | _ | 12.30 | _ | 11.30 | ns | | B29 | $\overline{\text{WE}}$ (0:3)/BS_B[0:3] negated to D(0:31)<br>High-Z GPCM write access, CSNT = 0,<br>EBDF = 0 (MIN = 0.25 × B1 – 2.00) | 5.60 | _ | 4.30 | _ | 1.80 | _ | 1.13 | _ | ns | | B29a | $\overline{\text{WE}}(0:3)/\text{BS}\_\text{B}[0:3]$ negated to D(0:31)<br>High-Z GPCM write access, TRLX = 0,<br>CSNT = 1, EBDF = 0<br>(MIN = 0.50 × B1 $-$ 2.00) | 13.20 | _ | 10.50 | _ | 5.60 | _ | 4.25 | _ | ns | | B29b | $\overline{\text{CS}}$ negated to D(0:31) High-Z GPCM write access, ACS = 00, TRLX = 0 & CSNT = 0 (MIN = 0.25 $\times$ B1 - 2.00) | 5.60 | _ | 4.30 | _ | 1.80 | _ | 1.13 | _ | ns | | B29c | $\overline{\text{CS}}$ negated to D(0:31) High-Z GPCM write access, TRLX = 0, CSNT = 1, ACS = 10, or ACS = 11 EBDF = 0 (MIN = $0.50 \times \text{B1} - 2.00$ ) | 13.20 | _ | 10.50 | _ | 5.60 | _ | 4.25 | _ | ns | | B29d | WE(0:3)/BS_B[0:3] negated to D(0:31)<br>High-Z GPCM write access, TRLX = 1,<br>CSNT = 1, EBDF = 0<br>(MIN = 1.50 × B1 – 2.00) | 43.50 | _ | 35.50 | _ | 20.70 | _ | 16.75 | _ | ns | **Table 10. Bus Operation Timings (continued)** | Normal | Observatoristis | 33 1 | ИHz | 40 N | ИНz | 66 N | ИHz | 80 N | ИHz | Unit | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|-------|-----|-------|-----|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B29e | $\overline{\text{CS}}$ negated to D(0:31) High-Z GPCM write access, TRLX = 1, CSNT = 1, ACS = 10, or ACS = 11, EBDF = 0 (MIN = 1.50 $\times$ B1 $-$ 2.00) | 43.50 | | 35.50 | | 20.70 | | 16.75 | | ns | | B29f | $\overline{\text{WE}}$ (0:3/BS_B[0:3]) negated to D(0:31)<br>High-Z GPCM write access, TRLX = 0,<br>CSNT = 1, EBDF = 1<br>(MIN = 0.375 × B1 – 6.30) | 5.00 | I | 3.00 | I | 0.00 | ı | 0.00 | ı | ns | | B29g | $\overline{\text{CS}}$ negated to D(0:31) High-Z GPCM write access, TRLX = 0, CSNT = 1 ACS = 10 or ACS = 11, EBDF = 1 (MIN = 0.375 × B1 - 6.30) | 5.00 | | 3.00 | | 0.00 | | 0.00 | | ns | | B29h | $\overline{\text{WE}}$ (0:3)/BS_B[0:3] negated to D(0:31)<br>High-Z GPCM write access, TRLX = 1,<br>CSNT = 1, EBDF = 1<br>(MIN = 0.375 × B1 – 3.30) | 38.40 | _ | 31.10 | _ | 17.50 | _ | 13.85 | _ | ns | | B29i | CS negated to D(0:31) (0:3) High-Z GPCM write access, TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1 (MIN = 0.375 × B1 - 3.30) | 38.40 | | 31.10 | | 17.50 | | 13.85 | | ns | | B30 | $\overline{\text{CS}}$ , $\overline{\text{WE}}$ (0:3)/BS_B[0:3] negated to A(0:31), BADDR(28:30) invalid GPCM write access $^7$ (MIN = 0.25 × B1 – 2.00) | 5.60 | _ | 4.30 | _ | 1.80 | _ | 1.13 | _ | ns | | B30a | $\begin{tabular}{ l l l l l l l l l l l l l l l l l l l$ | 13.20 | | 10.50 | | 5.60 | | 4.25 | | ns | | B30b | WE(0:3)/BS_B[0:3] negated to A(0:31) Invalid GPCM BADDR(28:30) invalid GPCM write access, TRLX = 1, CSNT = 1. CS negated to A(0:31) invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10, or ACS == 11 EBDF = 0 (MIN = 1.50 × B1 - 2.00) | 43.50 | | 35.50 | | 20.70 | | 16.75 | _ | ns | | B30c | WE(0:3)/BS_B[0:3] negated to A(0:31),<br>BADDR(28:30) invalid GPCM write<br>access, TRLX = 0, CSNT = 1. CS negated<br>to A(0:31) invalid GPCM write access,<br>TRLX = 0, CSNT = 1 ACS = 10,<br>ACS == 11, EBDF = 1<br>(MIN = 0.375 × B1 – 3.00) | 8.40 | | 6.40 | | 2.70 | | 1.70 | | ns | **Table 10. Bus Operation Timings (continued)** | Num | Characteristic | 33 I | ИНz | 40 MHz | | 66 MHz | | 80 MHz | | Unit | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|--------|-------|--------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B30d | WE(0:3)/BS_B[0:3] negated to A(0:31),<br>BADDR(28:30) invalid GPCM write access<br>TRLX = 1, CSNT =1, CS negated to<br>A(0:31) invalid GPCM write access TRLX<br>= 1, CSNT = 1, ACS = 10 or 11, EBDF = 1 | 38.67 | _ | 31.38 | _ | 17.83 | _ | 14.19 | _ | ns | | B31 | CLKOUT falling edge to $\overline{\text{CS}}$ valid, as requested by control bit CST4 in the corresponding word in the UPM (MAX = $0.00 \times \text{B1} + 6.00$ ) | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B31a | CLKOUT falling edge to $\overline{CS}$ valid, as requested by control bit CST1 in the corresponding word in the UPM (MAX = 0.25 × B1 + 6.80) | 7.60 | 14.30 | 6.30 | 13.00 | 3.80 | 10.50 | 3.13 | 10.00 | ns | | B31b | CLKOUT rising edge to $\overline{\text{CS}}$ valid, as requested by control bit CST2 in the corresponding word in the UPM (MAX = $0.00 \times \text{B1} + 8.00$ ) | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | ns | | B31c | CLKOUT rising edge to $\overline{\text{CS}}$ valid, as requested by control bit CST3 in the corresponding word in the UPM (MAX = 0.25 × B1 + 6.30) | 7.60 | 13.80 | 6.30 | 12.50 | 3.80 | 10.00 | 3.13 | 9.40 | ns | | B31d | CLKOUT falling edge to $\overline{\text{CS}}$ valid, as requested by control bit CST1 in the corresponding word in the UPM EBDF = 1 (MAX = 0.375 $\times$ B1 + 6.6) | 13.30 | 18.00 | 11.30 | 16.00 | 7.60 | 12.30 | 4.69 | 11.30 | ns | | B32 | CLKOUT falling edge to BS valid, as requested by control bit BST4 in the corresponding word in the UPM (MAX = 0.00 × B1 + 6.00) | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B32a | CLKOUT falling edge to $\overline{BS}$ valid, as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 0 (MAX = 0.25 × B1 + 6.80) | 7.60 | 14.30 | 6.30 | 13.00 | 3.80 | 10.50 | 3.13 | 10.00 | ns | | B32b | CLKOUT rising edge to BS valid, as requested by control bit BST2 in the corresponding word in the UPM (MAX = 0.00 × B1 + 8.00) | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | ns | | B32c | CLKOUT rising edge to $\overline{BS}$ valid, as requested by control bit BST3 in the corresponding word in the UPM (MAX = 0.25 × B1 + 6.80) | 7.60 | 14.30 | 6.30 | 13.00 | 3.80 | 10.50 | 3.13 | 10.00 | ns | | B32d | CLKOUT falling edge to $\overline{\text{BS}}$ valid, as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 1 (MAX = $0.375 \times \text{B1} + 6.60$ ) | 13.30 | 18.00 | 11.30 | 16.00 | 7.60 | 12.30 | 4.49 | 11.30 | ns | **Table 10. Bus Operation Timings (continued)** | Num | Characteristic | 33 I | ИНz | 40 I | MHz | 66 I | ИНz | 80 I | MHz | l l m it | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------|------|-------|----------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B33 | CLKOUT falling edge to GPL valid, as requested by control bit GxT4 in the corresponding word in the UPM (MAX = 0.00 × B1 + 6.00) | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B33a | CLKOUT rising edge to GPL valid, as requested by control bit GxT3 in the corresponding word in the UPM (MAX = 0.25 × B1 + 6.80) | 7.60 | 14.30 | 6.30 | 13.00 | 3.80 | 10.50 | 3.13 | 10.00 | ns | | B34 | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid, as requested by control bit CST4 in the corresponding word in the UPM (MIN = $0.25 \times \text{B1} - 2.00$ ) | 5.60 | _ | 4.30 | | 1.80 | _ | 1.13 | _ | ns | | B34a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid, as requested by control bit CST1 in the corresponding word in the UPM (MIN = $0.50 \times \text{B1} - 2.00$ ) | 13.20 | _ | 10.50 | | 5.60 | _ | 4.25 | _ | ns | | B34b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid, as requested by CST2 in the corresponding word in UPM (MIN = 0.75 $\times$ B1 $-$ 2.00) | 20.70 | _ | 16.70 | _ | 9.40 | _ | 6.80 | _ | ns | | B35 | A(0:31), BADDR(28:30) to $\overline{\text{CS}}$ valid, as requested by control bit BST4 in the corresponding word in the UPM (MIN = $0.25 \times \text{B1} - 2.00$ ) | 5.60 | _ | 4.30 | _ | 1.80 | _ | 1.13 | _ | ns | | B35a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid, as requested by BST1 in the corresponding word in the UPM (MIN = $0.50 \times \text{B1} - 2.00$ ) | 13.20 | _ | 10.50 | | 5.60 | _ | 4.25 | _ | ns | | B35b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid, as requested by control bit BST2 in the corresponding word in the UPM (MIN = 0.75 $\times$ B1 $-$ 2.00) | 20.70 | _ | 16.70 | _ | 9.40 | _ | 7.40 | _ | ns | | B36 | A(0:31), BADDR(28:30), and D(0:31) to GPL valid, as requested by control bit GxT4 in the corresponding word in the UPM (MIN = 0.25 × B1 – 2.00) | 5.60 | _ | 4.30 | _ | 1.80 | _ | 1.13 | _ | ns | | B37 | UPWAIT valid to CLKOUT falling edge <sup>8</sup> (MIN = 0.00 × B1 + 6.00) | 6.00 | _ | 6.00 | _ | 6.00 | _ | 6.00 | _ | ns | | B38 | CLKOUT falling edge to UPWAIT valid <sup>8</sup> (MIN = 0.00 × B1 + 1.00) | 1.00 | _ | 1.00 | _ | 1.00 | _ | 1.00 | _ | ns | | B39 | AS valid to CLKOUT rising edge 9 (MIN = 0.00 × B1 + 7.00) | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B40 | A(0:31), TSIZ(0:1), RD/WR, BURST, valid to CLKOUT rising edge (MIN = 0.00 × B1 + 7.00) | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | **Table 10. Bus Operation Timings (continued)** | Num | Characteristic | 33 MHz | | 40 MHz | | 66 MHz | | 80 MHz | | Unit | |-----|--------------------------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|--------|-----|------| | | | Min | Max | Min | Max | Min | Max | Min | Max | Oill | | B41 | TS valid to CLKOUT rising edge (setup time) (MIN = 0.00 × B1 + 7.00) | 7.00 | _ | 7.00 | _ | 7.00 | _ | 7.00 | _ | ns | | B42 | CLKOUT rising edge to $\overline{\text{TS}}$ valid (hold time) (MIN = $0.00 \times \text{B1} + 2.00$ ) | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | _ | ns | | B43 | AS negation to memory controller signals negation (MAX = TBD) | _ | TBD | _ | TBD | _ | TBD | _ | TBD | ns | <sup>1</sup> For part speeds above 50 MHz, use 9.80 ns for B11a. <sup>&</sup>lt;sup>2</sup> The timing required for BR input is relevant when the MPC875/870 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC875/870 is selected to work with the external bus arbiter. <sup>&</sup>lt;sup>3</sup> For part speeds above 50 MHz, use 2 ns for B17. <sup>&</sup>lt;sup>4</sup> The D(0:31) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the $\overline{\text{TA}}$ input signal is asserted. <sup>&</sup>lt;sup>5</sup> For part speeds above 50 MHz, use 2 ns for B19. The D(0:31) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the user-programmable machine (UPM) in the memory controller, for data beats where DLT3 = 1 in the RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.) <sup>&</sup>lt;sup>7</sup> The timing B30 refers to $\overline{CS}$ when ACS = 00 and to $\overline{WE}(0.3)$ when CSNT = 0. The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 19. <sup>&</sup>lt;sup>9</sup> The $\overline{\text{AS}}$ signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 22. Figure 4 provides the control timing diagram. - A Maximum output delay specification - (B) Minimum output hold time - (C) Minimum input setup time specification - D Minimum input hold time specification **Figure 4. Control Timing** Figure 5 provides the timing for the external clock. Figure 5. External Clock Timing Figure 6 provides the timing for the synchronous output signals. Figure 6. Synchronous Output Signals Timing Figure 7 provides the timing for the synchronous active pull-up and open-drain output signals. Figure 7. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing Figure 8 provides the timing for the synchronous input signals. Figure 8. Synchronous Input Signals Timing Figure 9 provides normal case timing for input data. It also applies to normal read accesses under the control of the user-programmable machine (UPM) in the memory controller. Figure 9. Input Data Timing in Normal Case Figure 10 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.) Figure 10. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1 Figure 11 through Figure 14 provide the timing for the external bus read controlled by various GPCM factors. Figure 11. External Bus Read Timing (GPCM Controlled—ACS = 00) Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 10) Figure 13. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11) Figure 14. External Bus Read Timing (GPCM Controlled—TRLX = 1, ACS = 10, ACS = 11) Figure 15 through Figure 17 provide the timing for the external bus write controlled by various GPCM factors. Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 0) Figure 16. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 1) Figure 17. External Bus Write Timing (GPCM Controlled—TRLX = 1, CSNT = 1) Figure 18 provides the timing for the external bus controlled by the UPM. Figure 18. External Bus Timing (UPM Controlled Signals) Figure 19 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM. Figure 19. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing Figure 20 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM. Figure 20. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing Figure 21 provides the timing for the synchronous external master access controlled by the GPCM. Figure 21. Synchronous External Master Access Timing (GPCM Handled ACS = 00) Figure 22 provides the timing for the asynchronous external master memory access controlled by the GPCM. Figure 22. Asynchronous External Master Memory Access Timing (GPCM Controlled—ACS = 00) Figure 23 provides the timing for the asynchronous external master control signals negation. Figure 23. Asynchronous External Master—Control Signals Negation Timing Table 11 provides the interrupt timing for the MPC875/870. **Table 11. Interrupt Timing** | Num | Characteristic <sup>1</sup> | All Frequencies | | Unit | |-----|-----------------------------------------------|-------------------------|-----|------| | Num | Gilalacteristic | Min | Max | | | 139 | IRQx valid to CLKOUT rising edge (setup time) | 6.00 | | ns | | 140 | IRQx hold time after CLKOUT | 2.00 | | ns | | I41 | IRQx pulse width low | 3.00 | | ns | | 142 | IRQx pulse width high | 3.00 | | ns | | I43 | IRQx edge-to-edge time | 4xT <sub>CLOCKOUT</sub> | | _ | The I39 and I40 timings describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT. Figure 24 provides the interrupt detection timing for the external level-sensitive lines. Figure 24. Interrupt Detection Timing for External Level Sensitive Lines Figure 25 provides the interrupt detection timing for the external edge-sensitive lines. Figure 25. Interrupt Detection Timing for External Edge-Sensitive Lines The I41, I42, and I43 timings are specified to allow correct functioning of the IRQ lines detection circuitry and have no direct relation with the total system interrupt latency that the MPC875/870 is able to support. #### **Bus Signal Timing** Table 12 shows the PCMCIA timing for the MPC875/870. #### **Table 12. PCMCIA Timing** | Marina | Oh ann at a riatio | 33 1 | ИНz | 40 I | ИНz | 66 1 | ИНz | 80 1 | ИHz | 11!4 | |--------|------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | P44 | A(0:31), REG valid to PCMCIA strobe asserted <sup>1</sup> (MIN = 0.75 × B1 – 2.00) | 20.70 | _ | 16.70 | _ | 9.40 | _ | 7.40 | _ | ns | | P45 | A(0:31), REG valid to ALE negation <sup>1</sup> (MIN = 1.00 × B1 – 2.00) | 28.30 | _ | 23.00 | _ | 13.20 | _ | 10.50 | _ | ns | | P46 | CLKOUT to REG valid (MAX = 0.25 × B1 + 8.00) | 7.60 | 15.60 | 6.30 | 14.30 | 3.80 | 11.80 | 3.13 | 11.13 | ns | | P47 | CLKOUT to REG invalid<br>(MIN = 0.25 × B1 + 1.00) | 8.60 | _ | 7.30 | _ | 4.80 | _ | 4.125 | _ | ns | | P48 | CLKOUT to CE1, CE2 asserted (MAX = 0.25 × B1 + 8.00) | 7.60 | 15.60 | 6.30 | 14.30 | 3.80 | 11.80 | 3.13 | 11.13 | ns | | P49 | CLKOUT to CE1, CE2 negated (MAX = 0.25 × B1 + 8.00) | 7.60 | 15.60 | 6.30 | 14.30 | 3.80 | 11.80 | 3.13 | 11.13 | ns | | P50 | CLKOUT to PCOE, IORD, PCWE, IOWR assert time (MAX = 0.00 × B1 + 11.00) | _ | 11.00 | _ | 11.00 | — | 11.00 | _ | 11.00 | ns | | P51 | CLKOUT to PCOE, IORD, PCWE, IOWR negate time (MAX = 0.00 × B1 + 11.00) | 2.00 | 11.00 | 2.00 | 11.00 | 2.00 | 11.00 | 2.00 | 11.00 | ns | | P52 | CLKOUT to ALE assert time (MAX = 0.25 × B1 + 6.30) | 7.60 | 13.80 | 6.30 | 12.50 | 3.80 | 10.00 | 3.13 | 9.40 | ns | | P53 | CLKOUT to ALE negate time (MAX = 0.25 × B1 + 8.00) | _ | 15.60 | _ | 14.30 | _ | 11.80 | _ | 11.13 | ns | | P54 | $\overline{\text{PCWE}}$ , $\overline{\text{IOWR}}$ negated to D(0:31) invalid <sup>1</sup> (MIN – = 0.25 × B1 – 2.00) | 5.60 | _ | 4.30 | _ | 1.80 | _ | 1.125 | _ | ns | | P55 | WAITA and WAITB valid to CLKOUT rising edge <sup>1</sup> (MIN = 0.00 × B1 + 8.00) | 8.00 | _ | 8.00 | _ | 8.00 | _ | 8.00 | _ | ns | | P56 | CLKOUT rising edge to WAITA and WAITB invalid (MIN = 0.00 × B1 + 2.00) | 2.00 | _ | 2.00 | _ | 2.00 | _ | 2.00 | — | ns | PSST = 1. Otherwise add PSST times cycle time. PSHT = 0. Otherwise add PSHT times cycle time. These synchronous timings define when the $\overline{\text{WAITA}}$ signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The $\overline{\text{WAITA}}$ assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See Chapter 16, "PCMCIA Interface," in the MPC885 PowerQUICC Family User's Manual. #### **Bus Signal Timing** Figure 26. PCMCIA Access Cycles Timing External Bus Read Figure 27 provides the PCMCIA access cycle timing for the external bus write. Figure 27. PCMCIA Access Cycles Timing External Bus Write Figure 28 provides the PCMCIA WAIT signals detection timing. Figure 28. PCMCIA WAIT Signals Detection Timing Table 13 shows the PCMCIA port timing for the MPC875/870. **Table 13. PCMCIA Port Timing** | Num | Characteristic | 33 1 | ИНz | 40 l | ИНz | 66 I | ИHz | 80 MHz | | Unit | |-----|----------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|-------| | | Ondracteristic | Min | Max | Min | Max | Min | Max | Min | Max | Oille | | P57 | CLKOUT to OPx valid<br>(MAX = 0.00 × B1 + 19.00) | _ | 19.00 | _ | 19.00 | _ | 19.00 | | 19.00 | ns | | P58 | HRESET negated to OPx<br>drive <sup>1</sup> (MIN = 0.75 × B1 + 3.00) | 25.70 | _ | 21.70 | _ | 14.40 | | 12.40 | | ns | | P59 | IP_Xx valid to CLKOUT rising edge (MIN = $0.00 \times B1 + 5.00$ ) | 5.00 | _ | 5.00 | | 5.00 | | 5.00 | | ns | | P60 | CLKOUT rising edge to IP_Xx invalid (MIN = $0.00 \times B1 + 1.00$ ) | 1.00 | _ | 1.00 | | 1.00 | | 1.00 | | ns | <sup>&</sup>lt;sup>1</sup> OP2 and OP3 only. Figure 29 provides the PCMCIA output port timing for the MPC875/870. Figure 29. PCMCIA Output Port Timing Figure 30 provides the PCMCIA input port timing for the MPC875/870. **Figure 30. PCMCIA Input Port Timing** Table 14 shows the debug port timing for the MPC875/870. **Table 14. Debug Port Timing** | Num | Characteristic | All Frequencie | Unit | | |-------|-----------------------------|------------------------------|------|-------| | Nulli | Gilaracteristic | Min | Max | Oilit | | D61 | DSCK cycle time | $3 \times T_{CLOCKOUT}$ | | _ | | D62 | DSCK clock pulse width | 1.25 × T <sub>CLOCKOUT</sub> | | _ | | D63 | DSCK rise and fall times | 0.00 | 3.00 | ns | | D64 | DSDI input data setup time | 8.00 | | ns | | D65 | DSDI data hold time | 5.00 | | ns | | D66 | DSCK low to DSDO data valid | 0.00 15.00 | | ns | | D67 | DSCK low to DSDO invalid | 0.00 | 2.00 | ns | Figure 31 provides the input timing for the debug port clock. Figure 31. Debug Port Clock Input Timing Figure 32 provides the timing for the debug port. Figure 32. Debug Port Timings #### **Bus Signal Timing** Table 15 shows the reset timing for the MPC875/870. #### Table 15. Reset Timing | Niver | Characteristic | 33 | ИHz | 40 l | ИHz | 66 N | ИHz | 80 N | ИHz | l l m it | |-------|-----------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|----------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | R69 | CLKOUT to HRESET high impedance (MAX = 0.00 × B1 + 20.00) | _ | 20.00 | _ | 20.00 | _ | 20.00 | _ | 20.00 | ns | | R70 | CLKOUT to SRESET high impedance (MAX = 0.00 × B1 + 20.00) | _ | 20.00 | _ | 20.00 | _ | 20.00 | | 20.00 | ns | | R71 | RSTCONF pulse width (MIN = 17.00 × B1) | 515.20 | _ | 425.00 | _ | 257.60 | _ | 212.50 | _ | ns | | R72 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | R73 | Configuration data to HRESET rising edge setup time (MIN = 15.00 × B1 + 50.00) | 504.50 | _ | 425.00 | _ | 277.30 | _ | 237.50 | _ | ns | | R74 | Configuration data to RSTCONF rising edge setup time (MIN = 0.00 × B1 + 350.00) | 350.00 | _ | 350.00 | _ | 350.00 | _ | 350.00 | _ | ns | | R75 | Configuration data hold time after RSTCONF negation (MIN = 0.00 × B1 + 0.00) | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R76 | Configuration data hold time after HRESET negation (MIN = 0.00 × B1 + 0.00) | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R77 | HRESET and RSTCONF asserted to data out drive (MAX = 0.00 × B1 + 25.00) | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R78 | RSTCONF negated to data out<br>high impedance<br>(MAX = 0.00 × B1 + 25.00) | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R79 | CLKOUT of last rising edge<br>before chip three-states<br>HRESET to data out high<br>impedance<br>(MAX = 0.00 × B1 + 25.00) | _ | 25.00 | _ | 25.00 | _ | 25.00 | _ | 25.00 | ns | | R80 | DSDI, DSCK setup<br>(MIN = 3.00 × B1) | 90.90 | _ | 75.00 | _ | 45.50 | _ | 37.50 | _ | ns | | R81 | DSDI, DSCK hold time<br>(MIN = 0.00 × B1 + 0.00) | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | ns | | R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample (MIN = 8.00 × B1) | 242.40 | _ | 200.00 | _ | 121.20 | _ | 100.00 | _ | ns | #### **Bus Signal Timing** Figure 33 shows the reset timing for the data bus configuration. Figure 33. Reset Timing—Configuration from Data Bus Figure 34 provides the reset timing for the data bus weak drive during configuration. Figure 34. Reset Timing—Data Bus Weak Drive During Configuration Figure 35 provides the reset timing for the debug port configuration. Figure 35. Reset Timing—Debug Port Configuration # 12 IEEE 1149.1 Electrical Specifications Table 16 provides the JTAG timings for the MPC875/870 shown in Figure 36 to Figure 39. #### **Table 16. JTAG Timing** | Num | Characteristic | A<br>Freque | | Unit | |-----|--------------------------------------------------------|-------------|-------|------| | | | Min | Max | | | J82 | TCK cycle time | 100.00 | _ | ns | | J83 | TCK clock pulse width measured at 1.5 V | 40.00 | _ | ns | | J84 | TCK rise and fall times | 0.00 | 10.00 | ns | | J85 | TMS, TDI data setup time | 5.00 | _ | ns | | J86 | TMS, TDI data hold time | 25.00 | _ | ns | | J87 | TCK low to TDO data valid | _ | 27.00 | ns | | J88 | TCK low to TDO data invalid | 0.00 | _ | ns | | J89 | TCK low to TDO high impedance | _ | 20.00 | ns | | J90 | TRST assert time | 100.00 | _ | ns | | J91 | TRST setup time to TCK low | 40.00 | _ | ns | | J92 | TCK falling edge to output valid | _ | 50.00 | ns | | J93 | TCK falling edge to output valid out of high impedance | _ | 50.00 | ns | | J94 | TCK falling edge to output high impedance | _ | 50.00 | ns | | J95 | Boundary scan input valid to TCK rising edge | 50.00 | _ | ns | | J96 | TCK rising edge to boundary scan input invalid | 50.00 | _ | ns | Figure 36. JTAG Test Clock Input Timing Figure 37. JTAG Test Access Port Timing Diagram Figure 38. JTAG TRST Timing Diagram Figure 39. Boundary Scan (JTAG) Timing Diagram #### 13 CPM Electrical Characteristics This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC875/870. #### 13.1 Port C Interrupt AC Electrical Specifications Table 17 provides the timings for port C interrupts. **Table 17. Port C Interrupt Timing** | Num | Characteristic | 33.34 | MHz | Unit | |-----|--------------------------------------------------------|-------|-----|-------| | Num | Characteristic | Min | Max | Oilit | | 35 | Port C interrupt pulse width low (edge-triggered mode) | 55 | _ | ns | | 36 | Port C interrupt minimum time between active edges | 55 | _ | ns | Figure 40 shows the port C interrupt detection timing. Figure 40. Port C Interrupt Detection Timing # 13.2 IDMA Controller AC Electrical Specifications Table 18 provides the IDMA controller timings as shown in Figure 41 to Figure 44. **Table 18. IDMA Controller Timing** | Num | Characteristic | - | .II<br>encies | Unit | |-----|-------------------------------------------------------------------------------|-----|---------------|------| | | | Min | Max | | | 40 | DREQ setup time to clock high | 7 | _ | ns | | 41 | DREQ hold time from clock high | TBD | _ | ns | | 42 | SDACK assertion delay from clock high | _ | 12 | ns | | 43 | SDACK negation delay from clock low | _ | 12 | ns | | 44 | SDACK negation delay from TA low | _ | 20 | ns | | 45 | SDACK negation delay from clock high | _ | 15 | ns | | 46 | TA assertion to falling edge of the clock setup time (applies to external TA) | 7 | _ | ns | Figure 41. IDMA External Requests Timing Diagram Figure 42. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA Figure 43. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA Figure 44. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA ## 13.3 Baud Rate Generator AC Electrical Specifications Table 19 provides the baud rate generator timings as shown in Figure 45. **Table 19. Baud Rate Generator Timing** | Num | Characteristic | A<br>Freque | | Unit | |-----|-------------------------|-------------|-----|------| | | | Min | Max | | | 50 | BRGO rise and fall time | _ | 10 | ns | | 51 | BRGO duty cycle | 40 | 60 | % | | 52 | BRGO cycle | 40 | - | ns | Figure 45. Baud Rate Generator Timing Diagram ## 13.4 Timer AC Electrical Specifications Table 20 provides the general-purpose timer timings as shown in Figure 46. **Table 20. Timer Timing** | Num | Characteristic | A<br>Freque | .II<br>encies | Unit | |-----|------------------------------|-------------|---------------|------| | | | Min | Max | | | 61 | TIN/TGATE rise and fall time | 10 | _ | ns | | 62 | TIN/TGATE low time | 1 | _ | clk | | 63 | TIN/TGATE high time | 2 | _ | clk | | 64 | TIN/TGATE cycle time | 3 | _ | clk | | 65 | CLKO low to TOUT valid | 3 | 25 | ns | Figure 46. CPM General-Purpose Timers Timing Diagram ### 13.5 Serial Interface AC Electrical Specifications Table 21 provides the serial interface (SI) timings as shown in Figure 47 to Figure 51. Table 21. SI Timing | Num | Characteristic | All Frequencies | | Unit | | |-------|-------------------------------------------------------------|-----------------|-----------------|-------|--| | Nulli | Characteristic | Min | Max | Offic | | | 70 | L1RCLKB, L1TCLKB frequency (DSC = 0) 1, 2 | _ | SYNCCLK<br>/2.5 | MHz | | | 71 | L1RCLKB, L1TCLKB width low (DSC = 0) <sup>2</sup> | P + 10 | _ | ns | | | 71a | L1RCLKB, L1TCLKB width high (DSC = 0) 3 | P + 10 | _ | ns | | | 72 | L1TXDB, L1ST1 and L1ST2, L1CLKO rise/fall time | _ | 15.00 | ns | | | 73 | L1RSYNCB, L1TSYNCB valid to L1CLKB edge (SYNC setup time) | 20.00 | _ | ns | | | 74 | L1CLKB edge to L1RSYNCB, L1TSYNCB, invalid (SYNC hold time) | 35.00 | _ | ns | | #### **CPM Electrical Characteristics** **Table 21. SI Timing (continued)** | Manage | Observatoristis | All Freq | uencies | 1114 | |--------|-----------------------------------------------------------------------|----------|---------------------------|--------| | Num | Characteristic | Min | Max | Unit | | 75 | L1RSYNCB, L1TSYNCB rise/fall time | _ | 15.00 | ns | | 76 | L1RXDB valid to L1CLKB edge (L1RXDB setup time) | 17.00 | _ | ns | | 77 | L1CLKB edge to L1RXDB invalid (L1RXDB hold time) | 13.00 | _ | ns | | 78 | L1CLKB edge to L1ST1 and L1ST2 valid <sup>4</sup> | 10.00 | 45.00 | ns | | 78A | L1SYNCB valid to L1ST1 and L1ST2 valid | 10.00 | 45.00 | ns | | 79 | L1CLKB edge to L1ST1 and L1ST2 invalid | 10.00 | 45.00 | ns | | 80 | L1CLKB edge to L1TXDB valid | 10.00 | 55.00 | ns | | 80A | L1TSYNCB valid to L1TXDB valid <sup>4</sup> | 10.00 | 55.00 | ns | | 81 | L1CLKB edge to L1TXDB high impedance | 0.00 | 42.00 | ns | | 82 | L1RCLKB, L1TCLKB frequency (DSC =1) | _ | 16.00 or<br>SYNCCLK<br>/2 | MHz | | 83 | L1RCLKB, L1TCLKB width low (DSC =1) | P + 10 | _ | ns | | 83a | L1RCLKB, L1TCLKB width high (DSC = 1) <sup>3</sup> | P + 10 | _ | ns | | 84 | L1CLKB edge to L1CLKOB valid (DSC = 1) | _ | 30.00 | ns | | 85 | L1RQB valid before falling edge of L1TSYNCB <sup>4</sup> | 1.00 | _ | L1TCLK | | 86 | L1GRB setup time <sup>2</sup> | 42.00 | _ | ns | | 87 | L1GRB hold time | 42.00 | _ | ns | | 88 | L1CLKB edge to L1SYNCB valid (FSD = 00) CNT = 0000, BYT = 0, DSC = 0) | _ | 0.00 | ns | <sup>1</sup> The ratio SyncCLK/L1RCLKB must be greater than 2.5/1. <sup>&</sup>lt;sup>2</sup> These specs are valid for IDL mode only. $<sup>^3</sup>$ Where P = 1/CLKOUT. Thus for a 25-MHz CLKO1 rate, P = 40 ns. <sup>&</sup>lt;sup>4</sup> These strobes and TxD on the first bit of the frame become valid after the L1CLKB edge or L1SYNCB, whichever comes later. Figure 47. SI Receive Timing Diagram with Normal Clocking (DSC = 0) Figure 48. SI Receive Timing with Double-Speed Clocking (DSC = 1) Figure 49. SI Transmit Timing Diagram (DSC = 0) Figure 50. SI Transmit Timing with Double Speed Clocking (DSC = 1) Figure 51. IDL Timing ## 13.6 SCC in NMSI Mode Electrical Specifications Table 22 provides the NMSI external clock timing. **Table 22. NMSI External Clock Timing** | Num | Characteristic | All Frequence | Frequencies | | |-----|------------------------------------------------------|---------------|-------------|------| | Num | Characteristic | Min | Max | Unit | | 100 | RCLK3 and TCLK3 width high <sup>1</sup> | 1/SYNCCLK | _ | ns | | 101 | RCLK3 and TCLK3 width low | 1/SYNCCLK +5 | _ | ns | | 102 | RCLK3 and TCLK3 rise/fall time | _ | 15.00 | ns | | 103 | TXD3 active delay (from TCLK3 falling edge) | 0.00 | 50.00 | ns | | 104 | RTS3 active/inactive delay (from TCLK3 falling edge) | 0.00 | 50.00 | ns | | 105 | CTS3 setup time to TCLK3 rising edge | 5.00 | _ | ns | | 106 | RXD3 setup time to RCLK3 rising edge | 5.00 | _ | ns | | 107 | RXD3 hold time from RCLK3 rising edge <sup>2</sup> | 5.00 | _ | ns | | 108 | CD3 setup time to RCLK3 rising edge | 5.00 | _ | ns | <sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLK3 and SyncCLK/TCLK3 must be greater than or equal to 2.25/1. Table 23 provides the NMSI internal clock timing. **Table 23. NMSI Internal Clock Timing** | Num | Characteristic | All Frequencies | | Unit | |-----|------------------------------------------------------|-----------------|-----------|------| | Num | Characteristic | Min | Max | Onit | | 100 | RCLK3 and TCLK3 frequency <sup>1</sup> | 0.00 | SYNCCLK/3 | MHz | | 102 | RCLK3 and TCLK3 rise/fall time | | _ | ns | | 103 | TXD3 active delay (from TCLK3 falling edge) | 0.00 | 30.00 | ns | | 104 | RTS3 active/inactive delay (from TCLK3 falling edge) | 0.00 | 30.00 | ns | | 105 | CTS3 setup time to TCLK3 rising edge | 40.00 | _ | ns | | 106 | RXD3 setup time to RCLK3 rising edge | 40.00 | _ | ns | | 107 | RXD3 hold time from RCLK3 rising edge <sup>2</sup> | 0.00 | _ | ns | | 108 | CD3 setup time to RCLK3 rising edge | 40.00 | _ | ns | <sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLK3 and SyncCLK/TCLK3 must be greater or equal to 3/1. <sup>&</sup>lt;sup>2</sup> Also applies to $\overline{\text{CD}}$ and $\overline{\text{CTS}}$ hold time when they are used as external sync signals. $<sup>^2</sup>$ Also applies to $\overline{\text{CD}}$ and $\overline{\text{CTS}}$ hold time when they are used as external sync signals Figure 52 through Figure 54 show the NMSI timings. Figure 52. SCC NMSI Receive Timing Diagram Figure 53. SCC NMSI Transmit Timing Diagram Figure 54. HDLC Bus Timing Diagram # 13.7 Ethernet Electrical Specifications Table 24 provides the Ethernet timings as shown in Figure 55 to Figure 57. **Table 24. Ethernet Timing** | Num | Characteristic | All<br>Frequencies | | Unit | | |-----|-----------------------------------------------------------------|--------------------|---------|------|--| | | | Min | Min Max | | | | 120 | CLSN width high | 40 | _ | ns | | | 121 | RCLK3 rise/fall time | _ | 15 | ns | | | 122 | RCLK3 width low | 40 | _ | ns | | | 123 | RCLK3 clock period <sup>1</sup> | 80 | 120 | ns | | | 124 | RXD3 setup time | 20 | _ | ns | | | 125 | RXD3 hold time | 5 | _ | ns | | | 126 | RENA active delay (from RCLK3 rising edge of the last data bit) | 10 | _ | ns | | | 127 | RENA width low | 100 | _ | ns | | | 128 | TCLK3 rise/fall time | _ | 15 | ns | | | 129 | TCLK3 width low | 40 | _ | ns | | | 130 | TCLK3 clock period <sup>1</sup> | 99 | 101 | ns | | | 131 | TXD3 active delay (from TCLK3 rising edge) | _ | 50 | ns | | | 132 | TXD3 inactive delay (from TCLK3 rising edge) | 6.5 | 50 | ns | | | 133 | TENA active delay (from TCLK3 rising edge) | 10 | 50 | ns | | **Table 24. Ethernet Timing (continued)** | Num | Characteristic | All<br>Frequencies | | Unit | |-----|----------------------------------------------|--------------------|-----|------| | | | Min | Max | | | 134 | TENA inactive delay (from TCLK3 rising edge) | 10 | 50 | ns | | 138 | CLKO1 low to SDACK asserted <sup>2</sup> | _ | 20 | ns | | 139 | CLKO1 low to SDACK negated <sup>2</sup> | _ | 20 | ns | <sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLK3 and SyncCLK/TCLK3 must be greater than or equal to 2/1. $<sup>^{2}</sup>$ $\overline{\text{SDACK}}$ is asserted whenever the SDMA writes the incoming frame DA into memory. Figure 55. Ethernet Collision Timing Diagram Figure 56. Ethernet Receive Timing Diagram - 1. Transmit clock invert (TCI) bit in GSMR is set. - 2. If RENA is negated before TENA or RENA is not asserted at all during transmit, then the CSL bit is set in the buffer descriptor at the end of the frame transmission. Figure 57. Ethernet Transmit Timing Diagram # 13.8 SMC Transparent AC Electrical Specifications Table 25 provides the SMC transparent timings as shown in Figure 58. **Table 25. SMC Transparent Timing** | Num | Characteristic | | All<br>requencies | | |------|----------------------------------------------|-----|-------------------|----| | | | Min | Max | | | 150 | SMCLK clock period <sup>1</sup> | 100 | _ | ns | | 151 | SMCLK width low | 50 | _ | ns | | 151A | SMCLK width high | 50 | _ | ns | | 152 | SMCLK rise/fall time | _ | 15 | ns | | 153 | SMTXD active delay (from SMCLK falling edge) | 10 | 50 | ns | | 154 | SMRXD/SMSYNC setup time | 20 | _ | ns | | 155 | RXD1/SMSYNC hold time | 5 | _ | ns | SyncCLK must be at least twice as fast as SMCLK. The delay to equal to all integer transport of character length electron Figure 58. SMC Transparent Timing Diagram ## 13.9 SPI Master AC Electrical Specifications Table 26 provides the SPI master timings as shown in Figure 59 and Figure 60. **Table 26. SPI Master Timing** | Num | Characteristic | All<br>Frequencies | | Unit | |-----|-------------------------------------|--------------------|------|------------------| | | | Min | Max | | | 160 | MASTER cycle time | 4 | 1024 | t <sub>cyc</sub> | | 161 | MASTER clock (SCK) high or low time | 2 | 512 | t <sub>cyc</sub> | | 162 | MASTER data setup time (inputs) | 15 | _ | ns | | 163 | Master data hold time (inputs) | 0 | _ | ns | | 164 | Master data valid (after SCK edge) | _ | 10 | ns | | 165 | Master data hold time (outputs) | 0 | _ | ns | | 166 | Rise time output | | 15 | ns | | 167 | Fall time output | _ | 15 | ns | Figure 59. SPI Master (CP = 0) Timing Diagram Figure 60. SPI Master (CP = 1) Timing Diagram # 13.10 SPI Slave AC Electrical Specifications Table 27 provides the SPI slave timings as shown in Figure 61 and Figure 62. **Table 27. SPI Slave Timing** | Num | Characteristic | All<br>Frequencies | | Unit | | |-----|-------------------------------------------------------------|--------------------|-----|------------------|--| | | | Min | Max | | | | 170 | Slave cycle time | 2 | _ | t <sub>cyc</sub> | | | 171 | Slave enable lead time | 15 | _ | ns | | | 172 | Slave enable lag time | 15 | _ | ns | | | 173 | Slave clock (SPICLK) high or low time | 1 | _ | t <sub>cyc</sub> | | | 174 | Slave sequential transfer delay (does not require deselect) | 1 | _ | t <sub>cyc</sub> | | | 175 | Slave data setup time (inputs) | 20 | _ | ns | | | 176 | Slave data hold time (inputs) | 20 | _ | ns | | | 177 | Slave access time | _ | 50 | ns | | Figure 61. SPI Slave (CP = 0) Timing Diagram Figure 62. SPI Slave (CP = 1) Timing Diagram # 13.11 I<sup>2</sup>C AC Electrical Specifications Table 28 provides the $I^2C$ (SCL < 100 KHz) timings. Table 28. I<sup>2</sup>C Timing (SCL < 100 KHz) | Num | Characteristic | All<br>Frequencies | | Unit | | |-----|-------------------------------------------|--------------------|-----|------|--| | | | Min | Max | | | | 200 | SCL clock frequency (slave) | 0 | 100 | KHz | | | 200 | SCL clock frequency (master) <sup>1</sup> | 1.5 | 100 | KHz | | | 202 | Bus free time between transmissions | 4.7 | _ | μs | | | 203 | Low period of SCL | 4.7 | _ | μs | | | 204 | High period of SCL | 4.0 | _ | μs | | | 205 | Start condition setup time | 4.7 | _ | μs | | | 206 | Start condition hold time | 4.0 | _ | μs | | | 207 | Data hold time | 0 | _ | μs | | | 208 | Data setup time | 250 | | ns | | | 209 | SDL/SCL rise time | _ | 1 | μs | | Table 28. I<sup>2</sup>C Timing (SCL < 100 KHz) (continued) | Num | Characteristic | All<br>Frequencies | | Unit | |-----|---------------------------|--------------------|-----|------| | | | Min | Max | | | 210 | SDL/SCL fall time | | 300 | ns | | 211 | Stop condition setup time | 4.7 | _ | μs | <sup>&</sup>lt;sup>1</sup> SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) × pre\_scalar × 2). The ratio SyncClk/(BRGCLK/pre\_scalar) must be greater than or equal to 4/1. Table 29 provides the $I^2C$ (SCL > 100 KHz) timings. Table 29. I<sup>2</sup>C Timing (SCL > 100 KHz) | Num | Characteristic | Everacion | All Freq | uencies | Unit | |-------|-------------------------------------------|------------|-----------------|---------------|-------| | Nulli | Gilaracteristic | Expression | Min | Max | Oilit | | 200 | SCL clock frequency (slave) | fSCL | 0 | BRGCLK/48 | Hz | | 200 | SCL clock frequency (master) <sup>1</sup> | fSCL | BRGCLK/16512 | BRGCLK/48 | Hz | | 202 | Bus free time between transmissions | _ | 1/(2.2 × fSCL) | _ | S | | 203 | Low period of SCL | _ | 1/(2.2 × fSCL) | _ | S | | 204 | High period of SCL | _ | 1/(2.2 × fSCL) | _ | S | | 205 | Start condition setup time | _ | 1/(2.2 × fSCL) | _ | S | | 206 | Start condition hold time | _ | 1/(2.2 × fSCL) | _ | S | | 207 | Data hold time | _ | 0 | _ | S | | 208 | Data setup time | _ | 1/(40 × fSCL) | _ | S | | 209 | SDL/SCL rise time | _ | _ | 1/(10 × fSCL) | S | | 210 | SDL/SCL fall time | _ | _ | 1/(33 × fSCL) | S | | 211 | Stop condition setup time | _ | 1/2(2.2 × fSCL) | _ | S | SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) × pre\_scalar × 2). The ratio SyncClk/(Brg\_Clk/pre\_scalar) must be greater than or equal to 4/1. Figure 63 shows the $I^2C$ bus timing. Figure 63. I<sup>2</sup>C Bus Timing Diagram #### 14 USB Electrical Characteristics This section provides the AC timings for the USB interface. #### 14.1 USB Interface AC Timing Specifications The USB Port uses the transmit clock on SCC1. Table 30 lists the USB interface timings. **Table 30. USB Interface AC Timing Specifications** | Name | Characteristic | All Frequencies | | Unit | |------|-----------------------------------------------------------------------|-----------------|----|------------| | | 0.14.130.3.101.0 | Min Max | | | | US1 | USBCLK frequency of operation <sup>1</sup><br>Low speed<br>Full speed | 6<br>48 | | MHz<br>MHz | | US4 | USBCLK duty cycle (measured at 1.5 V) | 45 | 55 | % | $<sup>^{1}</sup>$ USBCLK accuracy should be $\pm$ 500 ppm or better. USBCLK may be stopped to conserve power. #### 15 FEC Electrical Characteristics This section provides the AC electrical specifications for the fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Also, MII signals use TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V. #### 15.1 MII and Reduced MII Receive Signal Timing The receiver functions correctly up to a MII\_RX\_CLK maximum frequency of 25 MHz +1%. The reduced MII (RMII) receiver functions correctly up to a RMII\_REFCLK maximum frequency of 50 MHz + 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_RX\_CLK frequency -1%. Table 31 provides information on the MII receive signal timing. **Table 31. Mll Receive Signal Timing** | Num | Characteristic | Min | Max | Unit | |-------------|--------------------------------------------------------------|-----|-----|-------------------| | M1 | MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup | 5 | _ | ns | | M2 | MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold | 5 | _ | ns | | M3 | MII_RX_CLK pulse width high | 35% | 65% | MII_RX_CLK period | | M4 | MII_RX_CLK pulse width low | 35% | 65% | MII_RX_CLK period | | M1_R<br>MII | RMII_RXD[1:0], RMII_CRS_DV, RMII_RX_ERR to RMII_REFCLK setup | 4 | _ | ns | | M2_R<br>MII | RMII_REFCLK to RMII_RXD[1:0], RMII_CRS_DV, RMII_RX_ERR hold | 2 | _ | ns | Figure 64 shows MII receive signal timing. Figure 64. MII Receive Signal Timing Diagram ## 15.2 MII and Reduced MII Transmit Signal Timing The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%. Table 32 provides information on the MII transmit signal timing. **Table 32. MII Transmit Signal Timing** | Num | Characteristic | Min | Max | Unit | |-----|----------------------------------------------------------|-----|-----|-------------------| | M5 | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5 | _ | ns | | M6 | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid | _ | 25 | ns | | M7 | MII_TX_CLK pulse width high | 35% | 65% | MII_TX_CLK period | | M8 | MII_TX_CLK pulse width low | 35% | 65% | MII_TX_CLK period | **Table 32. MII Transmit Signal Timing (continued)** | Num | Characteristic | Min | Max | Unit | |--------------|------------------------------------------------------------------|-----|-----|------| | M20_R<br>MII | RMII_TXD[1:0], RMII_TX_EN to RMII_REFCLK setup | 4 | _ | ns | | M21_R<br>MII | RMII_TXD[1:0], RMII_TX_EN data hold from RMII_REFCLK rising edge | 2 | _ | ns | Figure 65 shows the MII transmit signal timing diagram. Figure 65. MII Transmit Signal Timing Diagram ## 15.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL) Table 33 provides information on the MII async inputs signal timing. **Table 33. MII Async Inputs Signal Timing** | Num | Characteristic | Min | Max | Unit | |-----|--------------------------------------|-----|-----|-------------------| | M9 | MII_CRS, MII_COL minimum pulse width | 1.5 | 1 | MII_TX_CLK period | Figure 66 shows the MII asynchronous inputs signal timing diagram. Figure 66. MII Async Inputs Timing Diagram # 15.4 MII Serial Management Channel Timing (MII\_MDIO, MII\_MDC) Table 34 provides information on the MII serial management channel signal timing. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation. | Table 34. | MII Seria | l Management | Channel | <b>Timing</b> | |-----------|-----------|--------------|---------|---------------| | | | | | | | Num | Characteristic | Min | Max | Unit | |-----|-----------------------------------------------------------------------------|-----|-----|----------------| | M10 | MII_MDC falling edge to MII_MDIO output invalid (minimum propagation delay) | 0 | _ | ns | | M11 | MII_MDC falling edge to MII_MDIO output valid (max prop delay) | _ | 25 | ns | | M12 | MII_MDIO (input) to MII_MDC rising edge setup | 10 | _ | ns | | M13 | MII_MDIO (input) to MII_MDC rising edge hold | 0 | _ | ns | | M14 | MII_MDC pulse width high | 40% | 60% | MII_MDC period | | M15 | MII_MDC pulse width low | 40% | 60% | MII_MDC period | Figure 67 shows the MII serial management channel timing diagram. Figure 67. MII Serial Management Channel Timing Diagram # 16 Mechanical Data and Ordering Information Table 35 identifies the packages and operating frequencies available for the MPC875/870. Table 35. Available MPC875/870 Packages/Frequencies | Package Type | Temperature (Tj) | Frequency (MHz) | Order Number | |--------------------------------------|------------------|------------------|----------------------------| | Plastic ball grid array (VR suffix) | 0°C to 95°C | 66 | MPC875ZT66<br>MPC870ZT66 | | | | 80 | MPC875ZT80<br>MPC870ZT80 | | | | 133 | MPC875ZT133<br>MPC870ZT133 | | Plastic ball grid array (CVR suffix) | -40°C to 100°C | TBD <sup>1</sup> | TBD | Additional extended temperature devices can be made available at 50 MHz, 66 MHz, 80 MHz, and100 MHz. ## 16.1 Pin Assignments Figure 68 shows the JEDEC pinout of the PBGA package as viewed from the top surface. For additional information, see the MPC885 PowerQUICC Family User's Manual. ### NOTE The pin numbering starts with B2 in order to conform to the JEDEC standard for 23-mm body size using a $16 \times 16$ array. NOTE: This is the top view of the device. Figure 68. Pinout of the PBGA Package—JEDEC Standard Table 36 contains a list of the MPC875/870 input and output signals and shows multiplexing and pin assignments. Table 36. Pin Assignments—JEDEC Standard | Name | Pin Number | Туре | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | A[0:31] | R16, N14, M14, P15, P17, P16, N15, N16, M15, N17, L14, M16, L15, M17, K14, L16, L17, K17, G17, K15, J16, J15, G16, J14, H17, H16, G15, K16, H14, J17, H15, F17 | Bidirectional<br>Three-state (3.3 V only) | | TSIZ0<br>REG | F16 | Bidirectional<br>Three-state (3.3 V only) | | TSIZ1 | G14 | Bidirectional<br>Three-state (3.3 V only) | | RD/WR | D13 | Bidirectional<br>Three-state (3.3 V only) | | BURST | B9 | Bidirectional<br>Three-state (3.3 V only) | | BDIP<br>GPL_B5 | C13 | Output | | TS | C11 | Bidirectional<br>Active pull-up (3.3 V only) | | TA | C12 | Bidirectional<br>Active pull-up (3.3 V only) | | TEA | B12 | Open-drain | | BI | B13 | Bidirectional<br>Active pull-up (3.3 V only) | | IRQ2<br>RSV | C9 | Bidirectional<br>Three-state (3.3 V only) | | IRQ4<br>KR<br>RETRY<br>SPKROUT | E9 | Bidirectional<br>Three-state (3.3 V only) | | D[0:31] | L5, N3, L3, L2, R2, K2, H3, G2, R3, M3, N2, M2, M4, N4, K5, K3, K4, P3, J2, J3, J4, J5, H2, P2, H4, H5, G5, L4, G3, F2, F3, E2 | Bidirectional<br>Three-state (3.3 V only) | | CR<br>IRQ3 | E10 | Input | | FRZ<br>IRQ6 | B10 | Bidirectional<br>Three-state (3.3 V only) | | BR | B11 | Bidirectional (3.3 V only) | | BG | D10 | Bidirectional (3.3 V only) | | BB | C10 | Bidirectional<br>Active pull-up (3.3 V only) | | ĪRQ0 | M6 | Input (3.3 V only) | | ĪRQ1 | P5 | Input (3.3 V only) | | ĪRQ7 | N5 | Input (3.3 V only) | Table 36. Pin Assignments—JEDEC Standard (continued) | Name | Pin Number | Туре | | |-------------------------------------|------------------------------|----------------------------|--| | <u>CS</u> [0:5] | B14, E11, C14, B15, E13, B16 | Output | | | CS6<br>CE1_B | F12 | Output | | | CS7<br>CE2_B | D15 | Output | | | WE0<br>BS_B0<br>IORD | E15 | Output | | | WE1<br>BS_B1<br>IOWR | D17 | Output | | | WE2<br>BS_B2<br>PCOE | D16 | Output | | | WE3<br>BS_B3<br>PCWE | G13 | Output | | | BS_A[0:3] | F14, E16, E17, F15 | Output | | | GPL_A0<br>GPL_B0 | C17 | Output | | | OE<br>GPL_A1<br>GPL_B1 | F13 | Output | | | GPL_A[2:3]<br>GPL_B[2:3]<br>CS[2-3] | E14, C16 | Output | | | UPWAITA<br>GPL_A4 | D11 | Bidirectional (3.3 V only) | | | UPWAITB<br>GPL_B4 | E12 | Bidirectional | | | GPL_A5 | D12 | Output | | | PORESET | D5 | Input (3.3 V only) | | | RSTCONF | C3 | Input (3.3 V only) | | | HRESET | E7 Open-drain | | | | SRESET | C4 Open-drain | | | | XTAL | D6 Analog output | | | | EXTAL | D7 | Analog input (3.3 V only) | | | CLKOUT | G4 | Output | | | EXTCLK | B4 | Input (3.3 V only) | | | TEXP | B3 | Output | | Table 36. Pin Assignments—JEDEC Standard (continued) | Name | Pin Number | Туре | |-----------------------------------------|------------|-----------------------------------------------------------| | ALE_A | B7 | Output | | CE1_A | C15 | Output | | CE2_A | D14 | Output | | WAIT_A | D4 | Input (3.3 V only) | | IP_A0 | G6 | Input (3.3 V only) | | IP_A1 | F5 | Input (3.3 V only) | | IP_A2<br>IOIS16_A | D3 | Input (3.3 V only) | | IP_A3 | E4 | Input (3.3 V only) | | IP_A4 | D2 | Input (3.3 V only) | | IP_A5 | E3 | Input (3.3 V only) | | IP_A6 | F4 | Input (3.3 V only) | | IP_A7 | C2 | Input (3.3 V only) | | ALE_B<br>DSCK | C8 | Bidirectional<br>Three-state (3.3 V only) | | IP_B[0:1]<br>IWP[0:1]<br>VFLS[0:1] | B8, D9 | Bidirectional (3.3 V only) | | OP0 | B6 | Bidirectional (3.3 V only) | | OP1 | C6 | Output | | OP2<br>MODCK1<br>STS | B5 | Bidirectional (3.3 V only) | | OP3<br>MODCK2<br>DSDO | B2 | Bidirectional (3.3 V only) | | BADDR[28:29] | E8, C5 | Output | | BADDR30<br>REG | D8 | Output | | ĀS | C7 | Input (3.3 V only) | | PA15<br>USBRXD | P14 | Bidirectional | | PA14<br>USBOE | U16 | Bidirectional (Optional: open-drain) | | PA11<br>RXD4<br>MII1-TXD0<br>RMII1-TXD0 | R9 | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) | Table 36. Pin Assignments—JEDEC Standard (continued) | Name | Pin Number | Туре | |------------------------------------------------|------------|-----------------------------------------------------------| | PA10<br>MII1-TXERR<br>TIN4<br>CLK7 | R12 | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) | | PA7<br>CLK1<br>BRGO1<br>TIN1 | R11 | Bidirectional | | PA6<br>CLK2<br>TOUT1 | P11 | Bidirectional | | PA4<br>CTS4<br>MII1-TXD1<br>RMII-TXD1 | P7 | Bidirectional | | PA3<br>MII1-RXER<br>RMII1-RXER<br>BRGO3 | R5 | Bidirectional<br>(5-V tolerant) | | PA2<br>MII1-RXDV<br>RMII1-CRS_DV<br>TXD4 | N6 | Bidirectional<br>(5-V tolerant) | | PA1<br>MII1-RXD0<br>RMII1-RXD0<br>BRGO4 | T4 | Bidirectional<br>(5-V tolerant) | | PA0<br>MII1-RXD1<br>RMII1-RXD1<br>TOUT4 | P6 | Bidirectional<br>(5-V tolerant) | | PB31<br>SPISEL<br>MII1 - TXCLK<br>RMII1-REFCLK | T5 | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) | | PB30<br>SPICLK | T17 | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) | | PB29<br>SPIMOSI | R17 | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) | | PB28<br>SPIMISO<br>BRGO4 | R14 | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) | | PB27<br>I2CSDA<br>BRGO1 | N13 | Bidirectional<br>(Optional: open-drain) | Table 36. Pin Assignments—JEDEC Standard (continued) | Name | Pin Number | Туре | |---------------------------------------|------------|-----------------------------------------------------------| | PB26<br>I2CSCL<br>BRGO2 | N12 | Bidirectional<br>(Optional: open-drain) | | PB25<br>SMTXD1 | U13 | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) | | PB24<br>SMRXD1 | T12 | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) | | PB23<br>SDACK1<br>SMSYN1 | U12 | Bidirectional (Optional: open-drain) | | PB19<br>MII1-RXD3<br>RTS4 | T11 | Bidirectional<br>(Optional: open-drain) | | PC15<br>DREQ0<br>L1ST1 | R15 | Bidirectional (5-V tolerant) | | PC13<br>MII1-TXD3<br>SDACK1 | U9 | Bidirectional (5-V tolerant) | | PC12<br>MII1-TXD2<br>TOUT1 | T15 | Bidirectional (5-V tolerant) | | PC11<br>USBRXP | P12 | Bidirectional | | PC10<br>USBRXN<br>TGATE1 | U11 | Bidirectional | | PC7<br>CTS4<br>L1TSYNCB<br>USBTXP | T10 | Bidirectional<br>(5-V tolerant) | | PC6<br>CD4<br>L1RSYNCB<br>USBTXN | P10 | Bidirectional<br>(5-V tolerant) | | PD8<br>RXD4<br>MII-MDC<br>RMII-MDC | ТЗ | Bidirectional<br>(5-V tolerant) | | PE31<br>CLK8<br>L1TCLKB<br>MII1-RXCLK | P9 | Bidirectional<br>(Optional: open-drain) | Table 36. Pin Assignments—JEDEC Standard (continued) | Name | Pin Number | Туре | |----------------------------------------------------|------------|-----------------------------------------| | PE30<br>L1RXDB<br>MII1-RXD2 | R8 | Bidirectional<br>(Optional: open-drain) | | PE29<br>MII2-CRS | U7 | Bidirectional (Optional: open-drain) | | PE28<br>TOUT3<br>MII2-COL | R7 | Bidirectional<br>(Optional: open-drain) | | PE27<br>L1RQB<br>MII2-RXERR<br>RMII2-RXERR | T6 | Bidirectional<br>(Optional: open-drain) | | PE26<br>L1CLKOB<br>MII2-RXDV<br>RMII2-CRS_DV | T2 | Bidirectional<br>(Optional: open-drain) | | PE25<br>RXD4<br>MII2-RXD3<br>L1ST2 | R4 | Bidirectional<br>(Optional: open-drain) | | PE24<br>SMRXD1<br>BRGO1<br>MII2-RXD2 | U8 | Bidirectional<br>(Optional: open-drain) | | PE23<br>TXD4<br>MII2-RXCLK<br>L1ST1 | U4 | Bidirectional<br>(Optional: open-drain) | | PE22<br>TOUT2<br>MII2-RXD1<br>RMII2-RXD1<br>SDACK1 | P4 | Bidirectional<br>(Optional: open-drain) | | PE21<br>TOUT1<br>MII2-RXD0<br>RMII2-RXD0 | Т9 | Bidirectional<br>(Optional: open-drain) | | PE20<br>MII2-TXER | U3 | Bidirectional (Optional: open-drain) | | PE19<br>L1TXDB<br>MII2-TXEN<br>RMII2-TXEN | R6 | Bidirectional<br>(Optional: open-drain) | | PE18<br>SMTXD1<br>MII2-TXD3 | M5 | Bidirectional (Optional: open-drain) | Table 36. Pin Assignments—JEDEC Standard (continued) | Name | Pin Number | Туре | |-------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------| | PE17<br>TIN3<br>CLK5<br>BRGO3<br>SMSYN1<br>MII2-TXD2 | T8 | Bidirectional<br>(Optional: open-drain) | | PE16<br>L1RCLKB<br>CLK6<br>MII2-TXCLK<br>RMII2-REFCLK | U6 | Bidirectional<br>(Optional: open-drain) | | PE15<br>TGATE1<br>MII2-TXD1<br>RMII2-TXD1 | T7 | Bidirectional | | PE14<br>MII2-TXD0<br>RMII2-TXD0 | P8 | Bidirectional | | TMS | T14 | Input<br>(5-V tolerant) | | TDI<br>DSDI | T13 | Input<br>(5-V tolerant) | | TCK<br>DSCK | R13 | Input<br>(5-V tolerant) | | TRST | U14 | Input<br>(5-V tolerant) | | TDO<br>DSDO | P13 | Output<br>(5-V tolerant) | | MII1_CRS | U10 | Input | | MII_MDIO | M13 | Bidirectional<br>(5-V tolerant) | | MII1_TX_EN | U5 | Output<br>(5-V tolerant) | | MII1_COL | R10 | Input | | V <sub>SSSYN</sub> | E5 | PLL analog GND | | V <sub>SSSYN1</sub> | F6 | PLL analog GND | | V <sub>DDSYN</sub> | E6 | PLL analog V <sub>DD</sub> | | GND | H8, H9, H10, H11, J8, J9, J10, J11, K8, K9, K10, K11, L8, L9, L10, L11, U15 | Power | | $V_{DDL}$ | F7, F8, F9, F10, F11, H6, H13, J6, J13, K6, K13, L6, L13, N7, N8, N9, N10, N11 | Power | ## Table 36. Pin Assignments—JEDEC Standard (continued) | Name | Pin Number | Туре | |------|------------------------------------------------------------------------------------------|------------| | 0011 | G7, G8, G9, G10, G11, G12, H7, H12, J7, J12, K7, K12, L7, L12, M7, M8, M9, M10, M11, M12 | Power | | N/C | B17, T16, U2, U17 | No-connect | ## 16.2 Mechanical Dimensions of the PBGA Package ### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M—1994. - 3. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. - 4. DATUM A, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. **Note**: Solder sphere composition is 95.5%Sn 45%Ag 0.5%Cu for MPC875/870VRXXX. Solder sphere composition is 62%Sn 36%Pb 2%Ag for MPC875/870ZTXXX. Figure 69. Mechanical Dimensions and Bottom Surface Nomenclature of the PBGA Package # 17 Document Revision History Table 37 lists significant changes between revisions of this hardware specification. **Table 37. Document Revision History** | Revision<br>Number | Date | Changes | |--------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 2/2003 | Initial release. | | 0.1 | 3/2003 | Took out the time-slot assigner and changed the SCC for SCC3 to SCC4. | | 0.2 | 5/2003 | Changed the package drawing, removed all references to Data Parity. Changed the SPI Master Timing Specs. 162 and 164. Added the RMII and USB timing. Added the 80-MHz timing. | | 0.3 | 5/2003 | Made sure the pin types were correct. Changed the Features list to agree with the MPC885. | | 0.4 | 5/2003 | Corrected the signals that had overlines on them. Made corrections on two pins that were typos. | | 0.5 | 5/2003 | Changed the pin descriptions for PD8 and PD9. | | 0.6 | 5/2003 | Changed a few typos. Put back the I2C. Put in the new reset configuration, corrected the USB timing. | | 0.7 | 6/2003 | Changed the pin descriptions per the June 22 spec, removed Utopia from the pin descriptions, changed PADIR, PBDIR, PCDIR and PDDIR to be 0 in the Mandatory Reset Config. | | 0.8 | 8/2003 | Added the reference to USB 2.0 to the Features list and removed 1.1 from USB on the block diagrams. | | 0.9 | 8/2003 | Changed the USB description to full-/low-speed compatible. | | 1.0 | 9/2003 | Added the DSP information in the Features list. Put a new sentence under Mechanical Dimensions. Fixed table formatting. Nontechnical edits. Released to the external web. | | 1.1 | 10/2003 | Added TDMb to the MPC875 Features list, the MPC875 Block Diagram, added 13.5 Serial Interface AC Electrical Specifications, and removed TDMa from the pin descriptions. | | 2.0 | 12/2003 | Changed DBGC in the Mandatory Reset Configuration to X1. Changed the maximum operating frequency to 133 MHz. Put the timing in the 80 MHz column. Put in the orderable part numbers. Rounded the timings to hundredths in the 80 MHz column. Put the pin numbers in footnotes by the maximum currents in Table 6. Changed 22 and 41 in the Timing. Put TBD in the Thermal table. | ### **HOW TO REACH US:** ### **USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-480-768-2130 (800) 521-6274 #### JAPAN: Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569 ### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre, 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334 ### TECHNICAL INFORMATION CENTER: (800) 521-6274 #### HOME PAGE: www.motorola.com/semiconductors Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2003