# Lattice # *ispLSI*<sup>™</sup> 1016 in-system programmable Large Scale Integration ### **Features** - in-system programmable HIGH DENSITY LOGIC - Member of Lattice's ispLSI Family - Fully Compatible with Lattice's pLSI™ Family - High Speed Global Interconnects - 32 VO Pins, Four Dedicated Inputs - 96 Registers - -- Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc. - Small Logic Block Size for Random Logic - Security Cell Prevents Unauthorized Copying - HIGH PERFORMANCE E<sup>2</sup>CMOS® TECHNOLOGY - fmax = 80 MHz Maximum Operating Frequency - tpd = 15 ns Propagation Delay - --- TTL Compatible Inputs and Outputs - in-system programmable 5-VOLT ONLY - Change Logic and Interconnects "on-the-fly" in Seconds - Reprogram Soldered Device for Debugging - Non-Volatile E2CMOS Technology - -- 100% Tested - COMBINES EASE OF USE AND THE FAST SYSTEM SPEED OF PLDS WITH THE DENSITY AND FLEX-IBILITY OF FIELD PROGRAMMABLE GATE ARRAYS - Complete Programmable Device can Combine Glue Logic and Structured Designs - 100% Routable at 80% Utilization - Three Dedicated Clock Input Pins - Synchronous and Asynchronous Clocks - Flexible Pin Placement - Optimized Global Routing Pool Allows Global Interconnectivity - pLSVispLSI™ DEVELOPMENT SYSTEM (pDS™) - Boolean Logic Compiler - Automatic Place and Route - Manual Partitioning - PC Platform - Easy to Use Windows Interface - ADVANCED pLSVispLSI DEVELOPMENT SYSTEM - Industry Standard, Third Party Design Environments - Schematic Capture - Fully Automatic Partitioning - Automatic Place and Route - Comprehensive Logic and Timing Simulation - PC and Workstation Platforms ### **Functional Block Diagram** ### Description The Lattice ispLSI 1016 is a High Density Programmable Logic Device featuring 5-Volt in-system programmability and in-system diagnostic capabilities. The device contains 96 Registers, 32 Universal I/O pins, four Dedicated Input Pins, three Dedicated Clock Input Pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. It is the first device which offers non-volatile "on-the-fly" reprogrammability of the logic, as well as the interconnects to provide truly reconfigurable systems. It is architecturally and parametrically compatible to the pLSI 1016 device, but multiplexes four of the dedicated input pins to control insystem programming. The basic unit of logic on the ispLSI 1016 device is the Generic Logic Block (GLB). The GLBs are labeled A0, A1 .. B7 (see figure 1). There are a total of 16 GLBs in the ispLSI 1016 device. Each GLB has 18 inputs, a programmable AND/OR/Exclusive OR array, and four outputs which can be configured to be either combinatorial or registered. Inputs to the GLB come from the GRP. All of the GLB outputs are brought back into the GRP so that they can be connected to the inputs of any other GLB on the device. Copyright © 1991 Lattice Semiconductor Corp. GAL®, E\*CMOS®, and UltraMOS® are registered trademarks of Lattice Semiconductor Corp. pLSi™, lspLSi™, pDS™ and Generic Array Logic™ are trademarks of Lattice Semiconductor Corp. The specifications and information herein are subject to change without notice. LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A. Tel. 1-800-LATTICE (528-8423); FAX (503) 681-3037 January 1992. Rev. A The device also has 32 I/O Cells, each of which is directly connected to an I/O pin. Each I/O cell can be individually programmed to be a combinatorial input, registered input, latched input, output or bi-directional I/O pin with 3-state. The signal levels are TTL compatible voltages and the output drivers can source 4 mA or sink 8 mA. # **Functional Block Diagram** Figure 1. ispLSI 1016 # **Description (continued)** The 32 I/O Cells are grouped into four sets of 16 each. as shown in figure 1. Each of these I/O groups is associated with a logic Megablock through the use of the Output Routing Pool (ORP) and shares a common Output Enable (OE) signal. Eight GLBs, 16 I/O Cells and one ORP are connected together to make a logic Megablock. The Megablock is defined by the resources that it shares. The outputs of the eight GLBs are connected to a set of 16 universal I/O cells by the ORP. The ispLSI 1016 Device contains two of these Megablocks. The GRP has as its inputs the outputs from all of the GLBs and all of the inputs from the bi-directional I/O cells. All of these signals are made available to the inputs of the GLBs. Delays through the GRP have been equalized to minimize timing skew and logic glitching. Clocks in the ispLSI 1016 device are selected using the Clock Distribution Network. Three dedicated clock pins (Y0to Y2) are brought into the distribution network, and five outputs (CLK 0 to CLK 2 and IOCLK 0, IOCLK 1) are provided to route clocks to the GLBs and I/O cells. The Clock Distribution Network can also be driven from a special GLB (B0 on the ispLSI 1016 device). The logic of this GLB allows the user to create an internal clock from a combination of internal signals within the device. The ispLSI 1016 device is part of Lattice's in-system programmable Large Scale Integration (ispLSI) family. This family contains a range of devices from the ispLSI 1016, with 96 registers, to the ispLSI 1048 with 288 registers. The ispLSI Family Product Selector Guide below lists key attributes of the devices along with the number of resources available. # ispLSI Family Product Selector Guide | DEVICE | ispLSI 1016 | išptSI 1024 | ispLSI 1032 | ispLSI 1048 | |------------------|-------------|-------------|-------------|-------------| | GLBs | 16 | 24 | 32 | 48 | | Registers | 96 | 144 | 192 | 288 | | VO Pins | 32 | 48 | 64 | 96 | | Dedicated Inputs | 4 | . 6 | 8 | 10 | | Pin Count | 44 | · 68 | 84 | 120 | ### **Ordering Information** # Pin Description | Name | PLCC Pin Numbers | Description | |------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/O 0 - I/O 3<br>I/O 4 - I/O 7<br>I/O 8 - I/O 11<br>I/O 12 - I/O 15<br>I/O 16 - I/O 19<br>I/O 20 - I/O 23<br>I/O 24 - I/O 27 | 15, 16, 17, 18,<br>19, 20, 21, 22,<br>25, 26, 27, 28,<br>29, 30, 31, 32,<br>37, 38, 39, 40,<br>41, 42, 43, 44,<br>3, 4, 5, 6,<br>7, 8, 9, 10 | Input/Output Pins - These are the general purpose I/O pins used by the logic array. | | IN 3 | 2 | Dedicated input pins to the device. | | ispEN | 13 | Input - Dedicated in-system programming enable input pin. This pin is brought low to enable the programming mode. The MODE, SDI, SDO and SCLK options become active. | | SDI/IN 0 | 14 | Input – This pin performs two functions. It is a dedicated input pin when ispEN is logic high. When ispEN is logic low, it functions as an input pin to load programming data into the device. SDI/IN 0 also is used as one of the two control pins for the isp state machine. | | MODE/IN 2 | 36 | Input – This pin performs two functions. It is a dedicated input pin when ispEN is logic low, it functions as a pin to control the operation of the isp state machine. | | SDO/IN 1 | <b>24</b> | Input/Output - This pin performs two functions. It is a dedicated clock input pin when ispEN is logic high. When ispEN is logic low, it functions as an output pin to read serial shift register data. | | SCLK/Y2 | 33 | Input — This pin performs two functions. It is a dedicated clock input when ispEN is logic high. This clock input is brought into the Clock Distribution Network, and can optionally be routed to any GLB and/or I/O Cell on the device. When ispEN is logic low, it functions as a clock pin for the Serial Shift Register. | | YO | 11 | Dedicated Clock input. This clock input is connected to one of the clock inputs of all of the GLBs on the device. | | Y1/RESET | 35 | This pin performs two functions: - Dedicated clock input. This clock input is brought into the Clock | | (**** | | Distribution Network, and can optionally be routed to any GLB and/or I/O Cell on the device. | | | | Active Low (0) Reset pin which resets all of the GLB and I/O registers in the device. | | GND<br>VCC | 1, 23<br>12, 34 | Ground (GND)<br>V <sub>cc</sub> | # Absolute Maximum Ratings 1 Supply Voltage V<sub>cc</sub>.....-0.5 to +7.0V Input Voltage Applied. . . . . . . . . . -2.5 to V<sub>CC</sub> +1.0V Off-State Output Voltage Applied . . . . . -2.5 to V<sub>CC</sub> +1.0V Storage Temperature . . . . . . . . . . . . . . . . . -65 to 125°C Ambient Temp. with Power Applied . . . . . . -55 to 125°C Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications). ## **DC** Recommended Operating Condition | SYMBOL | PARAMETER | | | MAX. | UNITS | |--------|---------------------|---------------------------|------|-----------------|-------| | TA | Ambient Temperature | , | 0 | 70 | °C | | Vcc | Supply Voltage | Sarry of the same, in the | 4.75 | 5.25 | V | | VIL | Input Low Voltage | | 0 | 0.8 | V | | VIH | Input High Voltage | | 2.0 | V <sub>cc</sub> | V | # Capacitance (T<sub>A</sub>=25°C,f=1.0 MHz) | SYMBOL | PARAMETER | MAXIMUM <sup>1</sup> | UNITS | TEST CONDITIONS | |----------------|--------------------|----------------------|-------|----------------------------------------------| | C, | Input Capacitance | 8 | pf | V <sub>cc</sub> =5.0V, V <sub>IN</sub> =2.0V | | C <sub>2</sub> | I/O, Y Capacitance | 10 | pf | V <sub>cc</sub> =5.0V, VI/O, Y=2.0V | 1. Guaranteed but not 100% tested. # **Data Retention Specifications** | PARAMETER | MINIMUM | MAXIMUM | UNITS | |------------------------|---------|---------|--------| | Data Retention | · 20 | _ | YEARS | | Erase/Reprogram Cycles | _ | 1000 | CYCLES | # **Switching Test Conditions** | Input Pulse Levels | GND to 3.0V | |--------------------------------|----------------| | Input Rise and Fall Times | 3ns 10% to 90% | | Input Timing Reference Levels | 1.5V | | Output Timing Reference Levels | 1.5V | | Output Load | See Figure 2 | 3-state levels are measured 0.5V from steady-state active level. ### Figure 2. Test Load \*CL Indicates Test Fixture and Probe Total Capacitance ### Output Load Conditions (see figure 2) | Tes | t Condition | R1 | R2 | CL | |-----|-----------------------------------------------|------|------|------| | 1 | | 470Ω | 390Ω | 35pF | | 2 | Active High | ∞ | 390Ω | 35pF | | | Active Low | 470Ω | 390Ω | 35pF | | 3 | Active High to Z<br>at V <sub>OH</sub> - 0.5V | ∞ | 390Ω | 5pF | | | Active Low to Z<br>at V <sub>o.</sub> + 0.5V | 470Ω | 390Ω | 5pF | # **DC Electrical Characteristics** # Over Recommended Operating Conditions | SYMBOL | PARAMETER | CONDITION | MIN. | TYP. | MAX. | UNITS | |------------------|-----------------------------------|--------------------------------------|------|----------|------|-------| | <b>V</b> OL | Output Low Voltage | l <sub>o⊾</sub> =8 mA. | _ | _ | 0.4 | ٧ | | <b>V</b> он | Output High Voltage | l <sub>oн</sub> =-4 mA. | 2.4 | <u>_</u> | ~_ | ٧ | | lıL | Input or I/O Low Leakage Current | $0V \le V_{IN} \le V_{IL}$ (MAX.) | _ | _ | -10 | μА | | lin( | Input or I/O High Leakage Current | $V_{H} \le V_{IN} \le V_{CC}$ | | | 10 | μА | | los1 | Qutput Short Circuit Current | $V_{cc} = 5V, V_{out} = 0.5V$ | -60 | | -200 | mA | | ICC <sup>2</sup> | Operating Power Supply Current | $V_{IL} = 0.5V, V_{IH} = 3.0V$ | - | _ | - | mA | | | | $F_{\text{TOGGLE}} = 20 \text{ MHz}$ | | | | | 1. One output at a time for a maximum duration of one second. (Vout = 0.5V) # Correction to pages 2-100/2-1340 2-160, 2-186 The DC Electrical Characteristics table should have the following line added: | SYMBOL | PARAMETER | CONDITION | MIN. | TYP. | MAX. | UNITS | |----------------------|-------------------------|-------------------------------------|------|------|------|-------| | 1 <sub>IL</sub> -isp | ispEN input low current | $0V \leq V_{IN} \leq V_{IL} (MAX.)$ | | | -150 | μΑ | <sup>2.</sup> Measured at a frequency of 20 MHz using four 16-bit counters # External Switching Characteristics 1, 2, 3 # ispLSI 1016-80 ### **Over Recommended Operating Conditions** | PARAMETER | TEST 6<br>COND. | # | DESCRIPTION | MIN. | TYP. | MAX. | UNITS | |---------------------------|-----------------|----|------------------------------------------------|------------------------------|------------|------|-------| | <b>t</b> pd1 | 1 | 1 | Data Propagation Delay, 4PT bypass, ORP bypass | - | 12 | 15 | ns | | <b>t</b> pd2 | 1 | 2 | Data Propagation Delay | 1 | 15 | 20 | ns | | <b>t</b> co1 <sup>5</sup> | 1 | 3 | External Clock to Output Delay, ORP bypass | _ | 8 | 11 | ns | | <b>t</b> co2 <sup>5</sup> | 1 | 4 | External Clock to Output Delay | a pro <del>position</del> ed | <b>.</b> 9 | 14 | ns | | tco3 | 1 | 5 | Internal Synch. Clock to Output Delay | e.c. 246 | 15 | 20 | ns | | <b>t</b> co4 | 1 | 6 | Asynchronous Clock to Output Delay | | 13 | 20 | ns | | <b>t</b> r1 | 1 | 7 | External Pin Reset to Output Delay | ** | 13 | 20 | ns | | tr2 | 1 | 8 | Asynchronous PT Reset to Output Delay | N- N | /15 | 22 | ns | | <b>t</b> en | 2 | 9 | Input to Output Enable | 2/ | 13 | 20 | ns | | <b>t</b> dis | 3 | 10 | Input to Output Disable | <i>]</i> _ | 13 | 20 | ns | # External AC Recommended Operating Conditions<sup>1, 2, 3</sup> # ispLSI 1016-80 # Over Recommended Operating Conditions | PARAMETER | TEST 6<br>COND. | # | DESCRIPTION | MIN. | TYP. | MAX. | UNITS | |-------------------|---------------------------------------|-------|--------------------------------------------------------|------|------|------|-------| | fmax <sup>4</sup> | 1 | 11 | Clock Frequency with Internal Feedback | - | 100 | 80 | MHz | | fmax (External) | 1 | 12 | Clock Frequency with External Feedback | - | 70 | 50 | MHz | | <b>t</b> su1 | <b>-</b> | 13 | Setup Time before External Synch. Clock, 4PT bypass | 9 | 6 | - | ns | | tsu2 | - | 14 | Setup Time before External Synch Clock | 12 | 8 | - | ns | | <b>t</b> su3 | T - | 15 | Setup Time before Internal Synch. Clock | 9 | 3 | T - | ns | | <b>t</b> su4 | T - | 16 | Setup Time before Asynchronous Clock | 9 | 4 | - | ns | | th1 | - ,/ | 17 | Hold time after External Synchronous Clock, 4PT bypass | 2 | -1 | - | ns | | th2 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 18 | Hold time after External Synchronous Clock | 2 | -1 | - | ns | | th3 | (,-,- | 19 | Hold time after Internal Synchronous Clock | 8 | 2 | - | ns | | th4 | -\ | 20 | Hold time after Asynchronous Clock | 8 | 1 | _ | ns | | trw1 | . – | 21 | External Reset Pulse Duration | 10 | 8 | - | ns | | trw2 | 1*5. | - 22 | Asynchronous Reset Pulse Duration | 10 | 8 | _ | ns | | twh1, twl1 | | 23,24 | External Synchronous Clock Pulse Duration, High, Low | 6 | 5 | _ | ns | | twh2, twi2 | . <u> </u> | 25,26 | Asynchronous Clock Pulse Duration, High, Low | 6 | 5 | _ | ns | - 1. External Parameters are tested and guaranteed. - 2. See Timing Technical Note for further details. - Unless noted, all parameters use ORP, GRP fanout of four, PTSA, and are measured with 16 outputs switching. - 4. Standard 16-bit counter implementation using GRP feedback. - 5. Clock to output specifications include a maximum skew of 2 ns. - 6. Refer to Switching Test Conditions section. # Switching Characteristics 1, 2, 3 # ispLSI 1016-80 # Using I/O Cell | PARAMETER | TEST <sup>4</sup><br>COND. | # | DESCRIPTION | MIN. | TYP. | MAX. | UNITS | |--------------|----------------------------|-------|----------------------------------------------|------|------|------|-------| | <b>t</b> su5 | | 27 | Setup Time before External Synchronous Clock | 5 | 0 | _ | ns | | <b>t</b> su6 | | 28 | Setup Time before Internal Synchronous Clock | 0 | -3 | _ | ns | | <b>t</b> h5 | | 29 | Hold Time after External Synchronous Clock | 8 | 4 | _ | ns | | <b>t</b> h6 | - | 30 | Hold Time after Internal Synchronous Clock | 15 | `×11 | - | ns | | twh3, twl3 | T - | 31,32 | Clock Pulse Duration, High, Low | 6 | 5 | _ | ns | 1. External Parameters are tested and guaranteed. 2. See Timing Technical Note for further details. Unless noted, all parameters use ORP, GRP fanout of four, PTSA, and are measured with 16 outputs switching. 4. Refer to Switching Test Conditions section. # External Switching Characteristics 1, 2, 3 # ispLSI 1016-50 ### **Over Recommended Operating Conditions** | PARAMETER | TEST 6<br>COND. | * | DESCRIPTION | MIN. | түр. | MAX. | UNITS | |---------------------------|-----------------|----|------------------------------------------------|---------------|-----------|------|-------| | tpd1 . | 1 | 1 | Data Propagation Delay, 4PT bypass, ORP bypass | | 16 | 20 | ns | | <b>t</b> pd2 | 1 | 2 | Data Propagation Delay, ORP | _ | 19 | 25 | ns | | <b>t</b> co1 <sup>5</sup> | 1 | 3 | External Clock to Output Delay, ORP bypass | _ | 12 | 16 | ns | | <b>t</b> co2 <sup>5</sup> | 1 | 4 | External Clock to Output Delay | , | . 15 | 20 | ns | | tco3 | 1 | 5 | Internal Synch. Clock to Output Delay | | 21 | 28 | ns | | tco4 | 1 | 6 | Asynchronous Clock to Output Delay | , - ° | <b>21</b> | 28 | ns | | <b>t</b> r1 | _ | 7 | External Pin Reset to Output Delay | No. | 21 | 28 | ns | | tr2 | _ | 8 | Asynchronous PT Reset to Output Delay | V - " | /24 | 30 | ns | | ten | 2 | 9 | Input to Output Enable | 2/ | 21 | 28 | ns | | <b>t</b> dis | 3 | 10 | Input to Output Disable | <i>&gt;</i> - | 21 | 28 | ns | # External AC Recommended Operating Conditions 1, 2, 3 # ispLSI 1016<u>-50</u> # Over Recommended Operating Conditions | PARAMETER | TEST 6<br>COND. | # | DESCRIPTION | MIN. | TYP. | MAX. | UNITS | |-------------------|---------------------|-------|--------------------------------------------------------|------|------|----------|-------| | fmax <sup>4</sup> | 1 | 11 | Clock Frequency with Internal Feedback | _ | 70 | 50 | MHz | | fmax (External) | 1 | 12 | Clock Frequency with External Feedback | - | 45 | 33 | MHz | | <b>t</b> su1 | | 13 | Setup Time before External Synch. Clock, 4PT bypass | 14 | 10 | - | ns | | tsu2 | | 14 | Setup Time before External Synch Clock | 17 | 13 | _ | ns | | <b>t</b> su3 | _ | 15 | Setup Time before Internal Synch. Clock | 13 | 9 | - | ns | | <b>t</b> su4 | _ | 16 | Setup Time before Asynchronous Clock | 13 | 9 | <u> </u> | ns | | <b>t</b> h1 | | 17 | Hold time after External Synchronous Clock, 4PT bypass | 7 | 3 | - | ns | | <b>t</b> h2 | J. 4 - 3. | 18 | Hold time after External Synchronous Clock | 7 | 3 | - | ns | | <b>t</b> h3 | | 19 | Hold time after Internal Synchronous Clock | 11 | 5 | _ | ns | | th4 | - " | 20 | Hold time after Asynchronous Clock | 11 | 5 | - | ns | | trw1 | · | 21 | External Reset Pulse Duration | 15 | 13 | - | กร | | trw2 | - | 22 | Asynchronous Reset Pulse Duration | 15 | 13 | _ | ns | | twh1, twl1 | 2 ( <del>`</del> }3 | 23,24 | External Synchronous Clock Pulse Duration, High, Low | 10 | 8 | - | ns | | twh2, twl2 | : / .* <b>-</b> | 25,26 | Asynchronous Clock Pulse Duration, High, Low | 10 | 8 | _ | ns | - 1. External Parameters are tested and guaranteed. - 2. See Timing Technical Note for further details. - Unless noted, all parameters use ORP, GRP fanout of four, PTSA, and are measured with 16 outputs switching. - 4. Standard 16-bit counter implementation using GRP feedback. - 5. Clock to output specifications include a maximum skew of 2 ns. - 6. Refer to Switching Test Conditions section. # Switching Characteristics 1, 2, 3 ispLSI 1016-50 # Using VO Cell | PARAMETER | TEST <sup>4</sup><br>COND. | # | DESCRIPTION | | MIN. | TYP. | MAX. | UNITS | |--------------|----------------------------|-------|----------------------------------------------|-----|------|------|------|-------| | <b>t</b> su5 | - | 27 | Setup Time before External Synchronous Clock | | 10 | 5 | _ | ns | | <b>t</b> su6 | T - | 28 | Setup Time before Internal Synchronous Clock | | 0 | -5 | _ | ns | | <b>t</b> h5 | | 29 | Hold Time after External Synchronous Clock | | 12 | 6 | _ | ns | | th6 | T - | 30 | Hold Time after Internal Synchronous Clock | 31 | 20 | 15 | - | ns | | twh3, twi3 | _ | 31,32 | Clock Pulse Duration, High, Low | 200 | 10 🔻 | 8 | _ | ns | 1. External Parameters are tested and guaranteed. 2. See Timing Technical Note for further details. Unless noted, all parameters use ORP, GRP fanout of four, PTSA, and are measured with 16 outputs switching. 4. Refer to Switching Test Conditions section. # The Generic Logic Block The Generic Logic Block (GLB) is the standard logic block of the Lattice High Density ispLSI Device. This GLB has 18 inputs, four outputs and the logic necessary to implement most standard logic functions. The internal logic of the GLB is divided into four separate sections (see figure 3). The AND Array, the Product Term Sharing Array (PTSA), the Reconfigurable Registers, and the Control Functions. The AND array consists of 20 product terms which can produce the logical sum of any of the 18 GLB inputs. Sixteen of the inputs come from the Global Routing Pool, and are either feedback signals from any of the 16 GLBs or inputs from the external I/O Cells. The two remaining inputs come directly from two dedicated input pins. These signals are available to the product terms in both the logical true and the complemented forms which makes boolean logic reduction easier. The PTSA takes the 20 product terms and allocates them to the four GLB outputs. There are four OR gates, with four, four, five and seven product terms (see figure 3). The output of any of these gates can be routed to any of the four GLB outputs, and if more product terms are needed, the PTSA can combine them as necessary. If the users' main concern is speed, the PTSA can use a bypass circuit with four product terms to increase the performance of the cell (see figure 4). This can be done to any or all of the four outputs from the GLB. The Reconfigurable Registers consist of four D-type flip-flops with an Exclusive OR Gate on the input. The Exclusive OR gate in the GLB can be used either as a logic element or to reconfigure the D-type flip-flop to emulate a J-K, or T-type flip-flop (see figure 5). This greatly simplifies the design of counters, comparators and ALU type functions. The registers can be bypassed if the user needs a combinatorial output. Each register output is brought back into the Global Routing Pool and is also brought to the I/O cells via the Output Routing Pool. Reconfigurable registers are not available when the four product term bypass is used. Figure 3. GLB: Product Term Sharing Array Figure 4. GLB: Four Product Term Bypass # The Generic Logic Block (continued) The PTSA is flexible enough to allow these features to be used in virtually any combination that the user desires. In the GLB shown in figure 6, Output Three (O3) is configured using the XOR Gate and Output Two (O2) is configured using the four Product Term Bypass. Output One (O1) uses one of the inputs from the five Product Term OR gate while Output Zero (O0) combines the remaining four product terms with all of the product terms from the seven Product Term OR gate for a total of eleven (7+4). Various signals which control the operation of the GLB are developed in the Control Function section. The clock for the registers can come from any of three sources developed in the Clock Distribution Network (See Clock Distribution Network Section) or from a product term within the GLB. The Reset Signal for the GLB can come from the Global Reset pin or from a product term within the block. The Output Enable for the I/O cells associated with the GLB comes from a product term within the block. Use of a product term for a control function makes that product term unavailable for use as a logic form. Refer to the following table to determine which logic functions are affected. There are additional features in a GLB which allow implementation of logic intensive functions. These features are accessible using the hard Macros from the software and require no intervention on the part of the user. Figure 6. GLB: Various Logical Combinations ### **Product Term Sharing Matrix** | Product<br>Term # | | tandard Configuration Output Number Four Product Term Bypass Output Number | | | | | | | | | | | | | | | | | Alternate<br>Function | | | |----------------------------------|-----------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------|---|---|---|-----------------------------------------|---|----------------------------------------|---------|---|---|---|-----------|--------|---|-------------|---|-----------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 3 | 2 | 1 | 0 | 3 | 2 | 1 | 0 | 3 | 2 | 1 | 0 | 3 | 3 | 2 | 2 | 1 | 1 | 0 | 0 | | | 0<br>1<br>2<br>3 | #<br>#<br># | ======================================= | ======================================= | : | - | | | | = | | | | | = | | | gust strong | | your | · · · · · · · · · · · · · · · · · · · | g of the state | | 4<br>5<br>6<br>7 | = | ======================================= | | | | | | | | | | | | 2 PR 35 F | | | | | \<br>}, | | | | 8<br>9<br>10<br>11<br>12 | = | # # # # | | i | | | ======================================= | | | | - | | | | A Same | | | | 3. | | ■ CLK/Reset | | 13<br>14<br>15<br>16<br>17<br>18 | ======================================= | | | : | | | , | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | \<br>\\ | | | | rant " | | | | | | :<br>:<br>:<br>: | ■ OE/Reset | This matrix shows how each of the product terms are used in the various modes. As an example, Product Term 12 can be used as an input to the five input OR gate in the standard configuration. This OR gate under standard configuration can be routed to any of the four GLB outputs. Product Term 12 is not used in the four product term bypass mode. When GLB output one is used in the Exclusive OR (XOR) mode Product Term 12 becomes one of the inputs to the four input OR Gate. If Product Term 12 is not used in the logic, then it is available for use as either the Asynchronous Clock signal or the GLB Reset signal. # The Megablock The ispLSI family is structured into multiple "Megablocks". A Megablock consists of 8 GLBs, an Output Routing Pool (ORP) and 16 I/O Cells. Each of these will be explained in detail in the following sections. These elements are coupled together as shown in figure 7. This logic structure is referred to as the Megablock. The various members of the ispLSI family are created by combining from two to six Megablocks on a single device. The Megablock shares two sets of resources. The eight GLBs within the Megablock share two dedicated input pins. These dedicated input pins are not available to GLBs in any other Megablock. These pins are dedicated (non-registered) inputs only and are automatically assigned by software. One Output Enable signal is generated within the Megablock and is common to all sixteen of the I/O Cells in the Megablock. The Output Enable signal can be generated using a product term in any of the eight GLBs within the Megablock (See the following section on the Output Enable Multiplexers). Because of the shared logic within the Megablock, signals which share a common function (counters; busses, etc.) should be grouped within a Megablock. This will allow the user to obtain the best utilization of the logic within the device and eliminate routing bottlenecks. # Megablocks in Each Device | DEVICE | MEGABLOCKS | GLBs | VO CELLS | |-------------|------------|-----------------------------------------|----------| | ispLSI 1016 | 2 | 16 | 32 | | ispLSI 1024 | 3 500,7 | *************************************** | 48 | | ispLSI 1032 | 4 | 32 | 64 | | ispLSI 1048 | 6 | 48 | 96 | Figure 7. The Megablock Note: The inputs from the I/O Cell are not shown in this figure, they go directly to the GRP. # The Output Enable Control One Output Enable (OE) signal can be generated within each GLB using the OE Product Term 19. One of the eight OE signals from each GLB within a Megablock, is then routed to all of the I/O Cells within the Megablock (see figure 8). This OE signal can simultaneously control all of the 16 I/O cells which are used in 3-state mode. Individual I/O cells also have independent control for permanently enabling or disabling the output buffer (Refer to the I/O Cell Section). Only one OE signal is allowed per Megablock for 3-state operation. The advantage to this approach is that the OE signal can be generated in any GLB within the Megablock which happens to have an unused OE product term. This frees up the other OE product terms for use as logic. Figure 8. Output Enable Controls # **The Output Routing Pool** The Output Routing Pool (ORP) routes signals from the Generic Logic Block outputs to I/O Cells configured as outputs or bi-directional pins (see figure 9). The purpose of the ORP is to allow greater flexibility when assigning I/O pins. It also simplifies the job for the routing software which results in a higher degree of utilization. By examining the programmable switch matrix in figure 9, it can be seen that a GLB output can be connected to one of four I/O Cells. Further flexibility is provided by using the PTSA, (Figures 3 through 7) which makes the GLB outputs completely interchangeable. This allows the routing program to freely interchange the outputs to achieve the best routability. This is an automatic process and requires no intervention on the part of the user. The ORP bypass connections (see figure 10) further increase the flexibility of the device. The ORP bypass connect specific GLB outputs to specific I/O Cells at a faster speed. The bypass path tends to restrict the routability of the device and should only be used for critical signals. Figure 9. Output Routing Pool Figure 10. Output Routing Pool showing Bypass ### VO Cell The I/O Cell (see figure 11) is used to route input, output or bidirectional signals connected to the I/O pin. The two logic inputs come from the ORP (see figure 7). One comes from the ORP, and the other comes from the faster ORP bypass. A pair of multiplexers select which signal will be used, and its polarity. The OE signal comes from the Output Enable. As with the data path, a multiplexer selects the signal polarity. The Output Enable can be set to a logic high (Enabled) when a straight output pin is desired, or logic low (Disabled) when a straight input pin is needed. The Global Reset (RESET) signal is driven by the active low chip reset pin. Each I/O Cell can individually select one of the two clock signals (IOCLK 0 or IOCLK 1). These clock signals are generated by the Clock Distribution Network. Using the multiplexers, the I/O Cell can be configured as an input, an output, a 3-stated output or a bidirectional I/O. The D-type register can be configured as a level sensitive transparent latch or an edge triggered flip-flop to store the in-coming data. Figure 12 illustrates some of the various I/O cell configurations possible. There is an Active Pullup resistor on the I/O pins which is automatically used when the pin is not connected. This prevents the pin from floating and inducing noise into the device or consuming additional power. Figure 11. I/O Cell Architecture Figure 12. Example I/O Cell Configurations ### **Clock Distribution Network** The Clock Distribution Network is shown in figure 13. It generates five global clock signals CLK 0, CLK 1, CLK 2 and IOCLK 0, IOCLK 1. The first three, CLK 0, CLK 1 and CLK 2 are used for clocking all the GLBs in the device. Similarly, IOCLK 0 and IOCLK 1 signals are used for clocking all of the I/O Cells in the device. There are three dedicated system clock pins (Y0, Y1, Y2) which can be directed to any GLB or any I/O Cell using the Clock Distribution Network. The other inputs to the Clock Distribution Network are the 4 outputs of a dedicated clock GLB ("B0" for ispLSI 1016). These Clock GLB outputs can be used to create a user-defined internal clocking scheme. Typically the clock GLB will be clocked using an external main clock pin Y0 connected to global clock signal CLK 0. The outputs of the clock GLB in turn will generate "divide by two" or "divide by four" phases of the CLK 0 which can be connected to CLK 1, CLK 2 or IOCLK 0, IOCLK 1 global clocks. All GLBs also have the capability of generating their own asynchronous clocks using Product Term 12. CLK 0, CLK 1 and CLK 2 feed to their corresponding inputs on all the GLBs (see figure 3). The two I/O clocks generated in the Clock Distribution Network IOCLK 0 and IOCLK 1, are brought to all 64 of the I/O cells and the user programs the I/O cell to use one of the two. # **Global Routing Pool** The Global Routing Pool (GRP) is a Lattice proprietary interconnect structure which offers last predictable speeds with complete connectivity. The GRP allows the outputs from the GLBs or the I/O cell inputs to be connected to the inputs of the GLBs. Any GLB output is available to the input of all other GLBs, and similarly an input from an I/O pin is available as an input to all of the GLBs. Because of the uniform architecture of the ispLSI device, the delays through the Global Routing Pool are both consistent and predictable. However, they are slightly affected by fanout. Figure 13. Clock Distribution Network Dedicated Clock Input Pins \*Notes: Y1 is multiplexed with RESET Y2 is used for SCLK in isp Mode ### Security Cell A security cell is provided in the ispLSI devices to prevent unauthorized copying of the array patterns. Once programmed, this cell prevents further read access to the functional bits in the device. This cell can only be erased by reprogramming the device, so the original configuration can never be examined once this cell is programmed. ### **Device Programming** ispLSI devices are programmed using a Lattice-approved Device Programmer, available from a number of third party manufacturers or in-system using Lattice programming algorithms. Complete programming of the device takes only a few seconds. Erasing of the device is automatic and is completely transparent to the user. ### **Latch-up Protection** ispLSI devices are designed with an on-board charge pump to negatively bias the substrate. The negative bias is of sufficient magnitude to prevent input undershoots from causing the internal circuitry to latchup. Additionally, outputs are designed with n-channel pull-ups instead of the traditional p-channel pull-ups to eliminate any possibility of SCR induced latching. Figure 17. isp Programming Interface # In-System Programmability The ispLSI devices are the in-system programmable version of the Lattice high density programmable Large Scale Integration (pLSI) devices. By integrating all the high voltage programming circuitry on-chip, the programming can be accomplished by simply shifting data into the device. Once the function is programmed, the non-volatile E<sup>2</sup>CMOS cells will not lose the pattern even when the power is turned off. All necessary programming is done via five TTL level logic interface signals. These five signals are fed into the onchip programming circuitry where a state machine controls the programming. The simple signals for interface include isp Enable (ispEN), Serial Data in (SDI), Serial Data Out (SDO), Serial Clock (SCLK) and Mode (MODE) control. Figure 17 illustrates the block diagram of one possible scheme of the programming interface for the isp devices. For details on the operation of the internal state machine and programming of the device please refer to the Insystem programming application note. Figure 18. ispLSI Device & Shift Register Layout Note: A logic "1" in the address shift register enables the row for programming or verification. A logic "0" disables it. # Programming Voltage/Timing Specifications | SYMBOL | PARAMETER | CONDITION | MIN. | TYP. | MAX. | UNITS | |--------------|----------------------------------------|---------------------------|------------|-------|------------|-------| | VCCP | Programming Voltage | | 4.75 | 5 | 5.25 | V | | ICCP | Programming Supply Current ispEN | | | 50 | 100 | mA | | VIHP | Input Voltage High | | 2.0 | - | VCCP | V | | VILP | Input Vopitage Low | | 0 | _ | 0.8 | V | | lip | Input Current | | - , | 100 | 200 | μА | | <b>V</b> OHP | Output Volatge High | I <sub>OH</sub> = -3.2 mA | 2.4 | | VCCP | V | | <b>V</b> OLP | Output Voltage Low | l <sub>ot</sub> =5 mA | . 0 | · , – | 0.5 | V | | <b>t</b> d | Pulse Sequence Delay | <i></i> | ું તું ે ક | 5- | <b>₹10</b> | μs | | tisp | ispEN to Output 3-State | 7 ( T | | 31 / | 10 | μs | | tsu | Setup Time | | 1 | .5 | | μs | | th | Hold Time | | 1,1 | .5 | | μs | | tclk | Clock Pulse Width | | 0.5 | 1 | T | μs | | <b>t</b> pwv | Verify Pulse Width | | 20 | 30 | | μs | | <b>t</b> pwp | Programming Pulse Width | | 40 | - | 100 | ms | | <b>t</b> bew | Bulk Erase Pulse Width | | 200 | _ | - | ms | | trst | Reset Time From Valid V <sub>CCP</sub> | | 45 | | _ | μs | Figure 19. Timing Waveform for isp Operation Figure 20. Program, Verify & Bulk Erase Waveform # **Pin Configuration** ### ispLSI 1016 PLCC Pinout Diagram # 44-Pin PLCC