# 64K x 18 Synchronous Cache RAM ### **Features** - Supports 66-MHz Pentium<sup>™</sup> microprocessor cache systems with zero wait states - 64K by 18 common I/O - Fast clock-to-output times 8.5 ns - Two-bit wraparound counter supporting Pentium microprocessor and 486 burst sequence (CY7C1031) - Two-bit wraparound counter supporting linear burst sequence (CY7C1032) - Separate processor and controller address strobes - Synchronous self-timed write - Direct interface with the processor and external cache controller - Asynchronous output enable - I/Os capable of 3.3V operation - JEDEC-standard pinout - 52-pin PLCC and PQFP packaging Functional Description The CY7C1031 and CY7C1032 are 64K by 18 synchronous cache RAMs designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 8.5 ns. A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. The CY7C1031 is designed for Intel Pentium and i486 CPU-based systems; its counter follows the burst sequence of the Pentium and the i486 processors. The CY7C1032 is architected for processors with linear burst sequences. Burst accesses can be initiated with the processor address strobe (ADSP) or the cache controller address strobe (ADSC) inputs. Address advancement is controlled by the address advancement (ADV) input. A synchronous self-timed write mechanism is provided to simplify the write interface. A synchronous chip select input and an asynchronous output enable input provide easy control for bank selection and output three-state control. ### **Selection Guide** | | | 7C1031-7<br>7C1032-7 | 7C1031-8<br>7C1032-8 | 7C1031-10<br>7C1032-10 | 7C1031-12<br>7C1032-12 | |-------------------------|------------|----------------------|----------------------|------------------------|------------------------| | Maximum Access Time (ns | ) | 7 | 8.5 | 10 | 12 | | Maximum Operating | Commercial | 300 - | 280 | 280 | 230 | | Current (mA) | Military | | | | 235 | Shaded area contains preliminary information. Pentium is a trademark of Intel Corporation. ### Note: DP<sub>0</sub> and DP<sub>1</sub> are functionally equivalent to DQ<sub>x</sub>. # Functional Description (continued) Single Write Accesses Initiated by ADSP This access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{CS}$ is LOW and (2) $\overline{ADSP}$ is LOW. $\overline{ADSP}$ -triggered write cycles are completed in two clock periods. The address at $A_0$ through $A_{15}$ is loaded into the address register and address advancement logic and delivered to the RAM core. The write signal is ignored in this cycle because the cache tag or other external logic uses this clock period to perform address comparisons or protection checks. If the write is allowed to proceed, the write input to the CY7C1031 and CY7C1032 will be pulled LOW before the next clock rise. $\overline{ADSP}$ is ignored if $\overline{CS}$ is HIGH. If WH, WL, or both are LOW at the next clock rise, information presented at $DQ_0-DQ_{15}$ and $DP_0-DP_1$ will be written into the location specified by the address advancement logic. WL controls the writing of $DQ_0-DQ_7$ and $DP_0$ while WH controls the writing of $DQ_0-DQ_7$ and $DP_0$ while WH controls the writing of $DQ_8-DQ_{15}$ and $DP_1$ . Because the CY7C1031 and CY7C1032 are common-I/O devices, the output enable signal ( $\overline{OE}$ ) must be deasserted before data from the CPU is delivered to $DQ_0-DQ_{15}$ and $DP_0-DP_1$ . As a safety precaution, the appropriate data lines are three-stated in the cycle where WH, WL, or both are sampled LOW, regardless of the state of the $\overline{OE}$ input. ### Single Write Accesses Initiated by ADSC This write access is initiated when the following conditions are satisfied at rising edge of the clock: (1) $\overline{CS}$ is LOW, (2) $\overline{ADSC}$ is LOW, and (3) $\overline{WH}$ or $\overline{WL}$ are LOW. $\overline{ADSC}$ triggered accesses are completed in a single clock cycle. The address at $A_0$ through $A_{15}$ is loaded into the address register and address advancement logic and delivered to the RAM core. Information presented at $DQ_0 = DQ_{15}$ and $DP_0 = DP_1$ will be written into the location specified by the address advancement logic. Since the CY7C1031 and the CY7C1032 are common-I/O devices, the output enable signal ( $\overline{OE}$ ) must be deasserted before data from the cache controller is delivered to the data and parity lines. As a safety precaution, the appropriate data and parity lines are three-stated in the cycle where $\overline{WH}$ and $\overline{WL}$ are sampled LOW regardless of the state of the $\overline{OE}$ input. ### Single Read Accesses A single read access is initiated when the following conditions are satisfied at clock rise: (1) CS is LOW, (2) ADSP or ADSC is LOW, and (3) WH and WL are HIGH. The address at $A_0$ through $A_{15}$ is stored into the address advancement logic and delivered to the RAM core. If the output enable (OE) signal is asserted (LOW), data will be available at the data outputs a maximum of 8.5 ns after clock rise. $\overrightarrow{ADSP}$ is ignored if $\overrightarrow{CS}$ is HIGH. ### **Burst Sequences** The CY7C1031 provides a 2-bit wraparound counter, fed by pins $A_0 - A_1$ , that implements the Intel 80486 and Pentium processor's address burst sequence (see *Table 1*). Note that the burst sequence depends on the first burst address. Table 1. Counter Implementation for the Intel Pentium/80486 Processor's Sequence | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | $A_{X+1}, A_{x}$ | $A_{X+1}, A_{x}$ | $A_{X+1}, A_{x}$ | $A_{X+1}, A_{x}$ | | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | The CY7C1032 provides a two-bit wraparound counter, fed by pins $A_0 - A_1$ , that implements a linear address burst sequence (see *Table 2*). Table 2. Counter Implementation for a Linear Sequence | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | $A_{X+1}, A_{X}$ | $A_{X+1}, A_{x}$ | $A_{X+1}, A_{x}$ | $A_{X+1}, A_{x}$ | | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | ### **Application Example** Figure 1 shows a 512-Kbyte secondary cache for the Pentium microprocessor using four CY7C1031 cache RAMs. Figure 1. Cache Using Four CY7C1031s # Pin Definitions | Signal Name | Туре | # of Pins | Description | |-----------------------------------|--------------|-----------|--------------------------------------| | V <sub>CC</sub> | Input | 1 | +5V Power | | $v_{ccq}$ | Input | 4 | +5V or 3.3V (Outputs) | | GND | Input | 1 | Ground | | V <sub>SSQ</sub> | Input | 4 | Ground (Outputs) | | CLK | Input | 1 | Clock | | $A_{15} - A_0$ | Input | 16 | Address | | ADSP | Input | l | Address Strobe from Processor | | ADSC | Input | 1 | Address Strobe from Cache Controller | | WH | Input | 1 | Write Enable - High Byte | | WL | Input | 1 | Write Enable - Low Byte | | ADV | Input | 1 | Advance | | ŌĒ | Input | i | Output Enable | | CS | Input | 1 | Chip Select | | DQ <sub>15</sub> -DQ <sub>0</sub> | Input/Output | 16 | Regular Data | | $DP_1 - DP_0$ | Input/Output | 2 | Parity Data | # **Pin Descriptions** | Signal<br>Name | 1/O | Description | Signal<br>Name | I/O | Description | |---------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input Sign | nals | _ | WH | I | Write signal for the high-order half of the RAM | | CLK | I | Clock signal. It is used to capture the address, the data to be written, and the following control signals: ADSP, ADSC, CS, WH, WL, and ADV. It is also used to advance the on-chip auto-address-increment logic (when the appropriate control signals have been set). | | | array. This signal is sampled by the rising edge of CLK. If $\overline{WH}$ is sampled as LOW, i.e., asserted, the control logic will perform a self-timed write of DQ <sub>15</sub> – DQ <sub>8</sub> and DP <sub>1</sub> from the on-chip data register into the selected RAM location. There is one exception to this. If $\overline{ADSP}$ , $\overline{WH}$ , and $\overline{CS}$ are asserted (LOW) at the rising edge of CLK, the write | | A <sub>15</sub> -A <sub>0</sub> | I | Sixteen address lines used to select one of 64K locations. They are captured in an on-chip register | | | signal, WH, is ignored. Note that ADSP has no effect on WH if CS is HIGH. | | | | on the rising edge of CLK if ADSP or ADSC is LOW. The rising edge of the clock also loads the lower two address lines, $A_1 - A_0$ , into the on-chip auto-address-increment logic if ADSP or ADSC is LOW. | WE | I | Write signal for the low-order half of the RAM array. This signal is sampled by the rising edge of CLK. If WL is sampled as LOW, i.e., asserted, the control logic will perform a self-timed write of $DO_7 - DO_0$ and $DP_0$ from the on-chip data register | | ĀDSP | I | Address strobe from processor. This signal is sampled at the rising edge of CLK. When this input and/or ADSC is asserted, A <sub>0</sub> -A <sub>15</sub> will be captured in the on-chip address register. It also allows the lower two address bits to be loaded into the on-chip auto-address-increment logic. If both ADSP | | | into the selected RAM location. There is one exception to this. If ADSP, WL, and CS are asserted (LOW) at the rising edge of CLK, the write signal, WL, is ignored. Note that ADSP has no effect on WL if CS is HIGH. | | | | and ADSC are asserted at the rising edge of CLK, only ADSP will be recognized. The ADSP input should be connected to the ADS output of the processor. ADSP is ignored when CS is HIGH. | ADV | l | Advance. This signal is sampled by the rising edge of CLK. When it is asserted, it automatically increments the 2-bit on-chip auto-address-increment counter. In the CY7C1032, the address will be incremented linearly. In the CY7C1031, the address | | ADSC | 1 | Address strobe from cache controller. This signal is sampled at the rising edge of CLK. When this input and/or ADSP is asserted, A <sub>0</sub> -A <sub>1</sub> s will be captured in the on-chip address register. It also allows the lower two address bits to be loaded into the on- | | | will be incremented according to the Pentium/486 burst sequence. This signal is ignored if $\overline{ADSP}$ or $\overline{ADSC}$ is asserted concurrently with $\overline{CS}$ . Note that $\overline{ADSP}$ has no effect on $\overline{ADV}$ if $\overline{CS}$ is HIGH. | | | | to be row address-increment logic. The ADSC input should <i>not</i> be connected to the ADS output of the processor. | टइ | 1 | Chip select. This signal is sampled by the rising edge of CLK. If CS is HIGH and ADSC is LOW, the SRAM is deselected. If CS is LOW and ADSC or ADSP is LOW, a new address is captured by the address register. If CS is HIGH, ADSP is ignored. | >2001V ### Pin Descriptions (continued) | Signal<br>Name | I/O | Description | |----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ŌĒ | I | Output enable. This signal is an asynchronous input that controls the direction of the data I/O pins. If OE is asserted (LOW), the data pins are outputs, and the SRAM can be read (as long as CS was asserted when it was sampled at the beginning of the cycle). If OE is deasserted (HIGH), the data I/O pins will be three-stated, functioning as inputs, and the SRAM can be written. | ### **Bidirectional Signals** **Maximum Ratings** DQ<sub>15</sub>-DQ<sub>0</sub> I/O Sixteen bidirectional data I/O lines, DQ<sub>15</sub> - DQ<sub>8</sub> are inputs to and outputs from the high-order half of the RAM array, while DQ7 - DQ0 are inputs to and outputs from the low-order half of the RAM array. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they carry the data read from the selected location in the RAM array. The direction of the data pins is controlled by $\overrightarrow{OE}$ : when $\overrightarrow{OE}$ is high, the data pins are three-stated and can be used as inputs; when OE is low, the data pins are driven by the output buffers and are outputs. $DQ_{15} - \underline{DQ_8}$ and $DQ_7 - DQ_0$ are also three-stated when $\overline{WH}$ and WL, respectively, is sampled LOW at clock | Signal<br>Name | I/O | Description | |----------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DP <sub>1</sub> -DP <sub>0</sub> | I/O | Two bidirectional data I/O lines. These operate in exactly the same manner as $DQ_{15} - DQ_0$ , but are named differently because their primary purpose is to store parity bits, while the $DQ_5$ ' primary purpose is to store ordinary data bits. $DP_1$ is an input to and an output from the high-order half of the RAM array, while $DP_0$ is an input to and an output from the lower-order half of the RAM array. | (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ..... -65°C to +150°C Ambient Temperature with Power Applied ......-55°C to +125°C Supply Voltage on $V_{CC}$ Relative to GND .... -0.5V to +7.0V DC Voltage Applied to Outputs in High Z State $^{[2]}$ ............................... -0.5V to $V_{CC}$ + 0.5V DC Input Voltage<sup>[2]</sup> ..... -0.5V to $V_{CC} + 0.5V$ | L | atch-Up Current | | <br>> 200 mA | |---|-----------------|--------|--------------| | ( | perating Ran | ge | | | Γ | . A | mbient | | Static Discharge Voltage ... (per MIL-STD-883, Method 3015) ### Range Temperature<sup>[3]</sup> $\mathbf{v}_{\mathbf{c}\mathbf{c}}$ 3.0V to V<sub>CC</sub> Com'l $0^{\circ}$ C to $+70^{\circ}$ C 5V ± 5% Mil 5V ± 5% 5V ± 5% -55°C to +125°C # Electrical Characteristics Over the Operating Range<sup>[4]</sup> | | | <b>7C1031-7</b> 7C1031- <b>7C1032-7</b> 7C1032- | | | | | | 7C1031-12<br>7C1032-12 | | | | |-----------------|---------------------------|-------------------------------------------------------------------------------------------|------|--------------------------|------|--------------------------|------|--------------------------|------|---------------------------|------| | Parameter | Description | Test Conditions | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min.,$<br>$I_{OH} = -4.0 \text{ mA}$ | 2.4 | V <sub>CCQ</sub> | 2.4 | V <sub>CCQ</sub> | 2.4 | V <sub>CCQ</sub> | 2.4 | V <sub>CCQ</sub> | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{CC} = Min,$<br>$I_{OL} = 8.0 \text{ mA}$ | | 0.4 | | 0.4 | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.2 | V <sub>CC</sub><br>+0.3V | 2.2 | V <sub>CC</sub><br>+0.3V | 2.2 | V <sub>CC</sub><br>+0.3V | 2.2 | V <sub>CC</sub><br>+ 0.3V | V | | $V_{IL}$ | Input LOW Voltage[2] | | -0. | 0.8 | -0. | 0.8 | -0. | 0.8 | -0. | 0.8 | V | | | | | 3 | | 3 | | 3 | | 3 | | | | l <sub>X</sub> | Input Load Current | $GND \le V_I \le V_{CC}$ | -1 | 1 | -1 | 1 | -1 | 1 | -1 | 1 | μΑ | | l <sub>OZ</sub> | Output Leakage<br>Current | $\begin{array}{l} \text{GND} \leq V_I \leq V_{CC,} \\ \text{Output Disabled} \end{array}$ | -5 | 5 | -5 | 5 | -5 | 5 | -5 | 5 | μА | Shaded area contains preliminary information. - 2. Minimum voltage equals 2.0V for pulse durations of less than 20 ns. 4. See the last page for Group A subgroup testing information. - 3. TA is the "instant on" case temperature. ### Electrical Characteristics (continued) | | | | | | 31-7<br>32-7 | | 31-8<br>32-8 | | 31-10<br>32-10 | | 31-12<br>32-12 | | |------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|------|--------------|------|--------------|------|----------------|------|----------------|------| | Parameter | Description | Test Condition | s | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Ios | Output Short Circuit<br>Current <sup>[5]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> ≈ | GND | | -300 | | -300 | | -300 | | -300 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Operating<br>Supply Current | V <sub>CC</sub> =Max.,<br>lout=0mA. | Com'l | | 300 | | 280 | | 280 | | 230 | mA | | | Supply Current | $f = f_{MAX} = 1/t_{CYC}$ | Mil | | | | | | | | 250 | | | I <sub>SB1</sub> | Automatic CE<br>Power-Down | $\begin{array}{c} \text{Max. } V_{CC}, \overline{CS} \geq \\ V_{IH}, V_{IN} \geq V_{IH} \text{ or} \end{array}$ | Com'l | | 90 | | 80 | | 80 | | 60 | mA | | | Current-TTL1nputs | $V_{IN} \leq V_{IL},$ $f = f_{MAX}$ | Mil | | | | | | | | 70 | | | I <sub>SB2</sub> | Automatic CE Pow-<br>er-Down Current- | Max. $V_{CC}$ , $\overline{CS} \ge V_{CC} - 0.3V$ , $V_{IN} \ge 0.3V$ | Com'l | | 30 | | 30 | | 30 | | 30 | mA | | | CMOS Inputs | $V_{CC} = 0.3V \text{ or } V_{IN}$<br>$\leq 0.3V, f = 0^{[6]}$ | Mil | | | | | | | | 50 | | Shaded areas contain peliminary information ### Capacitance<sup>[7]</sup> | Parameter | Description | Test Conditions | | Max. | Unit | |--------------------------------|--------------------|---------------------------------------------------------------------------|-------|------|------| | C <sub>IN</sub> : Addresses | Input Capacitance | $T_A = 25^{\circ}\text{C}, f = 1 \text{ MHz}, $<br>$V_{CC} = 5.0\text{V}$ | Com'l | 4.5 | pF | | | | $V_{CC} = 5.0V$ | Mil | 6 | 1 | | C <sub>IN</sub> : Other Inputs | | | Com'l | 5 | pF | | | | 1 | Mil | 8 | 1 | | C <sub>OUT</sub> | Output Capacitance | | Com'l | 8 | pF | | | | | Mil | 10 | 1 | Shaded areas contain advanced information ### **AC Test Loads and Waveforms** - Notes: 5. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. 6. Inputs are disabled, clock is allowed to run at speed. - Tested initially and after any design or process changes that may affect these parameters. - 8. Resistor values for $V_{CCQ}$ =5V are: R1=1179 $\Omega$ and R2=868 $\Omega$ Resistor values for $V_{CCQ}$ =3.3V are R1=317 $\Omega$ and R2=348 $\Omega$ # Switching Characteristics Over the Operating Range [9] | | | 7C10<br>7C10 | 31-7<br>32-7 | 7C1031-8<br>7C1032-8 | | 7C1031-10<br>7C1032-10 | | 7C1031-12<br>7C1032-12 | | | | |-------------------|----------------------------------------------|--------------|---------------------------------------|----------------------|------|------------------------|------|------------------------|------|------|--| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | t <sub>CYC</sub> | Clock Cycle Time | 13.3 | | 15 | | 15 | | 20 | | ns | | | t <sub>CH</sub> | Clock HIGH | 5 | | 5 | | 6 | | 8 | | ns | | | t <sub>CL</sub> | Clock LOW | 5 | | 5 | | 6 | | 8 | | ns | | | t <sub>AS</sub> | Address Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | 2.5 | | ns | | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.5 | - | 0.5 | | 0.5 | | 0.5 | | ns | | | t <sub>CDV</sub> | Data Output Valid After CLK Rise | | 7 | | 8.5 | | 10 | | 12 | ns | | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 2 | | 3 | | 3 | | 3 | | ns | | | t <sub>ADS</sub> | ADSP, ADSC Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | 2.5 | | ns | | | t <sub>ADSH</sub> | ADSP, ADSC Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | | twes | WH, WL Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | 2.5 | | ns | | | tweh | WH, WL Hold After CLK Rise | 0.5 | · · · · · · · · · · · · · · · · · · · | 0.5 | | 0.5 | | 0.5 | | ns | | | t <sub>ADVS</sub> | ADV Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | 2.5 | | ns | | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | | t <sub>DS</sub> | Data Input Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | 2.5 | | ns | | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | | tCSS | Chip Select Set-Up | 2.5 | <u> </u> | 2.5 | | 2.5 | | 2.5 | | ns | | | t <sub>CSH</sub> | Chip Select Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | | t <sub>CSOZ</sub> | Chip Select Sampled to Output High Z[10] | 2 | 6 | 2 | 6 | 2 | 6 | 2 | 7 | ns | | | t <sub>EOZ</sub> | OE HIGH to Output High Z <sup>[10]</sup> | 2 | 6 - | 2 | 6 | 2 | 6 | 2 | 7 | ns | | | t <sub>EOV</sub> | OE LOW to Output Valid | | 5 | | 5 | | 5 | | 6 | ns | | | tweoz | WH or WL Sampled LOW to Output High Z[10,11] | | 5 | | 5 | | 6 | | 7 | ns | | | tweov | WH or WL Sampled HIGH to Output Valid[11] | | 7 | | 8.5 | | 10 | | 12 | ns | | Shaded areas contain preliminary information # Notes: 9. Ur - t<sub>CSOZ</sub>, t<sub>EOZ</sub>, and t<sub>WEOZ</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ± 500 mV from steady-state voltage. - 11. At any given voltage and temperature, tweOZ min. is less than tweOV Unless otherwise noted, test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified $I_{\rm OL}/I_{\rm OH}$ and load capacitance. Shown in (a) and (b) os AC test loads. ### **Switching Waveforms** # Single Read[12] ### Single Write Timing: Write Initiated by ADSP Notes: 12. OE is LOW throughout this operation. 13. If ADSP is asserted while CS is HIGH, ADSP will be ignored. 14. ADSP has no effect on ADV, WL, and WH if CS is HIGH. 1031-7 ### Switching Waveforms (continued) ### **Burst Read Sequence with Four Accesses** ŌΕ # Switching Waveforms (continued) # Output (Controlled by $\overline{OE})$ # Write Burst Timing: Write Initiated by $\overline{ADSC}$ # Switching Waveforms (continued) ### Write Burst Timing: Write Initiated by $\overline{ADSP}$ # Switching Waveforms (continued) ### Truth Table | | rutn 1able | | | | | | | | | | |------------------------------------------------|------------|---|---|---|------|-----------------------------------|-----------------------------------------------|--|--|--| | Input CS ADSP ADSC ADV WH or WL CLK | | | | | | Address | Operation | | | | | Н | X | L | X | X | L→H | N/A | Chip deselected | | | | | Н | L | Н | Н | Н | L→H | Same address as<br>previous cycle | Read cycle (ADSP ignored) | | | | | Н | L | Н | L | Н | L→H | Incremented burst address | Read cycle, in burst sequence (ADSP ignored) | | | | | Н | L | Н | Н | L | L→H | Same address as<br>previous cycle | Write cycle (ADSP ignored) | | | | | Н | L | Н | L | L | L→H | Incremented burst address | Write cycle, in burst sequence (ADSP ignored) | | | | | L | L | Х | X | Х | L→H | External | Read cycle, begin burst | | | | | L | Н | L | Х | H | L→H | External | Read cycle, begin burst | | | | | L | Н | L | Х | L | L→H | External | Write cycle, begin burst | | | | | Х | Н | Н | L | L | L→H | Incremented burst address | Write cycle, in burst sequence | | | | | Х | Н | Н | L | Н | L-+H | Incremented burst address | Read cycle, in burst sequence | | | | | X | Н | Н | Н | L | L-→H | Same address as<br>previous cycle | Write cycle | | | | | X | Н | Н | Н | Н | L→H | Same address as<br>previous cycle | Read cycle | | | | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|----------------|-----------------|-------------------------------------|--------------------| | 7 | CY7C1031-7JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1031-7NC | TBD | 52-Lead Plastic Quad Flatpack | 1 | | 8 | CY7C1031-8JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1031-8NC | TBD | 52-Lead Plastic Quad Flatpack | 1 | | 10 | CY7C1031-10JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1031-10NC | TBD | 52-Lead Plastic Quad Flatpack | 1 | | 12 | CY7C1031-12JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1031-12NC | TBD | 52-Lead Plastic Quad Flatpack | 1 | | | CY7C1031-12YMB | ¥59 | 52-Pin Ceramic Leaded Chip Carrier | Military | | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | | |---------------|----------------|-----------------|-------------------------------------|--------------------|--| | 7 | CY7C1032-7JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C1032-7NC | TBD | 52-Lead Plastic Quad Flatpack | | | | 8 | CY7C1032-8JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C1032-8NC | TBD | 52-Lead Plastic Quad Flatpack | 1 ' | | | 10 | CY7C1032-10JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C1032-10NC | TBD | 52-Lead Plastic Quad Flatpack | 1 | | | 12 | CY7C1032-12JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C1032-12NC | TBD | 52-Lead Plastic Quad Flatpack | 1 | | | | CY7C1032-12YMB | Y59 | 52-Pin Ceramic Leaded Chip Carrier | Military | | Shaded areas contain preliminary information. Document #: 38-00219-B