PMI CMOS LOW COST 10-BIT MULTIPLYING D/A CONVERTER #### Precision Monolithics Inc #### **FEATURES** - 10-Bit Resolution - Full Four-Quadrant Multiplication - Nonlinearity: 1/2 or 1 LSB - TTL/CMOS Compatible - Improved Gain Error and Linearity Error from +5V to +15V - Low Power Consumption - Low Feedthrough Error - Low Cost - AD7520 and AD7533 Replacement - Full Temperature Operation - improved ESD Protection - Available in Die Form #### **APPLICATIONS** - Digital/Synchro Conversion - Programmable Gain Amplifiers - Ratiometric A/D Conversion - Function Generator - CRT Graphics Generator - Digitally-Controlled Attenuator - Digitally-Controlled Power Supplies - Digital Filters - Linear Automatic Gain Control #### ORDERING INFORMATION 1 | | | PACKAGE | | | | |-------------------|---------------------------------------|---------------------------------------------------------|-------------------------------------------|--|--| | NONLINEARITY | MILITARY* TEMPERATURE -55°C 10 +125°C | EXTENDED<br>INDUSTRIAL<br>TEMPERATURE<br>-40°C to +85°C | COMMERCIAL<br>TEMPERATURE<br>0°C to +70°C | | | | ±0.05% (±1/2 LSB) | PM7533AQ | PM7533EQ | PM7533GP | | | | ±0.1% (±1 LSB) | PM7533BQ | PM7533FQ | - | | | | ±0.1% (±1 LSB) | _ | PM7533FP | - | | | | ±0.1% (±1 LSB) | - | PM7533FPC | - | | | For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. #### **CROSS REFERENCE** | PMI | ADI | TEMPERATURE<br>RANGE | |-----------|-----------|----------------------| | PM7533AQ | AD7533UD | | | PM7533BQ | AD7533TD | MIL | | PM7533BQ | AD7533\$D | | | PM7533EQ | AD7533CD | 1.0 | | PM7533FQ | AD75338D | IND | | PM7533FQ | AD7533AD | | | PM7533GP | AD7533LN | | | PM7533FP | AD7533LN | COM | | PM7533FPC | AD7533KP | | #### **GENERAL DESCRIPTION** The PM-7533 is a 10-bit 4-quadrant multiplying DAC. It is manufactured using thin film on an oxide-isolated, silicongate, monolithic CMOS wafer fabrication process. PMI's advanced thin-film resistor processing provides true 10-bit linearity and excellent long-term stability without laser trimming. The PM-7533 is pin and function equivalent to the AD7520 and AD7533. The PMI PM-7533 applications flexibility allows direct interface to TTL or CMOS circuitry and operation from +5V to +15V power supplies. Output scaling is provided by the internal feedback resistor and an external op amp; both positive and negative reference voltages can be accommodated. # **PIN CONNECTIONS** #### **FUNCTIONAL DIAGRAM** t Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages. For ordering information, see PMI's Data Book, Section 2. | ABSOLUTE MAXIMUM RATINGS (T | $_{A}$ = +25°C, unless | |--------------------------------------|------------------------| | otherwise noted) | | | V <sub>DD</sub> (to GND) | –0.3V, +17V | | V <sub>REE</sub> (to GND) | ±25V | | R <sub>FB</sub> (to GND) | ±25V | | Digital Input Voltage Range | 0.3 to V <sub>DD</sub> | | Output Voltage (Pin 1, Pin 2) | 0.3 to V | | Operating Temperature Range | 00 | | Military (AQ, BQ Versions) | 55°C to +125°C | | Industrial (EQ, FQ, FP, FPC) | 40°C to +85°C | | Commercial (GP Version) | 0°C to +70°C | | Junction Temperature | +150°C | | Storage Temperature | 65°C to +150°C | | Lead Temperature (Soldering, 60 sec) | | | PACKAGE TYPE | Θ <sub>jA</sub> (Note 1) | e <sub>ic</sub> | UNITS | |-------------------------|--------------------------|-----------------|-------| | 16-Pin Hermetic DIP (Q) | 94 | 12 | °C/W | | 16-Pin Plastic DIP (P) | 76 | 33 | °C/W | | 20-Contact LCC (RC, TC) | 88 | 33 | °C/W | | 16-Pin SOL (S) | 92 | 27 | °C/W | | 20-Contact PLCC (PC) | 73 | 33 | °C/W | #### NOTE: O<sub>|A</sub> is specified for worst case mounting conditions, i.e., O<sub>|A</sub> is specified for device in socket for CerDIP, P-DIP, and LCC packages; O<sub>|A</sub> is specified for device soldered to printed circuit board for SOL and PLCC packages. #### CAUTION: - Do not apply voltages higher than V<sub>DD</sub> or less than GND potential on any terminal except V<sub>REF</sub> (Pin 15) and R<sub>FB</sub> (Pin 16). The digital control inputs are zener protected, however, permanent damage - The digital control inputs are zener protected, however, permanent damage may occur on unconnected units from high energy electrostatic fields. Keep units in conductive foam at all times until ready to use. - 3. Use proper anti-static handling procedures. - Absolute Maximum Ratings apply to both packaged devices and DICE. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. **ELECTRICAL CHARACTERISTICS** at $V_{DD}$ = +15V, $V_{REF}$ = +10V, AGND = DGND = 0V, $V_{OUT1}$ = $V_{OUT2}$ = 0V, $T_A$ = -55°C to +125°C apply for PM-7533EQ/FQ/FP/FPC/FS, $T_A$ = 0°C to +70°C apply for PM-7533GP, unless otherwise noted. | | | | PM-7 | '533A | /E/G | PM-7 | '533E | 3/F/H | | |-----------------------------------------------------------|-------------------|-----------------------------------------------------------------------|------|-------|-----------------|------|-------|----------------|----------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | STATIC ACCURACY | | | | | | | | | | | Resolution | N | | 10 | | _ | 10 | _ | | Bits | | Relative Accuracy<br>(Note 1) | INL | | **** | | ±0.05<br>(±1/2) | - | _ | ±0.1<br>(±1) | % FSR<br>(LSB) | | Differential Nonlinearity (Note 12) | DNL | | _ | _ | ±0.1<br>(±1) | _ | _ | ±0.1<br>(±1) | % FSR<br>LSB | | Gain Error | G <sub>FSE</sub> | T <sub>A</sub> = +25°C | _ | _ | ±1.4<br>(±14) | | | ±1.4<br>(±14) | % FS<br>(LSB) | | (Notes 2, 3) | OFSE | T <sub>A</sub> = Full Temp. Range | | _ | ±1.5<br>(±15) | | | ±1.5<br>(±15) | % FS<br>(LSB) | | Power Supply Rejection<br>ΔGain/ΔV <sub>DD</sub> (Note 4) | PSRR | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | | _ | 0.005<br>0.008 | | _ | 0.005<br>0.008 | %/% | | Output Leakage Current four1 (Pin 1) (Note 6) | I <sub>LKG1</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | | _ | ±50<br>±200 | | _ | ±50<br>±200 | nA | | Output Leakage Current<br>IOUT2 (Pin 2) (Note 7) | 1 <sub>LKG2</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | | _ | ±50<br>±200 | _ | _ | ±50<br>±200 | nA | | DYNAMIC ACCURACY | | | | | | | | | | | Output Current<br>Settling Time (Notes 5, 8) | t <sub>S</sub> | T <sub>A</sub> = +25°C (Note 10)<br>T <sub>A</sub> = Full Temp. Range | | _ | 600<br>800 | _ | _ | 600<br>800 | ns | | Feedthrough Error<br>(Notes 5, 10) | FΤ | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | | _ | ±0.05<br>±0.1 | | _ | ±0.05<br>±0.1 | % FSR | | REFERENCE INPUT | | | | | | | | | | | Reference Input<br>Resistance<br>(Pin 15) (Note 11) | R <sub>IN</sub> | | 5 | _ | 20 | 5 | | 20 | kΩ | | ANALOG OUTPUTS | | | | | | | | | | | Output Capacitance<br>(Note 5) | C <sub>OUT1</sub> | Digital Inputs = V <sub>INH</sub> | | _ | 100<br>35 | _ | | 220<br>60 | pF | | Output Capacitance<br>(Note 5) | C <sub>OUT1</sub> | Digital Inputs = V <sub>INL</sub> | _ | _ | 60<br>100 | | _ | 120<br>165 | pF | DIGITAL-TO-ANALOG CONVERTERS **ELECTRICAL CHARACTERISTICS** at $V_{DD}$ = +15V, $V_{REF}$ = +10V, AGND = DGND = 0V, $V_{OUT1}$ = $V_{OUT2}$ = 0V, $T_A$ = -55°C to +125°C apply for PM-7533EQ/FQ/FP/FPC/FS, $T_A$ = 0°C to +70°C apply for PM-7533GP, unless otherwise noted. *Continued* | | | | PM- | 7533A | /E/G | PM- | 7533B | /F | | |-------------------------------|------------------|-------------------------------------------------------|-----|-------|----------------|-----|-------|----------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | DIGITAL INPUTS | | | | | · | 14 | | | | | Digital Input High | V <sub>INH</sub> | | 2.4 | _ | <del>-</del> , | 2.4 | | _ | V | | Digital Input Low | V <sub>INL</sub> | | _ | _ | 0.8 | _ | | 0.8 | ٧ | | Input Leakage<br>Current | I <sub>IN</sub> | $V_{IN} = 0V$ and $V_{DD}$ | _ | - | ±1 | | | ±1 | μΑ | | Input Capacitance<br>(Note 5) | C <sub>IN</sub> | | _ | _ | 10 | _ | - | 10 | pF | | POWER REQUIREMENTS | | | | | | | | _ | | | Power Supply Voltage | V <sub>DD</sub> | | | _ | +15 ±10% | _ | | +15 ±10% | ٧ | | Power Supply<br>Voltage Range | PSR | Accuracy is not guaranteed over this range | +5 | _ | +16 | +5 | | +16 | ٧ | | Supply Current | IDD | Digital inputs = V <sub>INL</sub> or V <sub>INH</sub> | _ | _ | 2 | - | _ | 2 | mA | #### NOTES: - 1. "FSR" is full-scale range. - 2. Full-scale (FS) = $-(V_{REF}) \left( \frac{1023}{1024} \right)$ ; Digital inputs = $V_{INH}$ . - 3. Maximum gain change from $T_A = +25^{\circ}\text{C}$ to $T_{MIN}$ or $T_{MAX}$ is $\pm 0.1\%$ FSR. - 4. Digital inputs = V<sub>INH</sub>, V<sub>DD</sub> = +14V to +17V. - 5. Guaranteed and not tested - 6. Digital inputs = VINL. - Digital inputs = V<sub>INH</sub>. - 8. Settles to 0.05% FSR; $R_{LOAD}$ = 100 $\Omega$ ; digital inputs = $V_{INH}$ to $V_{INL}$ or $V_{INL}$ to $V_{INH}$ . - AC parameters sample tested to ensure spec compliance - 10. Digital input = $V_{INL}$ ; $V_{REF} = 20V_{p-p}$ , t = 100kHz Sinewave. - 11. Absolute temperature coefficient is approximately +50ppm/°C. - 12. All grades guaranteed monotonic # **DICE CHARACTERISTICS** DIE SIZE $0.102 \times 0.100$ inch, 10,200 sq. mils $(2.591 \times 2.540$ mm, 6.58 sq. mm) - 1. CURRENT OUTPUT 1 - 2. CURRENT OUTPUT 2 - 3. GROUND - 4. DIGITAL INPUT BIT 1 (MOST SIGNIFICANT BIT) - 5. DIGITAL INPUT BIT 2 - 6. DIGITAL INPUT BIT 3 - 7. DIGITAL INPUT BIT 4 - 8. DIGITAL INPUT BIT 5 - 9. DIGITAL INPUT BIT 6 - 10. DIGITAL INPUT BIT 7 - 11. DIGITAL INPUT BIT 8 - 12. DIGITAL INPUT BIT 9 - 13. DIGITAL INPUT BIT 10 (LEAST SIGNIFICANT BIT) - 14. POSITIVE POWER SUPPLY - 15. REFERENCE INPUT VOLTAGE - 16. INTERNAL FEEDBACK RESISTOR For additional DICE ordering information, refer to PMI's Data Book, Section 2. **WAFER TEST LIMITS** at $V_{DD} = +15V$ , $V_{REF} = +10V$ , AGND = DGND = 0V, $V_{OUT1} = V_{OUT2} = 0V$ , $T_A = +25$ °C, unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | PM-7533G | UNITS | |------------------------------------------------------------------|-------------------|------------|---------------|--------------------| | STATIC ACCURACY | | | | | | Resolution | N | | 10 | Bits MIN | | Relative Accuracy<br>(Notes 1, 2) | INL | | ±0.1<br>(±1) | % FSR<br>(LSB) MAX | | Differential Nonlinearity (Note 10) | DNL | | ±0.1<br>(±1) | %FSR<br>(LSB) MAX | | Gain Error<br>(Notes 2, 3, 4) | G <sub>FSE</sub> | | ±1.4<br>(±14) | % FS<br>(LSB) MAX | | Power Supply Rejection<br>ΔGain/ΔV <sub>DD</sub> (Notes 2, 5, 6) | PSR | | 0.005 | %/% MAX | | Output Leakage Current<br>I <sub>OUT1</sub> (Notes 2, 7) | I <sub>LKG1</sub> | | π50 | nA MAX | | Output Leakage Current<br>I <sub>OUT2</sub> (Notes 2, 8) | I <sub>LKG2</sub> | | ±50 | nA MAX | | REFERENCE INPUT | | | | | | Reference Input<br>Resistance (Notes 2, 9) | R <sub>IN</sub> | | 5/20 | kΩ MIN/MAX | **WAFER TEST LIMITS** at $V_{DD} = +15V$ , $V_{REF} = +10V$ , AGND = DGND = 0V, $V_{OUT1} = V_{OUT2} = 0V$ , $T_A = +25$ °C, unless otherwise noted. (Continued) | PARAMETER | SYMBOL | CONDITIONS | PM-7533G<br>LIMIT | UNITS | |-----------------------------------|------------------|------------------------------------------------------|-------------------|---------| | DIGITAL INPUTS | | | | | | Digital Input High<br>(Note 2) | V <sub>INH</sub> | | 2.4 | V MIN | | Digital Input Low<br>(Note 2) | VinL | | 0.8 | V MAX | | Input Leakage Current<br>(Note 2) | I <sub>IN</sub> | V <sub>IN</sub> = 0V and V <sub>DD</sub> | ±1 | μА МАХ | | POWER REQUIREMENTS | | | | | | Power Supply Voltage | V <sub>DD</sub> | | +15 ±10% | , V MAX | | Supply Current (Note 2) | I <sub>DD</sub> | Digital Inputs = V <sub>NL</sub> or V <sub>INH</sub> | 2 | mA MAX | #### NOTES: - 1. "FSR" is full-scale range. - DICE final electrical tests are: relative accuracy, gain error, output leakage current, V<sub>INH</sub>, V<sub>INI</sub>, PSR, R<sub>INI</sub>I<sub>IN</sub> and I<sub>DD</sub> at +25°C. - current, $V_{INH}$ , $V_{INL}$ , PSR, $R_{IN}$ , $I_{IN}$ and $I_{DD}$ at $+25^{\circ}$ C. 3. Full-scale (FS) = $-(V_{REF})$ $\left(\frac{1023}{1024}\right)$ ; Digital inputs = $V_{INH}$ . - 4. Maximum gain change from $T_A = \pm 25^{\circ} C$ to $T_{MIN}$ or $T_{MAX}$ is $\pm 0.1\%$ FSR. - 5. Digital inputs = $V_{INH}$ , $V_{DD} = +14V$ to +17V. - 6. Guaranteed and not tested. - 7. Digital inputs = V<sub>INL</sub>. - 8. Digital inputs = VINH. - 9. Absolute temperature coefficient is approximately +300ppm/°C. - 10. Guaranteed monotonic. Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. # **BURN-IN CIRCUIT** # PMD # TYPICAL PERFORMANCE CHARACTERISTICS # DIGITAL-TO-ANALOG CONVERTERS #### **DEFINITIONS** #### RESOLUTION The resolution of a DAC is the number of states $(2^n)$ that the full-scale range (FSR) is divided (or resolved) into, where n is equal to the number of bits. Resolution in no way implies linearity. #### **RELATIVE ACCURACY** Relative accuracy or end-point (nonlinearity) is a measure of the maximum deviation from a straight line passing through the end-points of the DAC transfer function. It is measured after adjusting for ideal zero and full-scale and is expressed in % or ppm of full-scale range or (sub) multiples of 1 LSB. #### SETTLING TIME Time required for the output function of the DAC to settle to within 1/2 LSB for a given digital input stimulus, i.e., zero to full scale. #### GAIN Ratio of the DAC's external operational amplifier output voltage to the V<sub>REF</sub> input voltage when using the DAC's internal feedback resistor. #### **GAIN ERROR** Gain error or full-scale error is a measure of the output error between an ideal DAC and the actual device output. #### **FEEDTHROUGH ERROR** Error caused by capacitive coupling from V<sub>REF</sub> to output with all switches off. # **OUTPUT CAPACITANCE** Capacitance from I<sub>OUT1</sub> and I<sub>OUT2</sub> terminals to ground. #### **OUTPUT LEAKAGE CURRENT** Current which appears on $I_{OUT1}$ terminal with all digital inputs low or on $I_{OUT2}$ terminal when all inputs are high. ### **CIRCUIT DESCRIPTION** The PM-7533 is a 10-bit multiplying D/A converter. It consists of a silicon-chrome thin-film R-2R resistor ladder network and ten pairs of NMOS current steering switches, all on a monolithic chip. The NMOS current steering switches are controlled by CMOS inverters. Most applications require the addition of only an operational amplifier and a current or voltage reference. An inverted R-2R ladder network in a simplified D/A converter circuit is shown in Figure 1. The current through each ladder leg is switched between I<sub>OUT1</sub> and I<sub>OUT2</sub> under the control of the digital inputs. This allows a constant current to be maintained in each ladder leg regardless of the digital-input switch states. The design incorporates a matching MOS transistor in series with the feedback and terminating resistors. These MOS transistors, shown as switches in Figure 1, provide improved gain and linearity performance over the operating temperature range. The resulting typical gain temperature coefficient is 2ppm/°C. FIGURE 1: Simplified DAC Circuit Figure 2 shows one of ten digital input CMOS inverters driving an NMOS switch. The size of devices 1, 2, and 3 are optimized to make the digital inputs DTL/TTL/CMOS compatible over the full military temperature range. The input stage drives the two inverters (4, 5) and (6, 7), which drives the two NMOS switches (8 and 9). The switch "ON" resistances are binarily-scaled so that the voltage drop across each switch is the same; that is, switch S1 in Figure 1 (8 and 9 of Figure 2) was designed for an "ON" resistance of 20 ohms, switch S2 for 40 ohms, etc. With a 10V reference input, switch S1 current is 0.5mA, switch S2 is 0.25mA, etc. This will maintain a constant 10mV drop across each switch. It is essential that each switch voltage drop be equal so that the D/A converter accuracy is maintained. FIGURE 2: CMOS Switch #### **EQUIVALENT CIRCUIT ANALYSIS** Figures 3 and 4 show equivalent circuits of the DAC with all digital inputs high and low respectively. With all digital inputs in the high state as shown in Figure 3, the reference current is switched to the $l_{\rm OUT1}$ terminal, and the $l_{\rm OUT2}$ terminal is open-circuited. Only the output capacitance, surface, leakages, and junction leakages appear at the $l_{\rm OUT2}$ terminal. The 1/1024 current source is a constant 1-bit current drain through the termination resistor of the R-2R ladder network. The $l_{\rm LEAKAGE}$ current source represents a combination of surface and junction leakages to the substrate. The "ON" capacitance of the output NMOS switch is higher on the $l_{\rm OUT1}$ terminal when all digital inputs are high (MOS transistor gate capacitance increases with applied gate voltage). FIGURE 3: Equivalent DAC Circuit (All digital inputs HIGH). FIGURE 4: Equivalent DAC Circuit (All digital inputs LOW). When the conditions are reversed with all digital inputs low as shown in Figure 4, the $I_{OUT1}$ terminal is open-circuited and the current is directed towards the $I_{OUT2}$ terminal. #### **APPLICATIONS INFORMATION** Figure 5 shows a simple unipolar circuit using the PM-7533. Resistors R1 and R2 are used to trim for full scale. Full-scale output voltage = $-V_{REF} \times (1023/1024)$ with all digital inputs high. Full scale can also be adjusted using $V_{REF}$ thereby eliminating resistors R1 and R2. In many applications, R1 and R2 are not required. Zero-scale output voltage (with all digital inputs low) should be adjusted to less than 10% of 1 LSB using the op amp offset adjust. This will help to keep the nonlinearity errors to a minimum. Capacitor C1 provides phase compensation and helps prevent overshoot and ringing when using high-speed op amps. The circuit of Figure 5 can be used either as a fixed reference digital-to-analog converter, or can be used with an AC signal at the $V_{\rm REF}$ terminal. Used with a fixed reference voltage, the output voltage range will be from zero to $-V_{\rm REF}$ , (the op amp inverts the voltage). The circuit behaves as an attenuator when used with an AC $V_{\rm REF}$ signal. The input voltage range is $\pm 20\text{V}$ , but this voltage will be limited by the op amp voltage range. The digital-input-code versus analog-output-voltage is shown is Table 1. The transfer function is: $$V_0 = -V_{1N} \left( \frac{A_1}{2^1} + \frac{A_2}{2^2} + \cdots + \frac{A_{10}}{2^{10}} \right)$$ where $A_1 \dots A_{10}$ assumes a value of 1 for an ON bit and 0 for an OFF bit. FIGURE 5: Unipolar Binary Operation (2-Quadrant Multiplication) TABLE 1: Unipolar Binary Code Table | _ | | _ | | | | - | | | _ | | | | | |---|----|---|-----|----|------|----|----|---|---|-------------------|----------------------------------|---|------------------| | М | SE | | GI. | TA | L II | NP | U1 | | B | | AL ANALO<br>s shown i | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -V <sub>REF</sub> | $\left(\frac{1023}{1024}\right)$ | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | -V <sub>REF</sub> | $\left(\frac{513}{1024}\right)$ | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | О | -V <sub>REF</sub> | $\left(\frac{512}{1024}\right)$ | = | V <sub>REF</sub> | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -V <sub>REF</sub> | $\left(\frac{511}{1024}\right)$ | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | V <sub>REF</sub> | $\left(\frac{1}{1024}\right)$ | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | -V <sub>REF</sub> | $\left(\frac{0}{1024}\right)$ | = | 0 | #### NOTES: - 1. Nominal full scale for the circuit of Figure 5 is given by $FS = -V_{REF} \left( \frac{1023}{1024} \right).$ - 2. Nominal LSB magnitude for the circuit of Figure 5 is given by LSB = $V_{REF}$ $\left(\frac{1}{1004}\right)$ or $V_{REF}$ $\left(2^{-n}\right)$ Figure 6 shows a simple bipolar output circuit using the PM-7533 and a PMI OP-215 dual op amp. The circuit uses offset binary coding and a fixed DC voltage for $V_{REF}$ . Digitally-controlled attenuation of an AC signal occurs when the signal is used as the signal source at $V_{REF}$ . Negative output full-scale is adjusted by setting the digital inputs to all zeros and adjusting the value of the $V_{REF}$ voltage or R5. The zero-scale output voltage is adjusted while the digital inputs are set to 1000000000 and adjusting R1 for a zero output voltage (less than 10% of 1 LSB). Resistors R3, R4 and R5 must be selected for matching and tracking in order to keep offset and full scale errors to a minimum. Resistors R1 and R2 temperature coefficients must be taken into account if they are used. C1 phase compensation capacitor may not be needed and should be selected empirically. The digital input code versus analog output voltage is shown in Table 2. TABLE 2: Bipolar (Offset Binary) Code Table | М | SE | | GI. | ΓΑ | L II | NP | UT | LS | В | NOMINAL ANALOG OUTPUT (V <sub>OUT</sub> as shown in Figure 6) | |---|----|---|-----|----|------|----|----|----|---|---------------------------------------------------------------| | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $+V_{REF}$ $\left(\frac{511}{512}\right)$ | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +V <sub>REF</sub> $\left(\frac{1}{512}\right)$ | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -V <sub>REF</sub> (1/512) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $-V_{REF}$ $\left(\frac{511}{512}\right)$ | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $-V_{REF}$ $\left(\frac{512}{512}\right)$ | #### NOTES: - 1. Nominal full scale for the circuit of Figure 6 is given by $FSB = V_{arc} \left( \frac{512}{100} \right)$ - 2. Nominal LSB magnitude for the circuit of Figure 6 is given by LSB = $V_{REF} = \left(\frac{1}{1520}\right)$ . FIGURE 6: Bipolar Operation (4-Quadrant Multiplication) The PM-7533 may be used in the voltage output operation as shown in Figure 7. This circuit configuration will lend itself to single-supply operation because signal inversion does not occur. The output should be buffered due to its high output resistance ( $10k\Omega$ ) to prevent loading errors. The reference voltage should be kept to +1.5 volts maximum to keep nonlinearity errors to less than 1 LSB as shown in Figure 8. By connecting the DAC in the feedback of an op amp as shown in Figure 9, the circuit behaves as a programmable gain amplifier (analog/digital divider). The transfer function is: $$V_{O} = \left( \frac{-V_{IN}}{\frac{A_{1}}{2^{1}} + \frac{A_{2}}{2^{2}} + \cdots + \frac{A_{10}}{2^{10}}} \right)$$ where $A_1 \dots A_{10}$ assumes a value of 1 or 0. FIGURE 7: Voltage Output Operation FIGURE 8: Voltage Mode FIGURE 9: Programmable Gain Amplifier