# Advance DATA SHEET # LC1092CP/DP AC PLASMA DISPLAY ROW DRIVERS #### **DESCRIPTION** The LC1092CP and LC1092DP are high-voltage CMOS (HV-CMOS) integrated circuits that are assembled in 44-pin plastic J-leaded chip carriers. The LC1092DP pinout alignment is the mirror image of the LC1092CP pinout alignment (see Figures 2 and 3 for details). The chips contain a 32-bit shift register which can accept serial data at clock rates up to 10 MHz. The outputs of these drivers are normally logic high and can be switched either selectively or together. Any output whose associated register bit (in the internal 32-bit serial register) contains a high, will switch low when the STROBE input is switched low (if the SUSTAIN input is high). When the SUSTAIN input is switched low, all outputs switch low, independent of the DATA or STROBE inputs. This feature is used to generate a portion of the sustain pulse required in the operation of AC Plasma Displays. Serial data output from the shift register may be used to cascade shift registers. This output, and the contents of the shift registers, are set low when the CLEAR input is held low. #### **FEATURES** - 32-BIT SHIFT REGISTER WITH CLEAR - 100-VOLT PUSH-PULL CMOS OUTPUTS - 10 MHz DATA CLOCK RATE - EACH DEVICE DRIVES 32 LINES AT&T reserves the right to make changes to the product(s) or circuit(s) described herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product or circuit. © 1986 AT&T. All Rights Reserved. **OCTOBER 1986** Fig. 2—LC1092CP Package Pinout Fig. 3—LC1092DP Package Pinout | MAXIMUM RATINGS (At 25°C unless otherwise<br>Ambient Operating Temperature Range | . , | |----------------------------------------------------------------------------------|----------------| | Storage Temperature Range | 0 to +60°C | | Lead Soldering Temperature (t = 10 sec. may ) | -65 to +150°C | | Supply Voltage (HV <sub>POS</sub> )① | 260°0 | | Supply Voltage (HV <sub>NFG</sub> )① | | | Logic Supply Voltage (VDD) | | | NPUT Voltage | | | Current (Each Driver Output) | +5.5 V | | Power Dissipation | VDD plus 0.5 V | | | | Stresses in excess of those listed under ''Maximum Ratings'' may cause permanent damage to the device. This is an absolute stress rating only. Functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this Data Sheet is not implied. Exposure to maximum rating conditions for extended periods of time may affect device reliability. 1The difference between HV<sub>POS</sub> and HV<sub>NEG</sub> must never exceed 100 volts. HV<sub>POS</sub> must always be positive with respect to HV<sub>NEG</sub>. #### PIN DESCRIPTION AND TIMING REQUIREMENTS | SYMBOL | NAME/FUNCTION Input for clocking functions. The leading edge of CLOCK must come ≥33 nsec after valid DATA. Clock must remain high for ≥30 nsec. | | | | | | | | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | CLOCK | | | | | | | | | | DATA IN | Input for data stream. DATA must be valid for 12 nsec after CLOCK goes high. | | | | | | | | | DATA OUT | Serial data output from the Shift Register may be used to cascade shift registers. | | | | | | | | | STROBE | STROBE can go low ≥20 nsec after CLOCK goes high. | | | | | | | | | SUSTAIN | SUSTAIN can go low ≥10 nsec after STROBE goes low. | | | | | | | | | CLEAR | The Shift Register is set to zero ≥8 nsec after CLEAR goes low. | | | | | | | | | VDD | Logic supply voltage. Normal operating voltage is +5.0 V (±0.25 V). | | | | | | | | | VSS | Logic common (not necessarily system or physical ground). | | | | | | | | | HV <sub>POS</sub> | External power supply. $HV_{POS}$ must always be positive with respect to $HV_{NEG}$ . The difference between $HV_{POS}$ and $HV_{NEG}$ must never exceed 100 V. External connections may be made to the most convenient $HV_{POS}$ pin, since these pins are connected on-chip. | | | | | | | | | HV <sub>NEG</sub> | External power supply. $HV_{NEG}$ must always be negative with respect to $HV_{POS}$ . The difference between $HV_{POS}$ and $HV_{NEG}$ must never exceed 100 V. External connections must be made to both $HV_{NEG}$ pins, since these pins are <b>not</b> connected on-chip. | | | | | | | | | OUT XX | High-voltage CMOS outputs numbered 1 through 32. | | | | | | | | # SIMPLIFIED INPUT AND OUTPUT DIAGRAMS Fig. 4—Typical Input Fig. 5—Typical of All Outputs Fig. 6—Typical Data Output #### **OUTLINE DRAWINGS** (Dimensions in Inches) NOTE: The recommended chip carrier socket is Yamaichi #IC 51-0444-400 or equivalent. #### **ORDERING INFORMATION:** | DEVICE | COMCODE | | | | |----------|-----------|--|--|--| | LC1092CP | 104401534 | | | | | LC1092DP | 104401559 | | | | For additional information contact your AT&T Account Manager, or call: □ AT&T Technologies, 555 Union Boulevard, Dept. 50AL203140, Allentown, PA 18103 1-800-372-2447 Printed in United States of America DS86-357LBC-RD # LC1092CP/DP AC PLASMA DISPLAY ROW DRIVERS ### TYPICAL AND RECOMMENDED OPERATING CHARACTERISTICS (At 25°C unless otherwise specified) | CHARACTERISTICS | MIN. | TYP. | MAX. | UNIT | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------|----------------------------|--------------------------------------------------------------| | Supply Voltage (HV <sub>POS</sub> ); Pulsed Voltage<br>Frequency | VDD<br>— | | + 100<br>16 | V<br>kHz | | Logic Supply Voltage (VDD) | 4.75 | 5.00 | 5.25 | V | | Supply Voltage (HV <sub>NEG</sub> ); Pulsed Voltage<br>Frequency | —95<br>— | Gnd<br>— | Gnd<br>16 | V<br>kHz | | Logic Common Voltage (VSS) | Gnd | Gnd | Gnd | V | | High-Level Input Voltage | VDD-0.5 | 5.0 | VDD+0.5 | V | | Low-Level Input Voltage | VSS | VSS | VSS+0.5 | V | | CLOCK Frequency | | | 10 | MHz | | CLOCK Width Duration (Low or High Logic) | 30 | _ | | nsec | | Setup Time (See Figure 7) Data Inputs Before CLOCK Transition High Data Inputs After CLOCK Transition High Data Low After CLEAR Goes Low SUSTAIN Low Before HV <sub>NEG</sub> Sustain Pulse Goes Low SUSTAIN High After HV <sub>NEG</sub> Sustain Pulse Goes High STROBE Low After HV <sub>NEG</sub> Write Pulse Low STROBE High Before HV <sub>NEG</sub> Write Pulse High HV <sub>NEG</sub> Sustain Pulse High Before HV <sub>NEG</sub> Write Pulse Goes Low | 20<br>60<br>10<br>1.0<br>1.0<br>1.0<br>1.0 | -<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>- | nsec<br>nsec<br>nsec<br>µsec<br>µsec<br>µsec<br>µsec<br>µsec | | Rise Time (HV <sub>POS</sub> ) 10% to 90%; 0 V to +100 V | 0.3 | _ | | μsec | | Fall Time (HV <sub>POS</sub> ) 10% to 90%; +100 V to 0 V | 0.5 | _ | | μsec | | Rise Time (HV <sub>NEG</sub> ) 10% to 90%; 0 V to $-95$ V | 0.3 | _ | | µsec | | Fall Time (HV <sub>NEG</sub> ) 10% to 90%; —95 V to 0 V | 0.5 | | | μsec | #### **FUNCTIONAL TABLE** Table 1. | | INPUTS | | | | | OUTPUTS | | | | | | | |------------|--------|--------|--------|--------|---------|------------------------------------|------------------------------------|----------------------------------------------------------------------|--------------------------------------|---------|---------|---------------| | FUNCTION | DATA | CLOCK | CLEAR | STROBE | SUSTAIN | R1 | SHIFT F | REGISTER<br>R3 R32 | SERIAL<br>DATA | Y0 | Y1 | Y2Y31 | | DATA IN | H<br>L | †<br>† | Н | H<br>H | H | H | R1 <sub>n</sub><br>R1 <sub>n</sub> | R2 <sub>n</sub> R31 <sub>n</sub><br>R2 <sub>n</sub> R31 <sub>n</sub> | R32 <sub>n</sub><br>R32 <sub>n</sub> | Н | Н | нн<br>нн | | STROBE | X<br>X | L | т<br>н | H | H | R1 <sub>n</sub><br>R1 <sub>n</sub> | R2 <sub>n</sub><br>R2 <sub>n</sub> | R3 <sub>n</sub> R32 <sub>n</sub><br>R3 <sub>n</sub> R32 <sub>n</sub> | R32 <sub>n</sub><br>R32 <sub>n</sub> | H<br>R1 | H<br>R2 | H H<br>R3 R32 | | SUSTAIN | Х | L | Х | Х | L | R1 <sub>n</sub> | R2 <sub>n</sub> | R3 <sub>n</sub> R32 <sub>n</sub> | R32 <sub>n</sub> | L | L | LL | | CLEAR DATA | Х | Χ | L | Н | н | L | L | LL | L | Н | Н | НН | H = high level. L = low level. X = irrelevant. $\uparrow = low-to-high-level transition$ . R1...R32 = levels currently at internal outputs of shift registers one through thirty-two, respectively. R1<sub>n</sub>...R32<sub>n</sub> = levels at shift-register outputs R1 through R32 respectively, before the most recent ↑ transition at the Clock input. # TYPICAL OPERATING SEQUENCE A typical operation sequence (Figure 7) is to clock data into the serial shift register at a clock rate of $\leq$ 10 mHz. This data is then transferred to the HV output buffers by means of the STROBE which operates at a rate of $\leq$ 16 kHz. A DATA high in the Shift Register will yield a low (HV<sub>NEG</sub> level) on the corresponding output during the time that STROBE is low. All outputs will be low (HV<sub>NEG</sub> level) while the SUSTAIN input is low, independent of the data in the Shift Register. Fig. 7—Typical Operating Sequence Diagram Fig. 8—LC1092C/D Typical Evaluation Test Circuit