

#### STSLVDSP27

# 8-bit low voltage serializer with 1.8V high speed dual differential line drivers and embedded DPLL

#### **Features**

- Sub-low voltage differential signaling:  $V_{OD} = 150 \text{mV}$  with  $R_T = 100 \Omega$ ,  $C_L = 10 \text{pF}$
- Clock range: 4 to 27 MHz in parallel mode, BYP = Gnd
- Operative frequency serial mode, BYP = V<sub>DD</sub>;
   DIN0 to DOUT, CLKIN to CLKOUT,
   f<sub>OPB</sub> = 1 to 208 MHz max
- Embedded DPLL requires no external components
- Output voltage rise and fall times
   t<sub>rVOD</sub> = t<sub>fVOD</sub> = 610ps typ at f<sub>OPR</sub> = 208MHz
- High speed propagation delay times t<sub>pLH</sub>~t<sub>pHL</sub>= 2.1ns typ at V<sub>DD</sub> = 3.0V; V<sub>IO</sub> = 1.8V
- Operating voltage range:
   V<sub>DD</sub> (OPR) = 2.5V to 3.6V
   V<sub>IO</sub> (OPR) = 1.65V to 1.95V
- High impedance on driver outputs  $I_{OZ} = 1\mu A$  max; EN = Gnd;  $V_O =$  Gnd or  $V_{IO}$
- Low voltage CMOS input threshold (DIN0-DIN7, CLKIN, EN, BYP, DVO, DV1) V<sub>IL</sub> = 0.3 x V<sub>DD</sub> max; V<sub>IH</sub> = 0.7 x V<sub>DD</sub> min
- 3.6V tolerant on all inputs (DIN0-DIN7, CLKIN, EN, BYP, DV0, DV1)
- Lead-free Flip-Chip package
- SMIA CCP1 (MIPI CSI-1) compatible PHY

#### **Description**

The STSLVDSP27 is an 8:1 bit serializer with embedded DPLL. The dual differential line drivers implement the electrical characteristics of sub-low voltage differential signaling (subLVDS), bringing out the serialized data and related synchronous clock signal. The STSLVDSP27



serializer IC is provided with two power supply rails, V<sub>DD</sub> and V<sub>IO</sub>. The first supply is related to the logic levels of the input data (DIN0-DIN7, CLKIN) and Enables (EN, BYP, DV0, DV1) pins. V<sub>IO</sub> provides the power supply to the output current drivers in the device. V<sub>IO</sub> is always expected to be a nominal 1.8V. V<sub>DD</sub> depends on the application, but will always be equal to or higher than V<sub>IO</sub>. In order to minimize static current consumption, it is possible to shut down the transmitters when the interface is not used by setting a power-down (EN) pin. This operation reduces the maximum current consumption to 20µA, making this device ideal for portable applications like mobile phones and portable battery equipment. Simplified functionality can be reached using the BYP select pin, which disables the internal DPLL circuitry. When this pin is High the device can work with serialized signals from DIN0 input only. A synchronous CLKIN signal must be provided and it will be put-out using sub-LVDS level by CLKOUT port; the sub-LVDS data will be put-out by DOUT port at a maximum frequency of 208Mhz. This innovative device provides an optimized high-speed link solution from different CMOS sensor devices (parallel or serial outputs) to more advanced graphic controllers in mobile phone applications. All inputs and outputs are equipped with protection circuits against static discharge, providing ESD immunity from transient excess voltage. The STSLVDSP27 is designed for operation over the commercial temperature range -40°C to 85°C.

#### Order code

| Part number   | Temperature range | Package                   | Packaging           |
|---------------|-------------------|---------------------------|---------------------|
| STSLVDSP27BJR | -40 to 85 °C      | Flip-Chip20 (Tape & Reel) | 3000 parts per reel |
| June 2007     |                   | Rev. 1                    | 1/23                |

### **Contents**

| 1 | Block diagram                    | . 3 |
|---|----------------------------------|-----|
| 2 | Pin configuration                | . 4 |
| 3 | Maximum ratings                  | . 6 |
| 4 | Electrical characteristics       | . 7 |
| 5 | Test circuits and timing diagram | 13  |
| 6 | Package mechanical data          | 19  |
| 7 | Revision history                 | 22  |

STSLVDSP27 Block diagram

## 1 Block diagram

Figure 1. Simplified block diagram typical application



Pin configuration STSLVDSP27

### 2 Pin configuration

Figure 2. Pin configuration and logic diagram (Top view - Bumps are on the other side)



Table 1. Pin description

| PIN N°                     | Symbol           | Name and function                 |
|----------------------------|------------------|-----------------------------------|
| B1                         | DIN0             | CMOS parallel/serial data inputs  |
| A1, A2, A3, A4, B4, C4, D4 | DIN1-DIN7        | CMOS parallel data inputs         |
| D1, C1                     | DOUT+, DOUT-     | SubLVDS driver data outputs       |
| В3                         | CLKIN            | CMOS parallel/serial clock input  |
| D3, C3                     | CLKOUT+, CLKOUT- | SubLVDS driver clock outputs      |
| C2, D2                     | DV0, DV1         | CMOS data valid inputs            |
| B2                         | GND              | Ground                            |
| E1                         | $V_{DD}$         | Main power supply voltage         |
| E2                         | V <sub>IO</sub>  | SubLVDS bus output supply voltage |
| E3                         | EN               | CMOS main chip enable input       |
| E4                         | ВҮР              | CMOS by-pass select input         |

STSLVDSP27 Pin configuration

Table 2. Truth table (bypass functionality: DIN0 => DOUT, CLKIN => CLKOUT; main chip Enable<sup>(1)</sup> functionality)

| Con | trols |     | Input |      |        |       | Differential outputs |       |         |         |
|-----|-------|-----|-------|------|--------|-------|----------------------|-------|---------|---------|
| EN  | ВҮР   | DV0 | DV1   | DIN0 | DIN1-7 | CLKIN | DOUT+                | DOUT- | CLKOUT+ | CLKOUT- |
| L   | Χ     | Χ   | Χ     | Χ    | Х      | Х     | Z                    | Z     | Z       | Z       |
| Н   | Н     | Х   | Х     | L    | Х      | L     | L                    | Н     | L       | Н       |
| Н   | Н     | Х   | Х     | L    | Х      | Н     | L                    | Н     | Н       | L       |
| Н   | Н     | Х   | Х     | Н    | Х      | L     | Н                    | L     | L       | Н       |
| Н   | Н     | Х   | Х     | Н    | Х      | Н     | Н                    | L     | Н       | L       |

<sup>1.</sup> All differential outputs are put in high impedance vs gnd only; the internal DPLL circuit is put in shutdown mode to obtain minimum power consumption.

Note: n:0..1; Z = High Impedance, X = Don't care

Table 3. Truth table (data valid functionality)

| Con | trols | Input              |                    |      |        | Differential outputs |       |       |         |         |
|-----|-------|--------------------|--------------------|------|--------|----------------------|-------|-------|---------|---------|
| EN  | ВҮР   | DV0 <sup>(1)</sup> | DV1 <sup>(1)</sup> | DIN0 | DIN1-7 | CLKIN                | DOUT+ | DOUT- | CLKOUT+ | CLKOUT- |
| Н   | L     | L                  | Χ                  | Χ    | Х      | Х                    | Н     | L     | Н       | L       |
| Н   | L     | Х                  | L                  | Х    | Х      | Х                    | Н     | L     | Н       | L       |

An AND gate is designed on Data Valid Inputs (DV0, DV1) to enable the standard functionality; only when the DV0=DV1="H" the device will work according to description in main page

Note: n:0..1; Z = High Impedance, X = Don't care

Maximum ratings STSLVDSP27

### 3 Maximum ratings

Table 4. Absolute maximum ratings

| Symbol           | Parameter                                                                                             | Value                           | Unit |
|------------------|-------------------------------------------------------------------------------------------------------|---------------------------------|------|
| $V_{DD}$         | Supply voltage                                                                                        | -0.5 to 4.6                     | V    |
| V <sub>IO</sub>  | SubLVDS bus supply voltage                                                                            | -0.5 to 4.6                     | V    |
| VI               | DC input voltage (DIN0-DIN7, BYP, CLKIN, EN, DV0, DV1)                                                | -0.5 to 4.6                     | V    |
| V <sub>O</sub>   | DC output voltage (DOUT+,DOUT-,CLKOUT+,CLKOUT-)                                                       | -0.5 to (V <sub>IO</sub> + 0.5) | V    |
| ESD              | Electrostatic discharge protection IEC61000-4-2 Contact R = $330\Omega$ C = $150pF$ (All Pins vs GND) | ± 2                             | KV   |
| T <sub>STG</sub> | Storage temperature range                                                                             | -65 to +150                     | °C   |

Note:

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied.

Table 5. Recommended operating conditions

| Symbol                          | Parameter                                                                        | Min. | Тур. | Max. | Unit |
|---------------------------------|----------------------------------------------------------------------------------|------|------|------|------|
| V <sub>DD</sub>                 | Main supply voltage (1) (2)                                                      | 2.5  | 3.0  | 3.6  | V    |
| V <sub>IO</sub>                 | SubLVDS bus supply voltage                                                       | 1.65 | 1.80 | 1.95 | ٧    |
| V <sub>DD_NOISE</sub>           | Peak-to-peak permitted main supply voltage noise (2)                             |      |      | 100  | mV   |
| R <sub>T</sub>                  | Termination resistance (per pair differential output line)                       | 80   | 100  | 120  | Ω    |
| C <sub>L</sub>                  | Termination capacitance (per line vs GND Pin)                                    |      | 10   |      | pF   |
| T <sub>A</sub>                  | Operating ambient temperature range                                              | -40  |      | 85   | °C   |
| T <sub>J</sub>                  | Operating junction temperature range                                             | -40  |      | 125  | °C   |
| t <sub>R</sub> , t <sub>F</sub> | Rise and fall time (DIN0-DIN7, BYP, CLKIN, EN, DV0, DV1; 10% to 90%; 90% to 10%) |      |      | 10   | ns   |

<sup>1.</sup>  $V_{DD}$  Main supply voltage in serial mode (BYP =  $V_{DD}$ ) can be reduced down to 1.65V for typical 1.8V input signals

<sup>2.</sup>  $V_{DD}$  Main supply voltage in parallel mode (BYP = GND) can reach 2.5V when  $V_{DD\_NOISE}$  = 100mV and  $V_{DD}$  = 2.55V

#### 4 Electrical characteristics

Table 6.Electrical characteristics (over recommended operating conditions unless otherwise noted. All typical values are at  $T_A = 25$ °C, and  $V_{DD} = 3.0V$ ,  $V_{IO} = 1.8V$ )

| Symbol              | Parameter                                                                                                       | Test conditions                                                                                      | Min.                       | Тур.               | Max.                       | Unit |
|---------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------|--------------------|----------------------------|------|
| V <sub>CM</sub>     | Common mode output voltage ( <i>Figure 3</i> .)                                                                 | $R_T = 100\Omega \pm 1\%$                                                                            | V <sub>IO</sub> /2-<br>0.1 | V <sub>IO</sub> /2 | V <sub>IO</sub> /2+<br>0.1 | ٧    |
| V <sub>CM(SS)</sub> | Common mode output voltage change between logic state ("L" and "H") (Figure 5.)                                 | $R_T = 100\Omega \pm 1\%$                                                                            | -20                        |                    | 20                         | mV   |
| V <sub>CM(PP)</sub> | Common mode peak-to-<br>peak output voltage change<br>between logic state<br>("L" and "H") ( <i>Figure 5</i> .) | $R_T = 100\Omega \pm 1\%$                                                                            | -40                        |                    | 40                         | mV   |
| IV <sub>OD</sub> I  | Differential output voltage (Figure 3.)                                                                         | $R_T = 100\Omega \pm 1\%$                                                                            | 100                        | 150                | 200                        | mV   |
| ΔV <sub>OD</sub>    | Differential output voltage change between logic state ("L" and "H")                                            | $R_T = 100\Omega \pm 1\%$                                                                            | -20                        |                    | 20                         | mV   |
| DC <sub>VOD</sub>   | Clock duty cycle@208MHz<br>differential output voltage<br>CLKOUT+, CLKOUT-,<br>DOUT+, DOUT-                     | $R_T = 100\Omega \pm 1\%$ BYP= $V_{DD}$ ; EN= $V_{DD}$<br>$f_{CLKIN} = 208MHz$ , $f_{DIN0} = 208MHz$ | 45                         | 50                 | 55                         | %    |
| I <sub>IO</sub>     | Driver output current<br>CLKOUT+, CLKOUT-,<br>DOUT+, DOUT-                                                      | $R_T = 100\Omega \pm 1\%$                                                                            | 1                          | 1.5                | 2                          | mA   |
| R <sub>O</sub>      | Driver output impedance (Single ended) CLKOUT+, CLKOUT-, DOUT+, DOUT- (Figure 8.)                               | $V_{CM} = V_{IO}/2 + 100 \text{mV}$ and $V_{IO}/2 - 100 \text{mV}$                                   | 40                         | 100                | 140                        | Ω    |
| D <sub>RO</sub>     | Driver output impedance mismatch between R <sub>ODOUT</sub> , R <sub>OCLKOUT</sub>                              |                                                                                                      |                            |                    | 10                         | %    |

Table 6.Electrical characteristics (over recommended operating conditions unless otherwise noted. All typical values are at  $T_A = 25$ °C, and  $V_{DD} = 3.0V$ ,  $V_{IO} = 1.8V$ )

| Symbol            | Parameter                                                            | Test conditions                                                                                                                                                                                                                                                                                                                                               | Min.                                                                      | Тур. | Max.                | Unit |
|-------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|---------------------|------|
|                   |                                                                      | $EN=V_{DD}$ , $BYP=V_{DD}$ or $GND$ , $DIN0-DIN7=V_{DD}$ or $GND$ No load $(R_T = \infty)$                                                                                                                                                                                                                                                                    | 15 15 12 12 12 10 20 20 0.7xV <sub>DD</sub> 3.6 0 0.3xV <sub>DD</sub> ± 1 |      |                     |      |
|                   |                                                                      | EN= $V_{DD}$ , BYP= $V_{DD}$ or GND,<br>DIN0-DIN7= $V_{DD}$ or GND<br>$R_T = 100\Omega \pm 1\%$                                                                                                                                                                                                                                                               |                                                                           |      | 15                  |      |
| I <sub>S</sub>    | Supply current (I <sub>IO</sub> + I <sub>DD</sub> )                  | $\begin{split} & E\text{N=V}_{\text{DD}}, \text{BYP=V}_{\text{DD}}(\text{DPLL="OFF"}) \\ & \text{R}_{\text{T}} = 100\Omega \pm 1\%, \text{ C}_{\text{L}} = 10\text{pF per line}, \\ & \text{DV0=DV1=V}_{\text{DD}}, \\ & \text{f}_{\text{DIN0 and CLKIN}} = 208 \text{ MHz} \\ & (\text{V}_{\text{IL}} \text{ and V}_{\text{IH}} \text{ levels}) \end{split}$ |                                                                           |      | 12                  | mA   |
|                   |                                                                      | $\begin{array}{l} {\sf EN=V_{DD},BYP=Gnd(DPLL="ON")R_T}\\ =100\Omega\pm1\%,C_L=10{\sf pF}{\sf perline},\\ {\sf DV0=DV1=V_{DD},f_{CLKOUT}}=160{\sf MHz}\\ f_{{\sf DIN0-DIN7,CLKIN}}=22{\sf MHz}\\ (V_{\sf IL}{\sf and}V_{\sf IH}{\sf levels}) \end{array}$                                                                                                     |                                                                           |      | 20                  |      |
| I <sub>SOFF</sub> | Shutdown supply current (I <sub>IO</sub> + I <sub>DD</sub> )         | EN = GND, $V_{DD}$ = 2.7V to 3.6V $V_{IO}$ = 1.65V to 1.95V DIN0-DIN7, CLKIN, BYP = GND or $V_{DD}$                                                                                                                                                                                                                                                           |                                                                           |      | 20                  | μΑ   |
| V <sub>IH</sub>   | High level input voltage<br>(DIN0-DIN7, BYP, CLKIN,<br>EN, DV0, DV1) | V <sub>DD</sub> = 2.7V to 3.6V,<br>V <sub>IO</sub> = 1.65V to 1.95V                                                                                                                                                                                                                                                                                           | 0.7xV <sub>DD</sub>                                                       |      | 3.6                 | ٧    |
| V <sub>IL</sub>   | Low level input voltage<br>(DIN0-DIN7, BYP, CLKIN,<br>EN, DV0, DV1)  | V <sub>DD</sub> = 2.7V to 3.6V,<br>V <sub>IO</sub> = 1.65V to 1.95V                                                                                                                                                                                                                                                                                           | 0                                                                         |      | 0.3xV <sub>DD</sub> | V    |
| I <sub>IH</sub>   | High level input current<br>(DIN0-DIN7, BYP, CLKIN,<br>EN, DV0, DV1) | V <sub>IH</sub> = 0.7 x V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                       |                                                                           |      | ± 1                 | μА   |
| I <sub>IL</sub>   | Low level input current<br>(DIN0-DIN7, BYP, CLKIN,<br>EN, DV0, DV1)  | $V_{IL} = 0.3 \times V_{DD}$                                                                                                                                                                                                                                                                                                                                  |                                                                           |      | ± 1                 | μΑ   |
| I <sub>OZ</sub>   | High impedance output<br>current CLKOUT+,CLKOUT-,<br>DOUT+, DOUT-    | V <sub>O</sub> = 0 or V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                         |                                                                           |      | ± 1                 | μΑ   |

Table 7. Serial switching characteristics (DPLL = "OFF",  $R_T$  = 100 $\Omega$ ±1%,  $C_L$  = 10pF, over recommended operating conditions unless otherwise noted. Typical values are referred to  $T_A$  = 25°C and  $V_{DD}$  = 3.0V,  $V_{IO}$  = 1.8V)

| Symbol             | Parameter                                                                                                         | Test Conditions                                                                                                                                                                                                                                                                                           | Min. | Тур. | Max. | Unit |
|--------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>rVOD</sub>  | Rise time<br>differential output voltage<br>(20% to 80%) ( <i>Figure 4</i> .)                                     | t <sub>rDIN</sub> = 4.9ns (10% to 90%);<br>f <sub>DIN</sub> = 10MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                                                     | 400  | 610  | 1000 | ps   |
| t <sub>fVOD</sub>  | Fall time differential output voltage (80% to 20%) ( <i>Figure 4</i> .)                                           | t <sub>rDIN</sub> = 4.2ns (90% to 10%);<br>f <sub>DIN</sub> = 10MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                                                     | 400  | 610  | 1000 | ps   |
| t <sub>PLHD</sub>  | Differential propagation delay time (DIN to DOUT) (Low to High) ( <i>Note: 1</i> ) ( <i>Figure 4</i> .)           | $t_{rDIN}$ = 4.9ns (10% to 90%);<br>$t_{fDIN}$ = 4.2ns (90% to 10%);<br>$t_{DIN}$ = 10MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                               | 1.0  | 2.1  | 2.8  | ns   |
| t <sub>PHLD</sub>  | Differential propagation delay time (DIN to DOUT) (Low to High) ( <i>Note: 1</i> ) ( <i>Figure 4</i> .)           | t <sub>fDIN</sub> = 4.2ns (10% to 90%);<br>f <sub>DIN</sub> = 10MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                                                     | 1.0  | 2.1  | 2.8  | ns   |
| t <sub>EN</sub>    | Enable delay time<br>(EN to DOUT: t <sub>PLZ</sub> , t <sub>PHZ</sub> )<br>( <i>Figure 7</i> .)                   | t <sub>rEN</sub> = 2.0ns (10% to 90%);<br>t <sub>fEN</sub> = 2.0ns (90% to 10%)                                                                                                                                                                                                                           |      |      | 20   | μs   |
| t <sub>DIS</sub>   | Disable delay time<br>(EN to DOUT: t <sub>PLZ</sub> , t <sub>PHZ</sub> )<br>( <i>Figure 7</i> .)                  | t <sub>rEN</sub> = 2.0ns (10% to 90%);<br>t <sub>fEN</sub> = 2.0ns (90% to 10%)                                                                                                                                                                                                                           |      |      | 1000 | ns   |
| f <sub>OPR</sub>   | Operating frequency serial mode without DPLL                                                                      | $\begin{split} \text{BYP} &= \text{V}_{\text{DD}} \\ \text{t}_{\text{rDIN0,CLKIN}} &= 1 \text{ns (10\% to 90\%);} \\ \text{t}_{\text{fDIN0,CLKIN}} &= 1 \text{ns (90\% to 10\%)} \\ \text{f}_{\text{DIN0,CLKIN}} &= 208 \text{MHz} \\ \text{PulseWidth}_{\text{DIN0,CLKIN}} &= 2.4 \text{ns} \end{split}$ | 1    |      | 208  | MHz  |
| t <sub>SKEW1</sub> | Differential skew between signals on each differential pair (t <sub>PLHD</sub> - t <sub>PHLD</sub> )              | $t_{rDIN}$ = 4.9ns (10% to 90%);<br>$t_{fDIN}$ = 4.2ns (90% to 10%);<br>$t_{DIN}$ = 10MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                               |      |      | 150  | ps   |
| t <sub>SKEW2</sub> | Channel to channel skew<br>between any two signals<br>on each different<br>differential pair ( <i>Figure 6.</i> ) | $t_{rDIN}$ = 4.9ns (10% to 90%);<br>$t_{fDIN}$ = 4.2ns (90% to 10%);<br>$t_{DIN}$ = 10MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                               |      |      | 200  | ps   |

Note: 1 50% V<sub>DIN</sub> to 50% V<sub>DOUT</sub>

**5**//

**Table 8.** Parallel switching characteristics (DPLL = "ON",  $R_T$  = 100 $\Omega$ ±1%,  $C_L$  = 10pF, over recommended operating conditions unless otherwise noted. Typical values are referred to  $T_A$  = 25°C and  $V_{DD}$  = 3.0V,  $V_{IO}$  = 1.8V)

| Symbol               | Parameter                                                                                                            | Test Conditions                                                                                                                                                                                                                                                                             | Min. | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>rVOD</sub>    | Rise time<br>differential output voltage<br>(20% to 80%) ( <i>Figure 4</i> .)                                        | $t_{rDIN}$ = 4.9ns (10% to 90%);<br>$t_{DIN}$ = 10MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                                                     | 400  | 610  | 1000 | ps   |
| t <sub>fVOD</sub>    | Fall time differential output voltage (80% to 20%) ( <i>Figure 4.</i> )                                              | $t_{rDIN}$ = 4.2ns (90% to 10%);<br>$f_{DIN}$ = 10MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                                                     | 400  | 610  | 1000 | ps   |
| t <sub>PLHDIN0</sub> | Differential propagation<br>delay time DIN0 (CLKIN to<br>DOUT) (Low to High)<br>(Note 2) (Figure 10.)                | $\begin{array}{l} t_{rDIN0\text{-}DIN7,CLKIN}\text{=}4.9\text{ns} \ (10\% \ to \ 90\%); \\ t_{fDIN0\text{-}DIN7,CLKIN}\text{=} \ 4.2\text{ns} \ (90\% \ to \ 10\%); \\ f_{DIN0\text{-}DIN7,CLKIN}\text{=}22MHz, \\ PulseWidth_{DIN}\text{=} \ 50\text{ns} \end{array}$                      |      | 8    |      | ns   |
| t <sub>PHLDIN0</sub> | Differential propagation<br>delay time DIN0 (CLKIN to<br>DOUT) (High to Low)<br>(Note 2) (Figure 10.)                | $\begin{array}{l} t_{rDIN0\text{-}DIN7,CLKIN}\text{=}4.2ns \ (90\% \ to \ 10\%); \\ t_{fDIN0\text{-}DIN7,CLKIN}\text{=} \ 4.2ns \ (90\% \ to \ 10\%); \\ f_{DIN0\text{-}DIN7,CLKIN}\text{=}22MHz, \\ PulseWidth_{DIN}\text{=} \ 50ns \end{array}$                                           |      | 8    |      | ns   |
| t <sub>PLHDIN7</sub> | Differential propagation<br>delay time DIN7 (CLKIN to<br>DOUT) (Low to High)<br>(Note 2) (Figure 10.)                | $\begin{array}{l} t_{rDIN0\text{-}DIN7,CLKIN}\text{=}4.9ns \ (10\% \ to \ 90\%); \\ t_{fDIN0\text{-}DIN7,CLKIN}\text{=} 4.2ns \ (90\% \ to \ 10\%); \\ f_{DIN0\text{-}DIN7,CLKIN}\text{=}22MHz, \\ PulseWidth_{DIN}\text{=} 50ns \end{array}$                                               |      | 53   |      | ns   |
| t <sub>PHLDIN7</sub> | Differential propagation<br>delay time DIN7 (CLKIN to<br>DOUT) (High to Low)<br>(Note 2) (Figure 10.)                | $\begin{array}{l} t_{rDIN0\text{-}DIN7,CLKIN}\text{=}4.2ns \ (90\% \ to \ 10\%); \\ t_{fDIN0\text{-}DIN7,CLKIN}\text{=} \ 4.2ns \ (90\% \ to \ 10\%); \\ f_{DIN0\text{-}DIN7,CLKIN}\text{=} \ 10MHz, \\ PulseWidth_{DIN}\text{=} \ 50ns \end{array}$                                        |      | 53   |      | ns   |
| t <sub>OCD</sub>     | Differential propagation<br>delay time (CLKIN to<br>DOUT first positive edge)<br>(Low to High) ( <i>Figure 10</i> .) | $\begin{array}{l} t_{rDIN0\text{-}DIN7,CLKIN}\text{=}4.9ns \ (10\% \ to \ 90\%); \\ t_{fDIN0\text{-}DIN7,CLKIN}\text{=} \ 4.2ns \ (90\% \ to \ 10\%); \\ f_{DIN0\text{-}DIN7,CLKIN}\text{=}10MHz, \\ PulseWidth_{DIN}\text{=} \ 50ns \end{array}$                                           |      | 11   |      | ns   |
| t <sub>SU_CLK</sub>  | Set-up time (DIN0-DIN7,<br>DV to CLKIN) (LH or HL to<br>positive CLKIN edge)<br>(Figure 11.)                         | $\begin{array}{l} t_{rDIN0\text{-}DIN7,CLKIN}\text{=}4.9ns \ (10\% \ to \ 90\%); \\ t_{fDIN0\text{-}DIN7,CLKIN}\text{=} \ 4.2ns \ (90\% \ to \ 10\%); \\ f_{DIN0\text{-}DIN7,CLKIN}\text{=}4 \ to \ 22MHz, \\ PulseWidth_{DIN}\text{=} \ 50ns \end{array}$                                  | 12   |      |      | ns   |
| t <sub>H_CLK</sub>   | Hold time (CLKIN to DIN0-DIN7, DV) (positive CLKIN edge to LH or HL DIN,DV transition) (Figure 11.)                  | $\begin{array}{l} t_{\text{rDIN0-DIN7,CLKIN}} = 4.9 \text{ns } (10\% \text{ to } 90\%); \\ t_{\text{fDIN0-DIN7,CLKIN}} = 4.2 \text{ns } (90\% \text{ to } 10\%); \\ f_{\text{DIN0-DIN7,CLKIN}} = 4 \text{ to } 22 \text{MHz,} \\ \text{PulseWidth}_{\text{DIN}} = 50 \text{ns} \end{array}$ | 10   |      |      | ns   |
| t <sub>EN</sub>      | Enable delay time<br>(EN to DOUT: t <sub>PLZ</sub> , t <sub>PHZ</sub> )<br>( <i>Figure 7</i> .)                      | t <sub>rEN</sub> = 2.0ns (10% to 90%);<br>t <sub>fEN</sub> = 2.0ns (90% to 10%)                                                                                                                                                                                                             |      |      | 20   | μs   |
| t <sub>DIS</sub>     | Disable delay time<br>(EN to DOUT: t <sub>PLZ</sub> , t <sub>PHZ</sub> )<br>( <i>Figure 7</i> .)                     | t <sub>rEN</sub> = 2.0ns (10% to 90%);<br>t <sub>fEN</sub> = 2.0ns (90% to 10%)                                                                                                                                                                                                             |      |      | 1000 | ns   |
| f <sub>OPR</sub>     | Operating frequency parallel mode with DPLL                                                                          | $\begin{split} \text{BYP} &= \text{GND, } \text{$f_{\text{DIN0-DIN7,CLKIN}}$=4 to} \\ 27\text{MHz PulseWidth}_{\text{DIN0,CLKIN}} &= 50\% \\ \text{$t_{\text{rDIN0,CLKIN}}$=3ns (10\% to 90\%);} \\ \text{$t_{\text{fDIN0,CLKIN}}$=3ns (90\% to 10\%)} \end{split}$                         | 4    |      | 27   | MHz  |

**577** 

Table 8. Parallel switching characteristics (DPLL = "ON",  $R_T = 100\Omega \pm 1\%$ ,  $C_L = 10pF$ , over recommended operating conditions unless otherwise noted. Typical values are referred to  $T_A = 25^{\circ}C$  and  $V_{DD} = 3.0V$ ,  $V_{IQ} = 1.8V$ )

| Symbol              | Parameter                                                                                                         | Test Conditions                                                                                                                                                                                                                                                                                            | Min. | Тур. | Max. | Unit |
|---------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| f <sub>CLKOUT</sub> | CLKOUT frequency parallel mode with DPLL                                                                          | $\begin{split} \text{BYP} &= \text{GND, f}_{\text{DIN0-DIN7,CLKIN}}\text{-}4 \text{ to} \\ 27\text{MHz PulseWidth}_{\text{DIN0,CLKIN}}\text{-}50\% \\ t_{\text{rDIN0,CLKIN}}\text{-}3\text{ns} & (10\% \text{ to }90\%); \\ t_{\text{fDIN0,CLKIN}}\text{-}3\text{ns} & (90\% \text{ to }10\%) \end{split}$ | 32   |      | 216  | MHz  |
| t <sub>SKEW1</sub>  | Differential skew between signals on each differential pair (t <sub>PLHD</sub> - t <sub>PHLD</sub> )              | $t_{rDIN} = 4.9$ ns (10% to 90%);<br>$t_{fDIN} = 4.2$ ns (90% to 10%);<br>$t_{DIN} = 10$ MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                             |      |      | 150  | ps   |
| t <sub>SKEW2</sub>  | Channel to channel skew<br>between any two signals<br>on each different<br>differential pair ( <i>Figure 6.</i> ) | $t_{rDIN}$ = 4.9ns (10% to 90%);<br>$t_{fDIN}$ = 4.2ns (90% to 10%);<br>$t_{DIN}$ = 10MHz, PulseWidth <sub>DIN</sub> = 50ns                                                                                                                                                                                |      |      | 200  | ps   |
| t <sub>DV</sub>     | Data valid before CLKOUT time ( <i>Figure 12</i> .)                                                               | $\begin{split} \text{BYP} &= \text{GND, } f_{\text{DIN0-DIN7,CLKIN}} \text{= 4 to} \\ 27\text{MHz PulseWidth}_{\text{DIN0,CLKIN}} \text{= 50\%} \\ t_{\text{rDIN0,CLKIN}} \text{= 3ns (10\% to 90\%);} \\ t_{\text{fDIN0,CLKIN}} \text{= 3ns (90\% to 10\%)} \end{split}$                                  | 1    |      |      | ns   |
| t <sub>DH</sub>     | Data valid hold after CLKOUT time ( <i>Figure 12</i> .)                                                           | $\begin{split} \text{BYP} &= \text{GND, } f_{\text{DIN0-DIN7,CLKIN}} \text{= 4 to} \\ 27\text{MHz PulseWidth}_{\text{DIN0,CLKIN}} \text{= 50\%} \\ t_{\text{rDIN0,CLKIN}} \text{= 3ns (10\% to 90\%);} \\ t_{\text{fDIN0,CLKIN}} \text{= 3ns (90\% to 10\%)} \end{split}$                                  | 2    |      |      | ns   |
| t <sub>PLLS</sub>   | DPLL settling time (EN to CLKOUT) 50% LH EN to 50% CLKOUT (first negative edge) ( <i>Figure 9.</i> )              | $\begin{array}{l} t_{rEN} = & 2.0 \text{ns } (10\% \text{ to } 90\%) \\ t_{fEN} = & 2.0 \text{ns } (90\% \text{ to } 10\%) \\ \text{DV0=DV1=V}_{DD}; \text{ BYP= Gnd; DIN1-DIN7=V}_{DD} \text{ or Gnd;} \\ f_{CLKIN} = & 4 \text{ to } 27 \text{MHz} \end{array}$                                          |      | 70   |      | μs   |
| 1                   | RMS cycle-to-cycle jitter<br>between CLKIN and<br>CLKOUT signals                                                  | $\begin{split} &t_{rCLKIN} = 4.9 \text{ns } (10\% \text{ to } 90\%); \\ &t_{fCLKIN} = 4.2 \text{ns } (90\% \text{ to } 10\%); \\ &f_{CLKIN} = 4 \text{ to } 27 \text{MHz}, \\ &\text{PulseWidth}_{CLKIN} = 50\% \end{split}$                                                                               |      | 100  |      | ne   |
| J <sub>CY-CY</sub>  | Peak cycle-to-cycle jitter<br>between CLKIN and<br>CLKOUT signals                                                 | $\begin{aligned} &t_{rCLKIN} = 4.9 \text{ns} \ (10\% \ \text{to} \ 90\%); \\ &t_{fCLKIN} = 4.2 \text{ns} \ (90\% \ \text{to} \ 10\%); \\ &f_{CLKIN} = 4 \ \text{to} \ 27 \text{MHz}, \\ &\text{PulseWidth}_{CLKIN} = 50\% \end{aligned}$                                                                   |      | 600  |      | ps   |

Note: 1 50% V<sub>DIN</sub> to 50% V<sub>DOUT</sub>

- 2~ 50% CLKIN (positive edge) to 50%  $V_{DOUT}$  (DIN0 will be referred to CLKOUT first positive edge; DIN7 will be referred to CLKOUT eighth positive edge)
- 3 Power down can be guaranteed when  $V_{IO}$  =1.8V, EN = GND, if low impedance < 1M $\Omega$  vs GND is guaranteed on  $V_{DD}$  pin

577

Electrical characteristics STSLVDSP27

 Table 9.
 Capacitive characteristics

|                 | Parameter                                                  | To              | Value                                                   |                       |      |      |    |
|-----------------|------------------------------------------------------------|-----------------|---------------------------------------------------------|-----------------------|------|------|----|
| Symbol          |                                                            | V <sub>DD</sub> |                                                         | T <sub>A</sub> = 25°C |      | Unit |    |
|                 |                                                            | (V)             |                                                         | Min.                  | Тур. | Max. |    |
| C <sub>IN</sub> | Input capacitance (DIN0-DIN7,<br>CLKIN, EN, BYP, DV0, DV1) | 2.7 to 3.6      | $V_{IO} = 1.65V$ to 1.95V,<br>$V_{I} = GND$ or $V_{DD}$ |                       | 4    |      | pF |

### 5 Test circuits and timing diagram

Figure 3. Voltage and input current definition



*Note:*  $R_T = 100 \ \Omega \pm 1\%$ 

Figure 4. Test circuit, timing and voltage definitions for differential output signal



Note:  $R_T = 100 \ \Omega \pm 1\%$ ;  $C_L = 10 pF$ ;  $t_{rDIN} = 4.9 ns$ ;  $t_{fDIN} = 4.2 ns$ ;  $t_{DIN} = 10 MHz$ ;  $PulseWidth_{DIN} = 50 ns$ 

DOUT + RT /2 DIN 50% 50% GND

CL CL VCM VCM (PP) VCM(SS)

CS17800

Figure 5. Test circuit and definitions for the driver common mode output voltage

Note:

 $R_T$  = 100  $\Omega$  ±1%;  $C_L$  = 10pF;  $t_{rDIN}$  = 4.9ns;  $t_{fDIN}$  = 4.2ns;  $t_{DIN}$  = 10MHz; PulseWidth<sub>DIN</sub> = 50ns.





Note:

 $R_T=100~\Omega\pm1\%;~C_L=10pF;~t_{rDIN}=4.9ns;~t_{fDIN}=4.2ns;~f_{DIN}=10MHz;~PulseWidth_{DIN}=50ns$ 



Figure 7.  $t_{EN} (t_{PZL}, t_{PZH}); t_{DIS} (t_{PHZ}, t_{PLZ})$ 

Note:  $R_T = 100~\Omega \pm 1\%$ ;  $C_L = 10pF$ ;  $t_{rDIN} = 2.0ns$ ;  $t_{fDIN} = 2.0ns$ ;  $t_{EN} = 1MHz$ ; PulseWidth<sub>DIN</sub> = 500ns



Figure 8. R<sub>O</sub>: Driver output impedance

Note:

 $R_T = 100 \Omega \pm 1\%; C_L = 10 pF$ 

$$\begin{split} \Delta V_{X+} &= V_{D+(VCM=1.0V)} - V_{D+(VCM=0.8V)}; \ \Delta V_{X-} &= V_{D-(VCM=1.0V)} - V_{D-(VCM=0.8V)}; \\ R_{0+} &= (R_T/2 \ x \ \Delta V_{X+})/(200mV - \Delta V_{X+}); \ R_{0-} &= (R_T/2 \ x \ \Delta V_{X-})/(200mV - \Delta V_{X-}) \end{split}$$



Figure 9.



During t<sub>PLLS</sub> test DV0=DV1=V<sub>DD</sub> Note:

P<sub>N+1</sub> data does not appear in the output stream 9 P P. . PN+ P 7. <u>%</u> 8 P<sub>N</sub>: <u>5</u> 2 <u>%</u> 8 P<sub>N-1</sub>: Pr-1: D6 ď Pk-1: P. 4 P2: 25 25 26 P<sub>r</sub> 2 2 8 % P: 0 < Tocd < Tclkin  $\mathsf{P}_2$ .: S <u>7</u> 2 Tclkin 3 5 P4: 5.8

4

CLKIN

Figure 10. General timing diagram (parallel mode)

DOUT

Figure 11. t<sub>CLKIN</sub>



Note: t<sub>CLKIN</sub>

Figure 12. t<sub>CLKOUT</sub>



Note: t<sub>CLKOUT</sub>

### 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

**5**/

| Flip-Chip20 | Mechanical | <b>Data</b> |
|-------------|------------|-------------|
|-------------|------------|-------------|

| Dim. | mm.  |      |      | mils. |      |      |
|------|------|------|------|-------|------|------|
|      | Min. | Тур. | Max. | Min.  | Тур. | Max. |
| А    | 0.81 | 0.89 | 1.00 | 31.9  | 35.0 | 39.4 |
| A1   | 0.15 | 0.24 | 0.35 | 5.9   | 9.4  | 13.8 |
| A2   |      | 0.65 |      |       | 25.6 |      |
| b    | 0.25 | 0.30 | 0.35 | 9.8   | 11.8 | 13.8 |
| D    | 2.41 | 2.46 | 2.51 | 94.9  | 96.9 | 98.8 |
| D1   |      | 2.00 |      |       | 78.7 |      |
| E    | 1.93 | 1.98 | 2.03 | 76.0  | 78.0 | 79.9 |
| E1   |      | 1.5  |      |       | 59.1 |      |
| е    |      | 0.50 |      |       | 19.7 |      |
| SE   |      | 0.25 |      |       | 9.8  |      |



Tape & Reel Flip-Chip20 Mechanical Data

| Dim. | mm.  |      |      | inch. |       |       |
|------|------|------|------|-------|-------|-------|
|      | Min. | Тур. | Max. | Min.  | Тур.  | Max.  |
| А    |      |      | 180  |       |       | 7.086 |
| С    | 12.8 |      | 13.2 | 0.504 |       | 0.519 |
| D    | 20.2 |      |      | 0.795 |       |       |
| N    | 60   |      |      | 2.362 |       |       |
| Т    |      |      | 14.4 |       |       | 0.567 |
| Ao   | 2.13 | 2.23 | 2.33 | 0.084 | 0.088 | 0.092 |
| Во   | 2.62 | 2.72 | 2.82 | 0.103 | 0.107 | 0.111 |
| Ko   | 1.05 | 1.15 | 1.25 | 0.041 | 0.045 | 0.049 |
| Ро   | 3.9  |      | 4.1  | 0.153 |       | 0.161 |
| Р    | 3.9  |      | 4.1  | 0.153 |       | 0.161 |



Revision history STSLVDSP27

# 7 Revision history

Table 10. Revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 01-Jun-2007 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

57