# 1.5A, 17V, 340/800kHz Synchronous Step-Down Converter ## **General Description** The RT7251A/B is a high efficiency, monolithic synchronous step-down DC/DC converter that can operate at 340kHz/800kHz, while delivering up to 1.5A output current from a 4V to 17V input supply. The RT7251A/B's current mode architecture allows the transient response to be optimized. Cycle-by-cycle current limit provides protection against shorted outputs and soft-start eliminates input current surge during start-up. Fault conditions also include output under voltage protection, output over voltage protection and thermal shutdown. The low current (<5µA) shutdown mode provides output disconnection, enabling easy power management in battery-powered systems. The RT7251A/B is available in a WDFN-8L 2x2 package. ## **Ordering Information** #### Note: ### Richtek products are: - > RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ➤ Suitable for use in SnPb or Pb-free soldering processes. ## **Marking Information** RT7251AZQW 03: Product Code W: Date Code RT7251BZQW 70W 70: Product Code W: Date Code ## **Features** - 4V to 17V Input Voltage Range - 1.5A Output Current - Internal N-MOSFETs - Current Mode Control - Fixed Frequency Operation : 340kHz/800kHz - Output Adjustable from 0.8V to 12V - Up to 95% Efficiency - Internal Compensation - Stable with Low ESR Ceramic Output Capacitors - Cycle-by-Cycle Over Current Protection - Input Under Voltage Lockout - Output Under Voltage Protection - Output Over Voltage Protection - Power Good Indicator - Thermal Shutdown Protection - RoHS Compliant and Halogen Free ## **Applications** - Industrial and Commercial Low Power Systems - Computer Peripherals - LCD Monitors and TVs - Green Electronics/Appliances - Point of Load Regulation for High-Performance DSPs, FPGAs, and ASICs ## **Pin Configurations** WDFN-8L 2x2 # **Typical Application Circuit** **Table 1. Recommended Component Selection** ### RT7251A | V <sub>OUT</sub> (V) | L (μH) | R1 (kΩ) | R2 (kΩ) | C <sub>OUT</sub> (μF) | |----------------------|--------|---------|---------|-----------------------| | 1.2 | 4.7 | 110 | 220 | 22 x 2 | | 2.5 | 10 | 110 | 51 | 22 x 2 | | 3.3 | 15 | 110 | 36 | 22 x 2 | | 5 | 22 | 120 | 22 | 22 x 2 | ### RT7251B | V <sub>OUT</sub> (V) | L (μH) | R1 (kΩ) | R2 (kΩ) | C <sub>OUT</sub> (μF) | |----------------------|--------|---------|---------|-----------------------| | 1.2 | 3.6 | 47 | 91 | 22 x 2 | | 2.5 | 4.7 | 47 | 22 | 22 x 2 | | 3.3 | 6.8 | 47 | 15 | 22 x 2 | | 5 | 10 | 62 | 12 | 22 x 2 | # **Functional Pin Description** | Pin No. | Pin Name | Pin Function | |--------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SW | Switch Node. Connect to external L-C filter. | | 2 | VIN | Input Supply Voltage. Must bypass with a suitably large ceramic capacitor. | | 3 | воот | Bootstrap for High Side Gate Driver. Connect $0.01\mu F$ or greater ceramic capacitor from BOOT to SW pin. | | 4 | EN | Chip Enable. A logic-high enables the converter; a logic-low forces the RT7251A/B into shutdown mode, reducing the supply current to less than $5\mu A$ . Attach this pin to VIN with a $100k\Omega$ pull up resistor for automatic startup. | | 5 | FB | Feedback Input Pin. For an adjustable output, connect an external resistive voltage divider to this pin. | | 6 | PGOOD | Power Good Indicator. The output of this pin is low if the output voltage is 12.5% less than the nominal voltage. Otherwise, it is an open drain. | | 7, 8,<br>9 (Exposed Pad) | GND | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. | # **Function Block Diagram** Copyright ©2012 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. DS7251A/B-01 April 2012 www.richtek.com # Absolute Maximum Ratings (Note 1) | Supply Voltage, VIN | –0.3V to 19V | |-----------------------------------------------------------------------------|----------------------------------| | • SW | 0.3V to (V <sub>IN</sub> + 0.3V) | | • BOOT to SW | –0.3V to 6V | | • All Other Pins | –0.3V to 6V | | <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> | | | WDFN-8L 2x2 | 0.833W | | Package Thermal Resistance (Note 2) | | | WDFN-8L 2x2, $\theta_{JA}$ | 120°C/W | | WDFN-8L 2x2, $\theta_{JC}$ | 8.2°C/W | | • Lead Temperature (Soldering, 10 sec.) | | | Junction Temperature | | | Storage Temperature Range | –65°C to 150°C | | ESD Susceptibility (Note 3) | | | HBM (Human Body Mode) | 2kV | | MM (Machine Mode) | 200V | | Becommended Operating Conditions (4) (4) | | | Recommended Operating Conditions (Note 4) | | | Supply Input Voltage, VIN | 4V to 17V | • Junction Temperature Range ------ -40°C to 125°C • Ambient Temperature Range ------ -40°C to 85°C ## **Electrical Characteristics** $(V_{IN} = 12V, T_A = 25^{\circ}C, unless otherwise specified)$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------|----------------------|-----------------------------------------------------------------------|---------|-----|-------|-------| | Shutdown Supply Current | I <sub>SHDN</sub> | V <sub>EN</sub> = 0V | | 1 | 5 | μΑ | | Supply Current | lout | V <sub>EN</sub> = 3V, V <sub>FB</sub> = 0.9V | | 0.6 | 1 | mA | | Feedback Reference Voltage | V <sub>FB</sub> | $4V \le V_{IN} \le 17V$ | 0.788 | 0.8 | 0.812 | V | | Feedback Current | I <sub>FB</sub> | V <sub>FB</sub> = 0.8V | | 10 | | nA | | High Side Switch On Resistance | R <sub>DS(ON)1</sub> | | | 145 | | mΩ | | Low Side Switch On Resistance | R <sub>DS(ON)2</sub> | | | 140 | | mΩ | | Upper Switch Current Limit | | Min. Duty Cycle, $V_{BOOT} - V_{SW} = 4.8V$<br>Maximum Loading = 1.5A | | 3 | | Α | | Lower Switch Current Limit | | From Drain to Source | | 1 | | Α | | Ossillation Fraguency | face | For RT7251A | 300 | 340 | 380 | l/U⇒ | | Oscillation Frequency | fosc1 | For RT7251B | 700 800 | | 900 | kHz | | Short-Circuit Oscillation | fooos | V <sub>FB</sub> = 0V, For RT7251A | | 95 | | kHz | | Frequency | fosc2 | V <sub>FB</sub> = 0V, For RT7251B | | 170 | | KI IZ | | Maximum Duty Cycle | D | V <sub>FB</sub> = 0.7V, For RT7251A | | 93 | | % | | waximum buty Cycle | D <sub>MAX</sub> | V <sub>FB</sub> = 0.7V, For RT7251B | | 84 | | 70 | | Param | eter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------|---------------|-------------------|--------------------------------------------|-----|-----|-----|-------------------| | Minimum On-Time | | toN | | | 100 | | ns | | Input Under Voltage Lockout Threshold | | V <sub>UVLO</sub> | | 1 | 3.5 | | V | | Input Under Volta<br>Threshold Hyste | | ΔVυνιο | | - | 200 | | mV | | EN Threshold | Logic-High | V <sub>IH</sub> | | 2.5 | | | V | | Voltage | Logic-Low | V <sub>IL</sub> | | | | 0.4 | V | | EN Pull Low Cur | rent | | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V | | 1 | | μΑ | | Soft-Start Period | | tss | | | 1 | | ms | | Thermal Shutdov | wn | T <sub>SD</sub> | | | 150 | | °C | | Thermal Shutdov | wn Hysteresis | $\DeltaT_{SD}$ | | | 15 | | °C | | Power Good Thr | eshold Rising | | | | 0.7 | | V | | Power Good Threshold<br>Hysteresis | | | | | 130 | | mV | | Power Good Pull Down<br>Resistance | | | | | 12 | | Ω | | Output OVP Threshold | | | | - | 125 | | %V <sub>REF</sub> | | Output OVP Pro<br>Delay | pagation | | | | 10 | | μS | - **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. - Note 2. $\theta_{JA}$ is measured at $T_A$ = 25°C on a high effective thermal conductivity four-layer test board per JEDEC 51-7. $\theta_{JC}$ is measured at the exposed pad of the package. - Note 3. Devices are ESD sensitive. Handling precaution is recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. # **Typical Operating Characteristics** Copyright ©2012 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. 17 RT7251A, V<sub>EN</sub> = 3V, V<sub>FB</sub> = 0.9V 14.4 11.8 Input Voltage (V) 0.60 4 6.6 9.2 DS7251A/B-01 April 2012 www.richtek.com 0.60 6.6 9.2 17 RT7251B, V<sub>EN</sub> = 3V, V<sub>FB</sub> = 0.9V 14.4 11.8 Input Voltage (V) Copyright ©2012 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. DS7251A/B-01 April 2012 www.richtek.com ## **Application Information** The RT7251A/B is a synchronous high voltage buck converter that can support the input voltage range from 4V to 17V and the output current can be up to 1.5A. ### **Output Voltage Setting** The resistive divider allows the FB pin to sense the output voltage as shown in Figure 1. Figure 1. Output Voltage Setting The output voltage is set by an external resistive divider according to the following equation: $$V_{OUT} = V_{FB} \left( 1 + \frac{R1}{R2} \right)$$ where V<sub>FB</sub> is the feedback reference voltage (0.8V typ.). ### **External Bootstrap Diode** Connect a 10nF low ESR ceramic capacitor between the BOOT pin and SW pin. This capacitor provides the gate driver voltage for the high side MOSFET. It is recommended to add an external bootstrap diode between an external 5V and the BOOT pin for efficiency improvement when input voltage is lower than 5.5V or duty ratio is higher than 65%. The bootstrap diode can be a low cost one such as 1N4148 or BAT54. The external 5V can be a 5V fixed input from system or a 5V output of the RT7251A/B. Note that the external boot voltage must be lower than 5.5V. Figure 2. External Bootstrap Diode #### **Over Voltage Protection (OVP)** The RT7251A/B provides over voltage protection function when output voltage is over 125%. The internal MOS will be turned off. The control will return to normal operation if over voltage condition is removed. ### **Under Voltage Protection (UVP)** For the RT7251A/B, it provides Hiccup Mode Under Voltage Protection (UVP). When the FB voltage drops below 50% of the feedback reference voltage, the UVP function will be triggered and the RT7251A/B will shut down for a period of time and then recover automatically. The Hiccup Mode UVP can reduce input current in short-circuit conditions. #### **Inductor Selection** The inductor value and operating frequency determine the ripple current according to a specific input and output voltage. The ripple current £GIL increases with higher VIN and decreases with higher inductance. $$\Delta I_{L} = \left[ \frac{V_{OUT}}{f \times L} \right] \times \left[ 1 - \frac{V_{OUT}}{V_{IN}} \right]$$ Having a lower ripple current reduces not only the ESR losses in the output capacitors but also the output voltage ripple. High frequency with small ripple current can achieve the highest efficiency operation. However, it requires a large inductor to achieve this goal. For the ripple current selection, the value of $\Delta I_L$ = 0.2(IMAX) will be a reasonable starting point. The largest ripple current occurs at the highest $V_{IN}$ . To guarantee that the ripple current stays below the specified maximum, the inductor value should be chosen according to the following equation : $$L = \left[ \frac{V_{OUT}}{f \times \Delta I_{L(MAX)}} \right] \times \left[ 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right]$$ Table 2. Suggested Inductors for Typical Application Circuit | • • | | | | | | |-----------------------|----------|--------------------|--|--|--| | Component<br>Supplier | Series | Dimensions<br>(mm) | | | | | TDK | VLF10045 | 10 x 9.7 x 4.5 | | | | | TDK | SLF12565 | 12.5 x 12.5 x 6.5 | | | | | TAIYO<br>YUDEN | NR8040 | 8 x 8 x 4 | | | | ### CIN and COUT Selection The input capacitance, CIN, is needed to filter the trapezoidal current at the source of the high side MOSFET. To prevent large ripple current, a low ESR input capacitor sized for the maximum RMS current should be used. The RMS current is given by: $$I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}$$ This formula has a maximum at $V_{IN} = 2V_{OUT}$ , where IRMS = I<sub>OUT</sub>/2. This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. For the input capacitor, a 10µF low ESR ceramic capacitor is recommended. For the recommended capacitor, please refer to table 3 for more details. The selection of C<sub>OUT</sub> is determined by the required ESR to minimize voltage ripple. Moreover, the amount of bulk capacitance is also a key for C<sub>OUT</sub> selection to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section. The output ripple, $\Delta V_{OUT}$ , is determined by: $$\Delta V_{OUT} \le \Delta I_L \left[ ESR + \frac{1}{8fC_{OUT}} \right]$$ The output ripple will be highest at the maximum input voltage since $\Delta I_L$ increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirement. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Special polymer capacitors offer very low ESR value. However, it provides lower capacitance density than other types. Although Tantalum capacitors have the highest capacitance density, it is important to only use types that pass the surge test for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR. However, it can be used in cost-sensitive applications for ripple current rating and long term reliability considerations. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient and audible piezoelectric effects. The high Q of ceramic capacitors with trace inductance can also lead to significant ringing. Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, V<sub>IN</sub>. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at V<sub>IN</sub> large enough to damage the part. ### **Checking Transient Response** The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, V<sub>OUT</sub> immediately shifts by an amount equal to $\Delta I_{LOAD}$ (ESR) also begins to charge or discharge C<sub>OUT</sub> generating a feedback error signal for the regulator to return V<sub>OUT</sub> to its steady-state value. During this recovery time, V<sub>OUT</sub> can be monitored for overshoot or ringing that would indicate a stability problem. ## **Thermal Considerations** For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ where $T_{J(MAX)}$ is the maximum junction temperature, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the junction to ambient thermal resistance. For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance, $\theta_{JA}$ , is layout dependent. For WDFN-8L 2x2 package, the thermal resistance, $\theta_{JA}$ , is 120°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at $T_A$ = 25°C can be calculated by the following formula : $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (120^{\circ}C/W) = 0.833W$ for WDFN-8L 2x2 package The maximum power dissipation depends on the operating ambient temperature for fixed $T_{J(MAX)}$ and thermal resistance, $\theta_{JA}$ . The derating curve in Figure 3 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation. Figure 3. Derating Curve of Maximum Power Dissipation ### **Layout Consideration** Follow the PCB layout guidelines for optimal performance of the RT7251A/B - Keep the traces of the main current paths as short and wide as possible. - Put the input capacitor as close as possible to the device pins (VIN and GND). - SW node is with high frequency voltage swing and should be kept at small area. Keep sensitive components away from the SW node to prevent stray capacitive noise pickup. - Place the feedback components to the FB pin as close as possible. - ➤ The GND and Exposed Pad should be connected to a strong ground plane for heat sinking and noise protection. Figure 4. PCB Layout Guide | Table 3. Sugges | ted Capacitors | for C <sub>IN</sub> and C <sub>OUT</sub> | |-----------------|----------------|------------------------------------------| |-----------------|----------------|------------------------------------------| | Location | Component Supplier | Part No. | Capacitance (μF) | Case Size | |------------------|--------------------|----------------|------------------|-----------| | C <sub>IN</sub> | MURATA | GRM31CR61E106K | 10 | 1206 | | C <sub>IN</sub> | TDK | C3225X5R1E106K | 10 | 1206 | | C <sub>IN</sub> | TAIYO YUDEN | TMK316BJ106ML | 10 | 1206 | | Cout | MURATA | GRM32ER61E226M | 22 | 1210 | | Cout | MURATA | GRM21BR60J226M | 22 | 0805 | | C <sub>OUT</sub> | TDK | C3225X5R0J226M | 22 | 1210 | | Cout | TAIYO YUDEN | EMK325BJ226MM | 22 | 1210 | ## **Outline Dimension** Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. | Symbol | Dimensions I | In Millimeters | Dimension | s In Inches | |--------|--------------|----------------|-----------|-------------| | Symbol | Min | Max | Min | Max | | А | 0.700 | 0.800 | 0.028 | 0.031 | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | A3 | 0.175 | 0.250 | 0.007 | 0.010 | | b | 0.200 | 0.300 | 0.008 | 0.012 | | D | 1.950 | 2.050 | 0.077 | 0.081 | | D2 | 1.000 | 1.250 | 0.039 | 0.049 | | Е | 1.950 | 2.050 | 0.077 | 0.081 | | E2 | 0.400 | 0.650 | 0.016 | 0.026 | | е | 0.5 | 500 | 0.020 | | | L | 0.300 | 0.400 | 0.012 | 0.016 | W-Type 8L DFN 2x2 Package ## **Richtek Technology Corporation** 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.