# STD40NF3LL # N-CHANNEL 30V - 0.009 Ω - 40A DPAK LOW GATE CHARGE STripFET™II POWER MOSFET | TYPE | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | |------------|------------------|---------------------|----------------| | STD40NF3LL | 30 V | <0.011 Ω | 40 A | - TYPICAL $R_{DS}(on) = 0.009 \Omega @ 10V$ - OPTIMAL R<sub>DS(on)</sub> x Qg TRADE-OFF - CONDUCTION LOSSES REDUCED - SWITCHING LOSSES REDUCED) - SURFACE-MOUNTING DPAK (TO-252) POWER PACKAGE IN TAPE & REEL (SUFFIX "T4") #### **DESCRIPTION** This application specific Power MOSFET is the third genaration of STMicroelectronis unique "Single Feature Size<sup>TM</sup>" strip-based process. The resulting transistor shows the best trade-off between on-resistance and gate charge. When used as high and low side in buck regulators, it gives the best performance in terms of both conduction and switching losses. This is extremely important for motherboards where fast switching and high efficiency are of paramount importance. #### **APPLICATIONS** - SPECIFICALLY DESIGNED AND OPTIMISED FOR HIGH EFFICIENCY CPU CORE DC/DC CONVERTERS - AUTOMOTIVE SWITCHING APPLICATIONS #### INTERNAL SCHEMATIC DIAGRAM #### **Ordering Information** | SALES TYPE | MARKING | PACKAGE | PACKAGING | |--------------|-----------|---------|-------------| | STD40NF3LLT4 | D40NF3LL@ | TO-252 | TAPE & REEL | #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------------|------------------------------------------------------|------------|------| | $V_{DS}$ | Drain-source Voltage (V <sub>GS</sub> = 0) | 30 | V | | $V_{DGR}$ | Drain-gate Voltage ( $R_{GS} = 20 \text{ k}\Omega$ ) | 30 | V | | $V_{GS}$ | Gate- source Voltage | ± 16 | V | | I <sub>D</sub> (•) | Drain Current (continuous) at T <sub>C</sub> = 25°C | 40 | Α | | I <sub>D</sub> | Drain Current (continuous) at T <sub>C</sub> = 100°C | 28 | Α | | I <sub>DM</sub> (••) | Drain Current (pulsed) | 160 | Α | | P <sub>tot</sub> | Total Dissipation at T <sub>C</sub> = 25°C | 80 | W | | | Derating Factor | 0.53 | W/°C | | dv/dt (1) | Peak Diode Recovery voltage slope | 5.5 | V/ns | | E <sub>AS</sub> (2) | Single Pulse Avalanche Energy | 850 | mJ | | T <sub>stg</sub> | Storage Temperature | -55 to 175 | °C | | Tj | Operating Junction Temperature | -33 10 173 | | Current limited by the package Pulse width limited by safe operating area. $(2) \text{ ottaining if } = 20 \cdot 0, \text{ if } = 20 \cdot 1, \text{ volume} 1,$ <sup>(1)</sup> $I_{SD} \le 40A$ , di/dt $\le 350A/\mu s$ , $V_{DD} \le V_{(BR)DSS}$ , $T_j \le T_{JMAX}$ (2) Starting $T_j = 25 \circ C$ , $I_D = 20A$ , $V_{DD} = 25V$ #### THERMAL DATA | Rthj-case Rthj-amb T <sub>I</sub> Thermal Resistance Junction-cas Thermal Resistance Junction-am Maximum Lead Temperature For | ient Max | 1.88<br>100<br>300 | °C/W<br>°C/W<br>°C | |-------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|--------------------| |-------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|--------------------| ### **ELECTRICAL CHARACTERISTICS** (T<sub>case</sub> = 25 °C unless otherwise specified) #### OFF | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------------|-------------------------------------------------------------------|------|------|---------|----------| | V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage | $I_D = 250 \ \mu A, \ V_{GS} = 0$ | 30 | | | V | | I <sub>DSS</sub> | Zero Gate Voltage<br>Drain Current (V <sub>GS</sub> = 0) | $V_{DS} = Max Rating$<br>$V_{DS} = Max Rating T_C = 125^{\circ}C$ | | | 1<br>10 | μA<br>μA | | I <sub>GSS</sub> | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 16 V | | | ±100 | nA | #### ON (\*) | Symbol | Parameter | Test Conditions | | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------|---------------------------------------------------|------------------------------------------------|------|------------------|------------------|--------| | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}$ | $I_D = 250 \mu A$ | 1 | | | V | | R <sub>DS(on)</sub> | Static Drain-source On<br>Resistance | V <sub>GS</sub> = 10 V<br>V <sub>GS</sub> = 4.5 V | I <sub>D</sub> = 20 A<br>I <sub>D</sub> = 10 A | | 0.0090<br>0.0115 | 0.0110<br>0.0135 | Ω<br>Ω | #### **DYNAMIC** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------|------|--------------------|------|----------------| | g <sub>fs</sub> (*) | Forward Transconductance | $V_{DS} = 15 \text{ V}$ $I_{D} = 20 \text{ A}$ | | 23 | | S | | C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input Capacitance<br>Output Capacitance<br>Reverse Transfer<br>Capacitance | $V_{DS} = 25V$ , $f = 1 MHz$ , $V_{GS} = 0$ | | 1650<br>540<br>130 | | pF<br>pF<br>pF | #### **ELECTRICAL CHARACTERISTICS** (continued) #### **SWITCHING ON** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|----------------| | t <sub>d(on)</sub><br>t <sub>r</sub> | Turn-on Delay Time<br>Rise Time | $\begin{aligned} V_{DD} &= 15 \text{ V} & I_D &= 20 \text{ A} \\ R_G &= 4.7 \ \Omega & V_{GS} &= 4.5 \text{ V} \\ \text{(Resistive Load, Figure 3)} \end{aligned}$ | | 23<br>156 | | ns<br>ns | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge | V <sub>DD</sub> =15 V I <sub>D</sub> =40 A V <sub>GS</sub> =4.5 V | | 24<br>8.5<br>12 | 33 | nC<br>nC<br>nC | #### **SWITCHING OFF** | Symbol | Parameter | Test Conditions | | Min. | Тур. | Max. | Unit | |---------------------------------------|----------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------|------|----------|------|----------| | t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-off Delay Time<br>Fall Time | $V_{DD}$ = 15 V $R_G$ = 4.7 $\Omega$ , $\Lambda$ (Resistive Load, Fig | $I_D = 20 \text{ A}$<br>$I_{GS} = 4.5 \text{ V}$<br>ure 3) | | 27<br>28 | | ns<br>ns | #### SOURCE DRAIN DIODE | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|-----------|---------------| | I <sub>SD</sub><br>I <sub>SDM</sub> (•) | Source-drain Current<br>Source-drain Current (pulsed) | | | | 40<br>160 | A<br>A | | V <sub>SD</sub> (*) | Forward On Voltage | I <sub>SD</sub> = 40 A V <sub>GS</sub> = 0 | | | 1.3 | V | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD} = 40 \text{ A}$ di/dt = 100A/ $\mu$ s<br>$V_{DD} = 15 \text{ V}$ $T_j = 150^{\circ}\text{C}$<br>(see test circuit, Figure 5) | | 40<br>50<br>2.5 | | ns<br>nC<br>A | <sup>(\*)</sup>Pulsed: Pulse duration = 300 µs, duty cycle 1.5 %. (•)Pulse width limited by safe operating area. #### Thermal Impedance #### **Output Characteristics** #### Source-drain Diode Forward Characteristics Gate Charge vs Gate-source Voltage #### **Transfer Characteristics** Static Drain-source On Resistance #### Capacitance Variations **\_\_\_\_** #### Normalized Gate Threshold Voltage vs Temperature #### Normalized Breakdown Voltage vs Temperature. #### Normalized on Resistance vs Temperature Fig. 1: Unclamped Inductive Load Test Circuit Fig. 3: Switching Times Test Circuits For Resistive Load **Fig. 5:** Test Circuit For Inductive Load Switching And Diode Recovery Times Fig. 2: Unclamped Inductive Waveform Fig. 4: Gate Charge test Circuit ## **TO-252 (DPAK) MECHANICAL DATA** | DIM. | | mm | | | inch | | |--------|------|------|------|-------|-------|-------| | Dilli. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | А | 2.2 | | 2.4 | 0.086 | | 0.094 | | A1 | 0.9 | | 1.1 | 0.035 | | 0.043 | | A2 | 0.03 | | 0.23 | 0.001 | | 0.009 | | В | 0.64 | | 0.9 | 0.025 | | 0.035 | | B2 | 5.2 | | 5.4 | 0.204 | | 0.212 | | С | 0.45 | | 0.6 | 0.017 | | 0.023 | | C2 | 0.48 | | 0.6 | 0.019 | | 0.023 | | D | 6 | | 6.2 | 0.236 | | 0.244 | | E | 6.4 | | 6.6 | 0.252 | | 0.260 | | G | 4.4 | | 4.6 | 0.173 | | 0.181 | | Н | 9.35 | | 10.1 | 0.368 | | 0.397 | | L2 | | 0.8 | | | 0.031 | | | L4 | 0.6 | | 1 | 0.023 | | 0.039 | #### **DPAK FOOTPRINT** # 6.7 1.8 3.0 1.6 2.3 1.6 All dimensions are in millimeters ## **TUBE SHIPMENT (no suffix)\*** ## TAPE AND REEL SHIPMENT (suffix "T4")\* #### REEL MECHANICAL DATA | DIM. | m | mm | | ch | |------|------|------|-------|--------| | | MIN. | MAX. | MIN. | MAX. | | Α | | 330 | | 12.992 | | В | 1.5 | | 0.059 | | | С | 12.8 | 13.2 | 0.504 | 0.520 | | D | 20.2 | | 0.795 | | | G | 16.4 | 18.4 | 0.645 | 0.724 | | N | 50 | | 1.968 | | | Т | | 22.4 | | 0.881 | | TAPE | <b>MECHANICAL</b> | $D\Delta T\Delta$ | |------|-------------------|-------------------| | IAPE | MECHANICAL | DAIA | | DIM. | mm | | inch | | |------|------|------|-------|-------| | | MIN. | MAX. | MIN. | MAX. | | A0 | 6.8 | 7 | 0.267 | 0.275 | | В0 | 10.4 | 10.6 | 0.409 | 0.417 | | B1 | | 12.1 | | 0.476 | | D | 1.5 | 1.6 | 0.059 | 0.063 | | D1 | 1.5 | | 0.059 | | | E | 1.65 | 1.85 | 0.065 | 0.073 | | F | 7.4 | 7.6 | 0.291 | 0.299 | | K0 | 2.55 | 2.75 | 0.100 | 0.108 | | P0 | 3.9 | 4.1 | 0.153 | 0.161 | | P1 | 7.9 | 8.1 | 0.311 | 0.319 | | P2 | 1.9 | 2.1 | 0.075 | 0.082 | | R | 40 | | 1.574 | | | W | 15.7 | 16.3 | 0.618 | 0.641 | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners. ${\small \circledR}$ 2003 STMicroelectronics - All Rights Reserved #### STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco -Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. www.st.com