# Low Noise, Precision, JFET Input Op Amp ### **FEATURES** - 100% Tested Low Voltage Noise: 6nV/√Hz Max - A Grade 100% Temperature Tested - Voltage Gain: 1.2 Million Min - Offset Voltage Over Temp: 800µV Max - Gain-Bandwidth Product: 5.6MHz Typ - Guaranteed Specifications with ±5V Supplies ### **APPLICATIONS** - Photocurrent Amplifiers - Hydrophone Amplifiers - High Sensitivity Piezoelectric Accelerometers - Low Voltage and Current Noise Instrumentation Amplifier Front Ends - Two and Three Op Amp Instrumentation Amplifiers - Active Filters # **DESCRIPTION** The LT®1792 achieves a new standard of excellence in noise performance for a JFET op amp. The $4.2\text{nV}/\sqrt{\text{Hz}}$ voltage noise combined with low current noise and picoampere bias currents make the LT1792 an ideal choice for amplifying low level signals from high impedance capacitive transducers. The LT1792 is unconditionally stable for gains of 1 or more, even with load capacitances up to 1000pF. Other key features are $600\mu V\,V_{OS}$ and a voltage gain of over 4 million. Each individual amplifier is 100% tested for voltage noise, slew rate and gain bandwidth. The design of the LT1792 has been optimized to achieve true precision performance with an industry standard pinout in the SO-8 package. Specifications are also provided for $\pm 5V$ supplies. T, LTC and LT are registered trademarks of Linear Technology Corporation. # TYPICAL APPLICATION #### Low Noise Hydrophone Amplifier with DC Servo #### **1kHz Input Noise Voltage Distribution** 1792 TA0 # **ABSOLUTE MAXIMUM RATINGS** (Note 1) | Supply Voltage | ±20V | |------------------------------------------|---------------| | Differential Input Voltage | ±40V | | Input Voltage (Equal to Supply Voltage). | ±20V | | Output Short-Circuit Duration | Indefinite | | Operating Temperature Range | -40°C to 85°C | | Specified Temperature Range | | |-------------------------------------|---------------| | Commercial (Note 8) | 40°C to 85°C | | Industrial | 40°C to 85°C | | Storage Temperature Range | 65°C to 150°C | | Lead Temperature (Soldering, 10 sec | ) 300°C | # PACKAGE/ORDER INFORMATION Consult factory for Military grade parts. # **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ , $V_{CM} = 0V$ , unless otherwise noted. (Note 9) | | LT1792 <i>F</i> | | | LT1792AC/LT1792AI | | | LT1792C/LT1792I | | | |------------------|------------------------------------------------------|-------------------------------------------------------------|---------------|----------------------------------------------------------|------------|---------------|----------------------------------------------------------|------------|-------------------| | SYMBOL | PARAMETER | CONDITIONS (Note 2) | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | V <sub>OS</sub> | Input Offset Voltage | $V_S = \pm 5V$ | | 0.2<br>0.4 | 0.6<br>1.0 | | 0.2<br>0.4 | 0.8<br>1.3 | mV<br>mV | | I <sub>OS</sub> | Input Offset Current | Warmed Up (Note 3) | | 100 | 400 | | 100 | 400 | pA | | Iβ | Input Bias Current | Warmed Up (Note 3) | | 300 | 800 | | 300 | 800 | pA | | $\mathbf{e}_{n}$ | Input Noise Voltage | 0.1Hz to 10Hz | | 2.4 | | | 2.4 | | μV <sub>P-P</sub> | | | Input Noise Voltage Density | f <sub>O</sub> = 10Hz<br>f <sub>O</sub> = 1000Hz | | 8.3<br>4.2 | 6.0 | | 8.3<br>4.2 | 6.0 | nV/√Hz<br>nV/√Hz | | in | Input Noise Current Density | f <sub>O</sub> = 10Hz, f <sub>O</sub> = 1000Hz (Note 4) | | 10 | | | 10 | | fA/√Hz | | R <sub>IN</sub> | Input Resistance<br>Differential Mode<br>Common Mode | V <sub>CM</sub> = -10V to 8V<br>V <sub>CM</sub> = 8V to 11V | | 10 <sup>11</sup><br>10 <sup>11</sup><br>10 <sup>10</sup> | | | 10 <sup>11</sup><br>10 <sup>11</sup><br>10 <sup>10</sup> | | Ω<br>Ω<br>Ω | | C <sub>IN</sub> | Input Capacitance | $V_S = \pm 5V$ | | 14<br>27 | | | 14<br>27 | | pF<br>pF | | V <sub>CM</sub> | Input Voltage Range (Note 5) | | 13.0<br>-10.5 | 13.5<br>-11.0 | | 13.0<br>-10.5 | 13.5<br>-11.0 | | V | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> = -10V to 13V | 85 | 105 | | 82 | 100 | | dβ | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 4.5 V \text{ to } \pm 20 V$ | 88 | 105 | | 83 | 98 | | dβ | # **ELECTRICAL CHARACTERISTICS** $v_A = 25^{\circ}C$ , $v_S = \pm 15v$ , $v_{CM} = 0v$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | LT1792AC/LT1792AI<br>Min Typ Max | | | LT1792C/LT1792I<br>MIN TYP MAX | | | UNITS | |------------------|---------------------------|--------------------------------|----------------------------------|-------|-------|--------------------------------|-------|------|-------| | | 1 | | | | ITIAA | | | INAA | | | $A_{VOL}$ | Large-Signal Voltage Gain | $V_0 = \pm 12V, R_L = 10k$ | 1200 | 4800 | | 1000 | 4500 | | V/mV | | | | $V_0 = \pm 10V, R_L = 1k$ | 600 | 4000 | | 500 | 3000 | | V/mV | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 10k$ | ±13.0 | ±13.2 | | ±13.0 | ±13.2 | | V | | | | $R_L = 1k$ | ±12.0 | ±12.3 | | ±12.0 | ±12.3 | | v | | SR | Slew Rate | R <sub>L</sub> ≥ 2k (Note 7) | 2.3 | 3.4 | | 2.3 | 3.4 | | V/µs | | GBW | Gain-Bandwidth Product | f <sub>0</sub> = 100kHz | 4.0 | 5.6 | | 4.0 | 5.6 | | MHz | | Is | Supply Current | | | 4.2 | 5.20 | | 4.2 | 5.20 | mA | | | | $V_S = \pm 5V$ | | 4.2 | 5.15 | | 4.2 | 5.15 | mA | | | Offset Voltage | $R_{POT}$ (to $V_{EE}$ ) = 10k | | 10 | | | 10 | | mV | | | Adjustment Range | | | | | | | | | # The ullet denotes specifications which apply over the temperature range 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C. V<sub>S</sub> = $\pm$ 15V, V<sub>CM</sub> = 0V, unless otherwise noted. (Note 9) | <b>SYMBOL</b> | PARAMETER | CONDITIONS (Note 2) | | MIN | LT1792A0<br>TYP | ;<br>MAX | MIN | LT1792C<br>TYP | MAX | UNITS | |-----------------------------------|---------------------------------------|---------------------------------------------------------|---|----------------|-----------------|--------------|----------------|-----------------|--------------|--------------| | V <sub>OS</sub> | Input Offset Voltage | $V_S = \pm 5V$ | • | | 0.4<br>0.6 | 0.8<br>1.2 | | 0.8<br>1.2 | 2.7<br>3.2 | mV<br>mV | | $\Delta V_{OS} \over \Delta Temp$ | Average Input Offset<br>Voltage Drift | (Note 6) | • | | 4 | 10 | | 7 | 40 | μV/°C | | I <sub>OS</sub> | Input Offset Current | | • | | 180 | 500 | | 180 | 500 | pA | | Iβ | Input Bias Current | | • | | 500 | 1800 | | 500 | 1800 | pA | | V <sub>CM</sub> | Input Voltage Range | | • | 12.9<br>-10.0 | 13.4<br>-10.8 | | 12.9<br>-10.0 | 13.4<br>-10.8 | | V | | CMRR | Common Mode Rejection Ratio | $V_{CM} = -10V \text{ to } 12.9V$ | • | 81 | 104 | | 79 | 99 | | dβ | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 4.5 V \text{ to } \pm 20 V$ | • | 85 | 99 | | 81 | 97 | | dβ | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $V_0 = \pm 12V, R_L = 10k$<br>$V_0 = \pm 10V, R_L = 1k$ | • | 900<br>500 | 3600<br>2600 | | 800<br>400 | 3400<br>2400 | | V/mV<br>V/mV | | V <sub>OUT</sub> | Output Voltage Swing | R <sub>L</sub> = 10k<br>R <sub>L</sub> = 1k | • | ±12.9<br>±11.9 | ±13.2<br>±12.15 | | ±12.9<br>±11.9 | ±13.2<br>±12.15 | | V | | SR | Slew Rate | $R_L \ge 2k \text{ (Note 7)}$ | • | 2.1 | 3.1 | | 2.1 | 3.1 | | V/µs | | GBW | Gain-Bandwidth Product | f <sub>O</sub> = 100kHz | • | 3.2 | 4.5 | | 3.2 | 4.5 | | MHz | | Is | Supply Current | $V_S = \pm 5V$ | • | | 4.2<br>4.2 | 5.30<br>5.25 | | 4.2<br>4.2 | 5.30<br>5.25 | mA<br>mA | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the temperature range $-40^{\circ}\text{C} \le T_A \le 85^{\circ}\text{C}$ . $V_S = \pm 15\text{V}$ , $V_{CM} = 0\text{V}$ , unless otherwise noted. (Notes 8, 9) | | | | | LT179 | B2AC/LT1 | 792AI | LT1 | | | | |-----------------------------------|---------------------------------------|---------------------------------------------------------|---|----------------|----------------|--------------|----------------|----------------|--------------|--------------| | SYMBOL | PARAMETER | CONDITIONS (Note 2) | _ | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | $V_{OS}$ | Input Offset Voltage | $V_S = \pm 5V$ | • | | 0.5<br>0.8 | 1.0<br>1.4 | | 1.2<br>1.5 | 3.7<br>4.2 | mV<br>mV | | $\Delta V_{OS} \over \Delta Temp$ | Average Input Offset<br>Voltage Drift | (Note 6) | • | | 4 | 10 | | 7 | 40 | μV/°C | | I <sub>OS</sub> | Input Offset Current | | • | | 300 | 800 | | 300 | 800 | pA | | lβ | Input Bias Current | | • | | 1200 | 4000 | | 1200 | 4000 | pA | | V <sub>CM</sub> | Input Voltage Range | | • | 12.6<br>-10.0 | 13.0<br>-10.5 | | 12.6<br>-10.0 | 13.0<br>-10.5 | | V | | CMRR | Common Mode Rejection Ratio | $V_{CM} = -10V \text{ to } 12.6V$ | • | 80 | 103 | | 78 | 98 | | dβ | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 4.5 V \text{ to } \pm 20 V$ | • | 83 | 98 | | 79 | 96 | | dβ | | A <sub>VOL</sub> | Large-Signal Voltage Gain | $V_0 = \pm 12V, R_L = 10k$<br>$V_0 = \pm 10V, R_L = 1k$ | • | 850<br>400 | 3300<br>2200 | | 750<br>300 | 3000<br>2000 | | V/mV<br>V/mV | | V <sub>OUT</sub> | Output Voltage Swing | R <sub>L</sub> = 10k<br>R <sub>L</sub> = 1k | • | ±12.8<br>±11.8 | ±13.1<br>±12.1 | | ±12.8<br>±11.8 | ±13.1<br>±12.1 | | V | | SR | Slew Rate | $R_L \ge 2k$ | • | 2.0 | 3.0 | | 2.0 | 3.0 | | V/µs | | GBW | Gain-Bandwidth Product | f <sub>0</sub> = 100kHz | • | 2.9 | 4.3 | | 2.9 | 4.3 | | MHz | | Is | Supply Current | V <sub>S</sub> = ±5V | • | | 4.2<br>4.2 | 5.40<br>5.35 | | 4.2<br>4.2 | 5.40<br>5.35 | mA<br>mA | **Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. **Note 2:** Typical parameters are defined as the 60% yield of parameter distributions of individual amplifiers. Note 3: Warmed-up $I_{\beta}$ and $I_{OS}$ readings are extrapolated to a chip temperature of 32°C from 25°C measurements and 32°C characterization data. Note 4: Current noise is calculated from the formula: $$i_n = (2qI_B)^{1/2}$$ where $q = 1.6 \cdot 10^{-19}$ coulomb. The noise of source resistors up to 200M swamps the contribution of current noise. **Note 5:** Input voltage range functionality is assured by testing offset voltage at the input voltage range limits to a maximum of 2.3mV (A grade), to 2.8mV (C grade). **Note 6:** This parameter is not 100% tested. **Note 7:** Slew rate is measured in $A_V = -1$ ; input signal is $\pm 7.5V$ , output measured at $\pm 2.5V$ . **Note 8:** The LT1792AC and LT1792C are guaranteed to meet specified performance from $0^{\circ}$ C to $70^{\circ}$ C and are designed, characterized and expected to meet these extended temperature limits, but are not tested at $-40^{\circ}$ C and $85^{\circ}$ C. The LT1792I is guaranteed to meet the extended temperature limits. The LT1792AC and LT1792AI grade are 100% temperature tested for the specified temperature range. **Note 9:** The LT1792 is measured in an automated tester in less than one second after application of power. Depending on the package used, power dissipation, heat sinking, and air flow conditions, the fully warmed-up chip temperature can be 10°C to 50°C higher than the ambient temperature. # TYPICAL PERFORMANCE CHARACTERISTICS ### 0.1Hz to 10Hz Voltage Noise VOLTAGE NOISE (1µV/DIV) ### Voltage Noise vs Frequency # Voltage Noise vs Chip Temperature #### Input Bias and Offset Current Over the Common Mode Range Input Bias and Offset Current vs Chip Temperature Common Mode Limit vs Temperature # Common Mode Rejection Ratio vs Frequency Power Supply Rejection Ratio vs Frequency **Voltage Gain vs Frequency** # TYPICAL PERFORMANCE CHARACTERISTICS $V_S = \pm 15V, \pm 5V$ THD and Noise vs Frequency for ### TYPICAL PERFORMANCE CHARACTERISTICS ### THD and Noise vs Output Amplitude for Noninverting Gain ### THD and Noise vs Output Amplitude for Inverting Gain # Short-Circuit Output Current vs Temperature #### Supply Current vs Temperature # APPLICATIONS INFORMATION The LT1792 may be inserted directly into OPA124, AD743, AD745, AD645, AD544 and AD820 sockets with improved noise performance. Offset nulling will be compatible with these devices with the wiper of the potentiometer tied to the negative supply (Figure 1a). No appreciable change in offset voltage drift with temperature will occur when the device is nulled with a potentiometer ranging from 10k to 200k. Finer adjustments can be made with resistors in series with the potentiometer (Figure 1b). Being a low voltage noise JFET op amp, the LT1792 can replace many bipolar op amps that are used in amplifying low level signals from high impedance transducers. The Figure 1 ### APPLICATIONS INFORMATION best bipolar op amps, with higher current noise, will eventually lose out to the LT1792 when transducer impedance increases. The low voltage noise of the LT1792 allows it to surpass most single JFET op amps available. For the best performance versus area available anywhere, the LT1792 is offered in the SO-8 surface mount package with no degradation in performance. The low voltage and current noise offered by the LT1792 makes it useful in a wide range of applications, especially where high impedance, capacitive transducers are used such as hydrophones, precision accelerometers and photo diodes. The total output noise in such a system is the gain times the RMS sum of the op amp input referred voltage noise, the thermal noise of the transducer, and the op amp bias current noise times the transducer impedance. Figure 2 shows total input voltage noise versus source resistance. In a low source resistance (<5k) application the op amp voltage noise will dominate the total noise. This means the LT1792 will beat out any JFET op amp, only the lowest noise bipolar op amps have the edge at low source resistances. As the source resistance increases from 5k to 50k, the LT1792 will match the best bipolar op amps for noise performance, since the thermal noise of the transducer (4kTR) begins to dominate the total noise. A further increase in source resistance, above 50k, is where the op amp's current noise component (2ql<sub>B</sub> R<sub>TRANS</sub>) will eventually dominate the total noise. At these high source resistances, the LT1792 will out perform the lowest noise bipolar op amp due to the inherently low Figure 2. Comparison of LT1792 and LT1007 Total Output 1kHz Voltage Noise Versus Source Resistance current noise of FET input op amps. Clearly, the LT1792 will extend the range of high impedance transducers that can be used for high signal-to-noise ratios. This makes the LT1792 the best choice for high impedance, capacitive transducers. The high input impedance JFET front end makes the LT1792 suitable in applications where very high charge sensitivity is required. Figure 3 illustrates the LT1792 in its inverting and noninverting modes of operation. A charge amplifier is shown in the inverting mode example; here the gain depends on the principal of charge conservation at Figure 3. Noninverting and Inverting Gain Configurations ## APPLICATIONS INFORMATION the input of the LT1792. The charge across the transducer capacitance, C<sub>S</sub>, is transferred to the feedback capacitor C<sub>E</sub>, resulting in a change in voltage, dV, equal to dQ/C<sub>E</sub>. The gain therefore is $C_F/C_S$ . For unity gain, the $C_F$ should equal the transducer capacitance plus the input capacitance of the LT1792 and R<sub>F</sub> should equal R<sub>S</sub>. In the noninverting mode example, the transducer current is converted to a change in voltage by the transducer capacitance; this voltage is then buffered by the LT1792 with a gain of 1 + R1/R2. A DC path is provided by $R_S$ , which is either the transducer impedance or an external resistor. Since R<sub>S</sub> is usually several orders of magnitude greater than the parallel combination of R1 and R2, R<sub>B</sub> is added to balance the DC offset caused by the noninverting input bias current and R<sub>S</sub>. The input bias currents, although small at room temperature, can create significant errors at higher temperature, especially with transducer resistances of up to 100M or more. The optimum value for R<sub>S</sub> is determined by equating the thermal noise (4kTR<sub>S</sub>) to the current noise times $R_S$ , [(2ql<sub>B</sub>) • $R_S$ ], resulting in $R_B = 2V_T/I_B$ ( $V_T = 26mV$ at $25^{\circ}C$ ). A parallel capacitor, $C_B$ , is used to cancel the phase shift caused by the op amp input capacitance and R<sub>B</sub>. ### **Reduced Power Supply Operation** The LT1792 can be operated from $\pm 5V$ supplies for lower power dissipation resulting in lower $I_B$ and noise at the INPUT: ±5.2V Sine Wave expense of reduced dynamic range. To illustrate this benefit, let's take the following example: An LT1792CS8 operates at an ambient temperature of $25^{\circ}\text{C}$ with $\pm 15\text{V}$ supplies, dissipating 159mW of power (typical supply current = 5.3mA). The SO-8 package has a $\theta_{JA}$ of $190^{\circ}\text{C/W}$ , which results in a die temperature increase of $30.2^{\circ}\text{C}$ or a room temperature die operating temperature of $55.2^{\circ}\text{C}$ . At $\pm 5\text{V}$ supplies, the die temperature increases by only one third of the previous amount or $10.1^{\circ}\text{C}$ resulting in a typical die operating temperature of only $35.1^{\circ}\text{C}$ . A 20 degree reduction of die temperature is achieved at the expense of a 20V reduction in dynamic range. To take full advantage of a wide input common mode range, the LT1792 was designed to eliminate phase reversal. Referring to the photographs shown in Figure 4, the LT1792 is shown operating in the follower mode ( $A_V = 1$ ) at $\pm 5V$ supplies with the input swinging $\pm 5.2V$ . The output of the LT1792 clips cleanly and recovers with no phase reversal. This has the benefit of preventing lock-up in servo systems and minimizing distortion components. ### **High Speed Operation** The low noise performance of the LT1792 was achieved by making the input JFET differential pair large to maximize the first stage gain. Increasing the JFET geometry LT1792 Output Figure 4. Voltage Follower with Input Exceeding the Common Mode Range ( $V_S = \pm 5V$ ) # APPLICATIONS INFORMATION also increases the parasitic gate capacitance, which if left unchecked, can result in increased overshoot and ringing. When the feedback around the op amp is resistive (R<sub>F</sub>), a pole will be created with R<sub>F</sub>, the source resistance and capacitance (R<sub>S</sub>, C<sub>S</sub>), and the amplifier input capacitance ( $C_{IN} = 27pF$ ). In low gain configurations and with R<sub>S</sub> and R<sub>E</sub> in the kilohm range (Figure 5), this pole can create excess phase shift and even oscillation. A small capacitor $(C_F)$ in parallel with $R_F$ eliminates this problem. With $R_S(C_S + C_{IN}) = R_F C_F$ , the effect of the feedback pole is completely removed. Figure 5 ## TYPICAL APPLICATIONS #### Accelerometer Amplifier with DC Servo #### 10Hz Fourth Order Chebyshev Lowpass Filter (0.01dB Ripple) LOWER RESISTOR VALUES WILL RESULT IN LOWER THERMAL NOISE AND LARGER CAPACITORS # TYPICAL APPLICATIONS ### Low Noise Light Sensor with DC Servo ### Paralleling Amplifiers to Reduce Voltage Noise # TYPICAL APPLICATIONS **Light Balance Detection Circuit** ### Unity-Gain Buffer with Extended Load Capacitance Drive Capability C1 = $C_L \le 0.1 \mu F$ OUTPUT SHORT-CIRCUIT CURRENT (- 30mA) WILL LIMIT THE RATE AT WHICH THE VOLTAGE CAN CHANGE ACROSS LARGE CAPACITORS $I = C\left(\frac{dV}{dt}\right)$ ### PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. ### N8 Package 8-Lead PDIP (Narrow 0.300) (LTC DWG # 05-08-1510) <sup>\*</sup>THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm) ### S8 Package 8-Lead Plastic Small Outline (Narrow 0.150) (LTC DWG # 05-08-1610) ### **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-------------|----------------------------|--------------------------------------------------------------------------------------------| | LT1113 | Low Noise Dual JFET Op Amp | Dual Version of LT1792, V <sub>NOISE</sub> = 4.5nV/√Hz | | LT1169 | Low Noise Dual JFET Op Amp | Dual Version of LT1793, I <sub>β</sub> = 10pA, V <sub>NOISE</sub> = 6nV/√Hz | | LT1793 | Low Noise Single Op Amp | Lower I <sub>B</sub> Version of LT1792, I <sub>B</sub> = 10pA, $V_{NOISE} = 6nV/\sqrt{Hz}$ |